1 /* Subroutines used by or related to instruction recognition.
2 Copyright (C) 1987-2016 Free Software Foundation, Inc.
4 This file is part of GCC.
6 GCC is free software; you can redistribute it and/or modify it under
7 the terms of the GNU General Public License as published by the Free
8 Software Foundation; either version 3, or (at your option) any later
11 GCC is distributed in the hope that it will be useful, but WITHOUT ANY
12 WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 You should have received a copy of the GNU General Public License
17 along with GCC; see the file COPYING3. If not see
18 <http://www.gnu.org/licenses/>. */
23 #include "coretypes.h"
31 #include "insn-config.h"
35 #include "insn-attr.h"
36 #include "addresses.h"
39 #include "cfgcleanup.h"
41 #include "tree-pass.h"
43 #ifndef STACK_POP_CODE
44 #if STACK_GROWS_DOWNWARD
45 #define STACK_POP_CODE POST_INC
47 #define STACK_POP_CODE POST_DEC
51 static void validate_replace_rtx_1 (rtx
*, rtx
, rtx
, rtx_insn
*, bool);
52 static void validate_replace_src_1 (rtx
*, void *);
53 static rtx_insn
*split_insn (rtx_insn
*);
55 struct target_recog default_target_recog
;
57 struct target_recog
*this_target_recog
= &default_target_recog
;
60 /* Nonzero means allow operands to be volatile.
61 This should be 0 if you are generating rtl, such as if you are calling
62 the functions in optabs.c and expmed.c (most of the time).
63 This should be 1 if all valid insns need to be recognized,
64 such as in reginfo.c and final.c and reload.c.
66 init_recog and init_recog_no_volatile are responsible for setting this. */
70 struct recog_data_d recog_data
;
72 /* Contains a vector of operand_alternative structures, such that
73 operand OP of alternative A is at index A * n_operands + OP.
74 Set up by preprocess_constraints. */
75 const operand_alternative
*recog_op_alt
;
77 /* Used to provide recog_op_alt for asms. */
78 static operand_alternative asm_op_alt
[MAX_RECOG_OPERANDS
79 * MAX_RECOG_ALTERNATIVES
];
81 /* On return from `constrain_operands', indicate which alternative
84 int which_alternative
;
86 /* Nonzero after end of reload pass.
87 Set to 1 or 0 by toplev.c.
88 Controls the significance of (SUBREG (MEM)). */
92 /* Nonzero after thread_prologue_and_epilogue_insns has run. */
93 int epilogue_completed
;
95 /* Initialize data used by the function `recog'.
96 This must be called once in the compilation of a function
97 before any insn recognition may be done in the function. */
100 init_recog_no_volatile (void)
112 /* Return true if labels in asm operands BODY are LABEL_REFs. */
115 asm_labels_ok (rtx body
)
120 asmop
= extract_asm_operands (body
);
121 if (asmop
== NULL_RTX
)
124 for (i
= 0; i
< ASM_OPERANDS_LABEL_LENGTH (asmop
); i
++)
125 if (GET_CODE (ASM_OPERANDS_LABEL (asmop
, i
)) != LABEL_REF
)
131 /* Check that X is an insn-body for an `asm' with operands
132 and that the operands mentioned in it are legitimate. */
135 check_asm_operands (rtx x
)
139 const char **constraints
;
142 if (!asm_labels_ok (x
))
145 /* Post-reload, be more strict with things. */
146 if (reload_completed
)
148 /* ??? Doh! We've not got the wrapping insn. Cook one up. */
149 rtx_insn
*insn
= make_insn_raw (x
);
151 constrain_operands (1, get_enabled_alternatives (insn
));
152 return which_alternative
>= 0;
155 noperands
= asm_noperands (x
);
161 operands
= XALLOCAVEC (rtx
, noperands
);
162 constraints
= XALLOCAVEC (const char *, noperands
);
164 decode_asm_operands (x
, operands
, NULL
, constraints
, NULL
, NULL
);
166 for (i
= 0; i
< noperands
; i
++)
168 const char *c
= constraints
[i
];
171 if (! asm_operand_ok (operands
[i
], c
, constraints
))
178 /* Static data for the next two routines. */
189 static change_t
*changes
;
190 static int changes_allocated
;
192 static int num_changes
= 0;
194 /* Validate a proposed change to OBJECT. LOC is the location in the rtl
195 at which NEW_RTX will be placed. If OBJECT is zero, no validation is done,
196 the change is simply made.
198 Two types of objects are supported: If OBJECT is a MEM, memory_address_p
199 will be called with the address and mode as parameters. If OBJECT is
200 an INSN, CALL_INSN, or JUMP_INSN, the insn will be re-recognized with
203 IN_GROUP is nonzero if this is part of a group of changes that must be
204 performed as a group. In that case, the changes will be stored. The
205 function `apply_change_group' will validate and apply the changes.
207 If IN_GROUP is zero, this is a single change. Try to recognize the insn
208 or validate the memory reference with the change applied. If the result
209 is not valid for the machine, suppress the change and return zero.
210 Otherwise, perform the change and return 1. */
213 validate_change_1 (rtx object
, rtx
*loc
, rtx new_rtx
, bool in_group
, bool unshare
)
217 if (old
== new_rtx
|| rtx_equal_p (old
, new_rtx
))
220 gcc_assert (in_group
!= 0 || num_changes
== 0);
224 /* Save the information describing this change. */
225 if (num_changes
>= changes_allocated
)
227 if (changes_allocated
== 0)
228 /* This value allows for repeated substitutions inside complex
229 indexed addresses, or changes in up to 5 insns. */
230 changes_allocated
= MAX_RECOG_OPERANDS
* 5;
232 changes_allocated
*= 2;
234 changes
= XRESIZEVEC (change_t
, changes
, changes_allocated
);
237 changes
[num_changes
].object
= object
;
238 changes
[num_changes
].loc
= loc
;
239 changes
[num_changes
].old
= old
;
240 changes
[num_changes
].unshare
= unshare
;
242 if (object
&& !MEM_P (object
))
244 /* Set INSN_CODE to force rerecognition of insn. Save old code in
246 changes
[num_changes
].old_code
= INSN_CODE (object
);
247 INSN_CODE (object
) = -1;
252 /* If we are making a group of changes, return 1. Otherwise, validate the
253 change group we made. */
258 return apply_change_group ();
261 /* Wrapper for validate_change_1 without the UNSHARE argument defaulting
265 validate_change (rtx object
, rtx
*loc
, rtx new_rtx
, bool in_group
)
267 return validate_change_1 (object
, loc
, new_rtx
, in_group
, false);
270 /* Wrapper for validate_change_1 without the UNSHARE argument defaulting
274 validate_unshare_change (rtx object
, rtx
*loc
, rtx new_rtx
, bool in_group
)
276 return validate_change_1 (object
, loc
, new_rtx
, in_group
, true);
280 /* Keep X canonicalized if some changes have made it non-canonical; only
281 modifies the operands of X, not (for example) its code. Simplifications
282 are not the job of this routine.
284 Return true if anything was changed. */
286 canonicalize_change_group (rtx_insn
*insn
, rtx x
)
288 if (COMMUTATIVE_P (x
)
289 && swap_commutative_operands_p (XEXP (x
, 0), XEXP (x
, 1)))
291 /* Oops, the caller has made X no longer canonical.
292 Let's redo the changes in the correct order. */
293 rtx tem
= XEXP (x
, 0);
294 validate_unshare_change (insn
, &XEXP (x
, 0), XEXP (x
, 1), 1);
295 validate_unshare_change (insn
, &XEXP (x
, 1), tem
, 1);
303 /* This subroutine of apply_change_group verifies whether the changes to INSN
304 were valid; i.e. whether INSN can still be recognized.
306 If IN_GROUP is true clobbers which have to be added in order to
307 match the instructions will be added to the current change group.
308 Otherwise the changes will take effect immediately. */
311 insn_invalid_p (rtx_insn
*insn
, bool in_group
)
313 rtx pat
= PATTERN (insn
);
314 int num_clobbers
= 0;
315 /* If we are before reload and the pattern is a SET, see if we can add
317 int icode
= recog (pat
, insn
,
318 (GET_CODE (pat
) == SET
319 && ! reload_completed
320 && ! reload_in_progress
)
321 ? &num_clobbers
: 0);
322 int is_asm
= icode
< 0 && asm_noperands (PATTERN (insn
)) >= 0;
325 /* If this is an asm and the operand aren't legal, then fail. Likewise if
326 this is not an asm and the insn wasn't recognized. */
327 if ((is_asm
&& ! check_asm_operands (PATTERN (insn
)))
328 || (!is_asm
&& icode
< 0))
331 /* If we have to add CLOBBERs, fail if we have to add ones that reference
332 hard registers since our callers can't know if they are live or not.
333 Otherwise, add them. */
334 if (num_clobbers
> 0)
338 if (added_clobbers_hard_reg_p (icode
))
341 newpat
= gen_rtx_PARALLEL (VOIDmode
, rtvec_alloc (num_clobbers
+ 1));
342 XVECEXP (newpat
, 0, 0) = pat
;
343 add_clobbers (newpat
, icode
);
345 validate_change (insn
, &PATTERN (insn
), newpat
, 1);
347 PATTERN (insn
) = pat
= newpat
;
350 /* After reload, verify that all constraints are satisfied. */
351 if (reload_completed
)
355 if (! constrain_operands (1, get_preferred_alternatives (insn
)))
359 INSN_CODE (insn
) = icode
;
363 /* Return number of changes made and not validated yet. */
365 num_changes_pending (void)
370 /* Tentatively apply the changes numbered NUM and up.
371 Return 1 if all changes are valid, zero otherwise. */
374 verify_changes (int num
)
377 rtx last_validated
= NULL_RTX
;
379 /* The changes have been applied and all INSN_CODEs have been reset to force
382 The changes are valid if we aren't given an object, or if we are
383 given a MEM and it still is a valid address, or if this is in insn
384 and it is recognized. In the latter case, if reload has completed,
385 we also require that the operands meet the constraints for
388 for (i
= num
; i
< num_changes
; i
++)
390 rtx object
= changes
[i
].object
;
392 /* If there is no object to test or if it is the same as the one we
393 already tested, ignore it. */
394 if (object
== 0 || object
== last_validated
)
399 if (! memory_address_addr_space_p (GET_MODE (object
),
401 MEM_ADDR_SPACE (object
)))
404 else if (/* changes[i].old might be zero, e.g. when putting a
405 REG_FRAME_RELATED_EXPR into a previously empty list. */
407 && REG_P (changes
[i
].old
)
408 && asm_noperands (PATTERN (object
)) > 0
409 && REG_EXPR (changes
[i
].old
) != NULL_TREE
410 && DECL_ASSEMBLER_NAME_SET_P (REG_EXPR (changes
[i
].old
))
411 && DECL_REGISTER (REG_EXPR (changes
[i
].old
)))
413 /* Don't allow changes of hard register operands to inline
414 assemblies if they have been defined as register asm ("x"). */
417 else if (DEBUG_INSN_P (object
))
419 else if (insn_invalid_p (as_a
<rtx_insn
*> (object
), true))
421 rtx pat
= PATTERN (object
);
423 /* Perhaps we couldn't recognize the insn because there were
424 extra CLOBBERs at the end. If so, try to re-recognize
425 without the last CLOBBER (later iterations will cause each of
426 them to be eliminated, in turn). But don't do this if we
427 have an ASM_OPERAND. */
428 if (GET_CODE (pat
) == PARALLEL
429 && GET_CODE (XVECEXP (pat
, 0, XVECLEN (pat
, 0) - 1)) == CLOBBER
430 && asm_noperands (PATTERN (object
)) < 0)
434 if (XVECLEN (pat
, 0) == 2)
435 newpat
= XVECEXP (pat
, 0, 0);
441 = gen_rtx_PARALLEL (VOIDmode
,
442 rtvec_alloc (XVECLEN (pat
, 0) - 1));
443 for (j
= 0; j
< XVECLEN (newpat
, 0); j
++)
444 XVECEXP (newpat
, 0, j
) = XVECEXP (pat
, 0, j
);
447 /* Add a new change to this group to replace the pattern
448 with this new pattern. Then consider this change
449 as having succeeded. The change we added will
450 cause the entire call to fail if things remain invalid.
452 Note that this can lose if a later change than the one
453 we are processing specified &XVECEXP (PATTERN (object), 0, X)
454 but this shouldn't occur. */
456 validate_change (object
, &PATTERN (object
), newpat
, 1);
459 else if (GET_CODE (pat
) == USE
|| GET_CODE (pat
) == CLOBBER
460 || GET_CODE (pat
) == VAR_LOCATION
)
461 /* If this insn is a CLOBBER or USE, it is always valid, but is
467 last_validated
= object
;
470 return (i
== num_changes
);
473 /* A group of changes has previously been issued with validate_change
474 and verified with verify_changes. Call df_insn_rescan for each of
475 the insn changed and clear num_changes. */
478 confirm_change_group (void)
481 rtx last_object
= NULL
;
483 for (i
= 0; i
< num_changes
; i
++)
485 rtx object
= changes
[i
].object
;
487 if (changes
[i
].unshare
)
488 *changes
[i
].loc
= copy_rtx (*changes
[i
].loc
);
490 /* Avoid unnecessary rescanning when multiple changes to same instruction
494 if (object
!= last_object
&& last_object
&& INSN_P (last_object
))
495 df_insn_rescan (as_a
<rtx_insn
*> (last_object
));
496 last_object
= object
;
500 if (last_object
&& INSN_P (last_object
))
501 df_insn_rescan (as_a
<rtx_insn
*> (last_object
));
505 /* Apply a group of changes previously issued with `validate_change'.
506 If all changes are valid, call confirm_change_group and return 1,
507 otherwise, call cancel_changes and return 0. */
510 apply_change_group (void)
512 if (verify_changes (0))
514 confirm_change_group ();
525 /* Return the number of changes so far in the current group. */
528 num_validated_changes (void)
533 /* Retract the changes numbered NUM and up. */
536 cancel_changes (int num
)
540 /* Back out all the changes. Do this in the opposite order in which
542 for (i
= num_changes
- 1; i
>= num
; i
--)
544 *changes
[i
].loc
= changes
[i
].old
;
545 if (changes
[i
].object
&& !MEM_P (changes
[i
].object
))
546 INSN_CODE (changes
[i
].object
) = changes
[i
].old_code
;
551 /* Reduce conditional compilation elsewhere. */
552 /* A subroutine of validate_replace_rtx_1 that tries to simplify the resulting
556 simplify_while_replacing (rtx
*loc
, rtx to
, rtx_insn
*object
,
557 machine_mode op0_mode
)
560 enum rtx_code code
= GET_CODE (x
);
561 rtx new_rtx
= NULL_RTX
;
563 if (SWAPPABLE_OPERANDS_P (x
)
564 && swap_commutative_operands_p (XEXP (x
, 0), XEXP (x
, 1)))
566 validate_unshare_change (object
, loc
,
567 gen_rtx_fmt_ee (COMMUTATIVE_ARITH_P (x
) ? code
568 : swap_condition (code
),
569 GET_MODE (x
), XEXP (x
, 1),
575 /* Canonicalize arithmetics with all constant operands. */
576 switch (GET_RTX_CLASS (code
))
579 if (CONSTANT_P (XEXP (x
, 0)))
580 new_rtx
= simplify_unary_operation (code
, GET_MODE (x
), XEXP (x
, 0),
585 if (CONSTANT_P (XEXP (x
, 0)) && CONSTANT_P (XEXP (x
, 1)))
586 new_rtx
= simplify_binary_operation (code
, GET_MODE (x
), XEXP (x
, 0),
590 case RTX_COMM_COMPARE
:
591 if (CONSTANT_P (XEXP (x
, 0)) && CONSTANT_P (XEXP (x
, 1)))
592 new_rtx
= simplify_relational_operation (code
, GET_MODE (x
), op0_mode
,
593 XEXP (x
, 0), XEXP (x
, 1));
600 validate_change (object
, loc
, new_rtx
, 1);
607 /* If we have a PLUS whose second operand is now a CONST_INT, use
608 simplify_gen_binary to try to simplify it.
609 ??? We may want later to remove this, once simplification is
610 separated from this function. */
611 if (CONST_INT_P (XEXP (x
, 1)) && XEXP (x
, 1) == to
)
612 validate_change (object
, loc
,
614 (PLUS
, GET_MODE (x
), XEXP (x
, 0), XEXP (x
, 1)), 1);
617 if (CONST_SCALAR_INT_P (XEXP (x
, 1)))
618 validate_change (object
, loc
,
620 (PLUS
, GET_MODE (x
), XEXP (x
, 0),
621 simplify_gen_unary (NEG
,
622 GET_MODE (x
), XEXP (x
, 1),
627 if (GET_MODE (XEXP (x
, 0)) == VOIDmode
)
629 new_rtx
= simplify_gen_unary (code
, GET_MODE (x
), XEXP (x
, 0),
631 /* If any of the above failed, substitute in something that
632 we know won't be recognized. */
634 new_rtx
= gen_rtx_CLOBBER (GET_MODE (x
), const0_rtx
);
635 validate_change (object
, loc
, new_rtx
, 1);
639 /* All subregs possible to simplify should be simplified. */
640 new_rtx
= simplify_subreg (GET_MODE (x
), SUBREG_REG (x
), op0_mode
,
643 /* Subregs of VOIDmode operands are incorrect. */
644 if (!new_rtx
&& GET_MODE (SUBREG_REG (x
)) == VOIDmode
)
645 new_rtx
= gen_rtx_CLOBBER (GET_MODE (x
), const0_rtx
);
647 validate_change (object
, loc
, new_rtx
, 1);
651 /* If we are replacing a register with memory, try to change the memory
652 to be the mode required for memory in extract operations (this isn't
653 likely to be an insertion operation; if it was, nothing bad will
654 happen, we might just fail in some cases). */
656 if (MEM_P (XEXP (x
, 0))
657 && CONST_INT_P (XEXP (x
, 1))
658 && CONST_INT_P (XEXP (x
, 2))
659 && !mode_dependent_address_p (XEXP (XEXP (x
, 0), 0),
660 MEM_ADDR_SPACE (XEXP (x
, 0)))
661 && !MEM_VOLATILE_P (XEXP (x
, 0)))
663 machine_mode wanted_mode
= VOIDmode
;
664 machine_mode is_mode
= GET_MODE (XEXP (x
, 0));
665 int pos
= INTVAL (XEXP (x
, 2));
667 if (GET_CODE (x
) == ZERO_EXTRACT
&& targetm
.have_extzv ())
669 wanted_mode
= insn_data
[targetm
.code_for_extzv
].operand
[1].mode
;
670 if (wanted_mode
== VOIDmode
)
671 wanted_mode
= word_mode
;
673 else if (GET_CODE (x
) == SIGN_EXTRACT
&& targetm
.have_extv ())
675 wanted_mode
= insn_data
[targetm
.code_for_extv
].operand
[1].mode
;
676 if (wanted_mode
== VOIDmode
)
677 wanted_mode
= word_mode
;
680 /* If we have a narrower mode, we can do something. */
681 if (wanted_mode
!= VOIDmode
682 && GET_MODE_SIZE (wanted_mode
) < GET_MODE_SIZE (is_mode
))
684 int offset
= pos
/ BITS_PER_UNIT
;
687 /* If the bytes and bits are counted differently, we
688 must adjust the offset. */
689 if (BYTES_BIG_ENDIAN
!= BITS_BIG_ENDIAN
)
691 (GET_MODE_SIZE (is_mode
) - GET_MODE_SIZE (wanted_mode
) -
694 gcc_assert (GET_MODE_PRECISION (wanted_mode
)
695 == GET_MODE_BITSIZE (wanted_mode
));
696 pos
%= GET_MODE_BITSIZE (wanted_mode
);
698 newmem
= adjust_address_nv (XEXP (x
, 0), wanted_mode
, offset
);
700 validate_change (object
, &XEXP (x
, 2), GEN_INT (pos
), 1);
701 validate_change (object
, &XEXP (x
, 0), newmem
, 1);
712 /* Replace every occurrence of FROM in X with TO. Mark each change with
713 validate_change passing OBJECT. */
716 validate_replace_rtx_1 (rtx
*loc
, rtx from
, rtx to
, rtx_insn
*object
,
723 machine_mode op0_mode
= VOIDmode
;
724 int prev_changes
= num_changes
;
730 fmt
= GET_RTX_FORMAT (code
);
732 op0_mode
= GET_MODE (XEXP (x
, 0));
734 /* X matches FROM if it is the same rtx or they are both referring to the
735 same register in the same mode. Avoid calling rtx_equal_p unless the
736 operands look similar. */
739 || (REG_P (x
) && REG_P (from
)
740 && GET_MODE (x
) == GET_MODE (from
)
741 && REGNO (x
) == REGNO (from
))
742 || (GET_CODE (x
) == GET_CODE (from
) && GET_MODE (x
) == GET_MODE (from
)
743 && rtx_equal_p (x
, from
)))
745 validate_unshare_change (object
, loc
, to
, 1);
749 /* Call ourself recursively to perform the replacements.
750 We must not replace inside already replaced expression, otherwise we
751 get infinite recursion for replacements like (reg X)->(subreg (reg X))
752 so we must special case shared ASM_OPERANDS. */
754 if (GET_CODE (x
) == PARALLEL
)
756 for (j
= XVECLEN (x
, 0) - 1; j
>= 0; j
--)
758 if (j
&& GET_CODE (XVECEXP (x
, 0, j
)) == SET
759 && GET_CODE (SET_SRC (XVECEXP (x
, 0, j
))) == ASM_OPERANDS
)
761 /* Verify that operands are really shared. */
762 gcc_assert (ASM_OPERANDS_INPUT_VEC (SET_SRC (XVECEXP (x
, 0, 0)))
763 == ASM_OPERANDS_INPUT_VEC (SET_SRC (XVECEXP
765 validate_replace_rtx_1 (&SET_DEST (XVECEXP (x
, 0, j
)),
766 from
, to
, object
, simplify
);
769 validate_replace_rtx_1 (&XVECEXP (x
, 0, j
), from
, to
, object
,
774 for (i
= GET_RTX_LENGTH (code
) - 1; i
>= 0; i
--)
777 validate_replace_rtx_1 (&XEXP (x
, i
), from
, to
, object
, simplify
);
778 else if (fmt
[i
] == 'E')
779 for (j
= XVECLEN (x
, i
) - 1; j
>= 0; j
--)
780 validate_replace_rtx_1 (&XVECEXP (x
, i
, j
), from
, to
, object
,
784 /* If we didn't substitute, there is nothing more to do. */
785 if (num_changes
== prev_changes
)
788 /* ??? The regmove is no more, so is this aberration still necessary? */
789 /* Allow substituted expression to have different mode. This is used by
790 regmove to change mode of pseudo register. */
791 if (fmt
[0] == 'e' && GET_MODE (XEXP (x
, 0)) != VOIDmode
)
792 op0_mode
= GET_MODE (XEXP (x
, 0));
794 /* Do changes needed to keep rtx consistent. Don't do any other
795 simplifications, as it is not our job. */
797 simplify_while_replacing (loc
, to
, object
, op0_mode
);
800 /* Try replacing every occurrence of FROM in subexpression LOC of INSN
801 with TO. After all changes have been made, validate by seeing
802 if INSN is still valid. */
805 validate_replace_rtx_subexp (rtx from
, rtx to
, rtx_insn
*insn
, rtx
*loc
)
807 validate_replace_rtx_1 (loc
, from
, to
, insn
, true);
808 return apply_change_group ();
811 /* Try replacing every occurrence of FROM in INSN with TO. After all
812 changes have been made, validate by seeing if INSN is still valid. */
815 validate_replace_rtx (rtx from
, rtx to
, rtx_insn
*insn
)
817 validate_replace_rtx_1 (&PATTERN (insn
), from
, to
, insn
, true);
818 return apply_change_group ();
821 /* Try replacing every occurrence of FROM in WHERE with TO. Assume that WHERE
822 is a part of INSN. After all changes have been made, validate by seeing if
824 validate_replace_rtx (from, to, insn) is equivalent to
825 validate_replace_rtx_part (from, to, &PATTERN (insn), insn). */
828 validate_replace_rtx_part (rtx from
, rtx to
, rtx
*where
, rtx_insn
*insn
)
830 validate_replace_rtx_1 (where
, from
, to
, insn
, true);
831 return apply_change_group ();
834 /* Same as above, but do not simplify rtx afterwards. */
836 validate_replace_rtx_part_nosimplify (rtx from
, rtx to
, rtx
*where
,
839 validate_replace_rtx_1 (where
, from
, to
, insn
, false);
840 return apply_change_group ();
844 /* Try replacing every occurrence of FROM in INSN with TO. This also
845 will replace in REG_EQUAL and REG_EQUIV notes. */
848 validate_replace_rtx_group (rtx from
, rtx to
, rtx_insn
*insn
)
851 validate_replace_rtx_1 (&PATTERN (insn
), from
, to
, insn
, true);
852 for (note
= REG_NOTES (insn
); note
; note
= XEXP (note
, 1))
853 if (REG_NOTE_KIND (note
) == REG_EQUAL
854 || REG_NOTE_KIND (note
) == REG_EQUIV
)
855 validate_replace_rtx_1 (&XEXP (note
, 0), from
, to
, insn
, true);
858 /* Function called by note_uses to replace used subexpressions. */
859 struct validate_replace_src_data
861 rtx from
; /* Old RTX */
862 rtx to
; /* New RTX */
863 rtx_insn
*insn
; /* Insn in which substitution is occurring. */
867 validate_replace_src_1 (rtx
*x
, void *data
)
869 struct validate_replace_src_data
*d
870 = (struct validate_replace_src_data
*) data
;
872 validate_replace_rtx_1 (x
, d
->from
, d
->to
, d
->insn
, true);
875 /* Try replacing every occurrence of FROM in INSN with TO, avoiding
879 validate_replace_src_group (rtx from
, rtx to
, rtx_insn
*insn
)
881 struct validate_replace_src_data d
;
886 note_uses (&PATTERN (insn
), validate_replace_src_1
, &d
);
889 /* Try simplify INSN.
890 Invoke simplify_rtx () on every SET_SRC and SET_DEST inside the INSN's
891 pattern and return true if something was simplified. */
894 validate_simplify_insn (rtx_insn
*insn
)
900 pat
= PATTERN (insn
);
902 if (GET_CODE (pat
) == SET
)
904 newpat
= simplify_rtx (SET_SRC (pat
));
905 if (newpat
&& !rtx_equal_p (SET_SRC (pat
), newpat
))
906 validate_change (insn
, &SET_SRC (pat
), newpat
, 1);
907 newpat
= simplify_rtx (SET_DEST (pat
));
908 if (newpat
&& !rtx_equal_p (SET_DEST (pat
), newpat
))
909 validate_change (insn
, &SET_DEST (pat
), newpat
, 1);
911 else if (GET_CODE (pat
) == PARALLEL
)
912 for (i
= 0; i
< XVECLEN (pat
, 0); i
++)
914 rtx s
= XVECEXP (pat
, 0, i
);
916 if (GET_CODE (XVECEXP (pat
, 0, i
)) == SET
)
918 newpat
= simplify_rtx (SET_SRC (s
));
919 if (newpat
&& !rtx_equal_p (SET_SRC (s
), newpat
))
920 validate_change (insn
, &SET_SRC (s
), newpat
, 1);
921 newpat
= simplify_rtx (SET_DEST (s
));
922 if (newpat
&& !rtx_equal_p (SET_DEST (s
), newpat
))
923 validate_change (insn
, &SET_DEST (s
), newpat
, 1);
926 return ((num_changes_pending () > 0) && (apply_change_group () > 0));
929 /* Return 1 if the insn using CC0 set by INSN does not contain
930 any ordered tests applied to the condition codes.
931 EQ and NE tests do not count. */
934 next_insn_tests_no_inequality (rtx_insn
*insn
)
936 rtx_insn
*next
= next_cc0_user (insn
);
938 /* If there is no next insn, we have to take the conservative choice. */
942 return (INSN_P (next
)
943 && ! inequality_comparisons_p (PATTERN (next
)));
946 /* Return 1 if OP is a valid general operand for machine mode MODE.
947 This is either a register reference, a memory reference,
948 or a constant. In the case of a memory reference, the address
949 is checked for general validity for the target machine.
951 Register and memory references must have mode MODE in order to be valid,
952 but some constants have no machine mode and are valid for any mode.
954 If MODE is VOIDmode, OP is checked for validity for whatever mode
957 The main use of this function is as a predicate in match_operand
958 expressions in the machine description. */
961 general_operand (rtx op
, machine_mode mode
)
963 enum rtx_code code
= GET_CODE (op
);
965 if (mode
== VOIDmode
)
966 mode
= GET_MODE (op
);
968 /* Don't accept CONST_INT or anything similar
969 if the caller wants something floating. */
970 if (GET_MODE (op
) == VOIDmode
&& mode
!= VOIDmode
971 && GET_MODE_CLASS (mode
) != MODE_INT
972 && GET_MODE_CLASS (mode
) != MODE_PARTIAL_INT
)
977 && trunc_int_for_mode (INTVAL (op
), mode
) != INTVAL (op
))
981 return ((GET_MODE (op
) == VOIDmode
|| GET_MODE (op
) == mode
983 && (! flag_pic
|| LEGITIMATE_PIC_OPERAND_P (op
))
984 && targetm
.legitimate_constant_p (mode
== VOIDmode
988 /* Except for certain constants with VOIDmode, already checked for,
989 OP's mode must match MODE if MODE specifies a mode. */
991 if (GET_MODE (op
) != mode
)
996 rtx sub
= SUBREG_REG (op
);
998 #ifdef INSN_SCHEDULING
999 /* On machines that have insn scheduling, we want all memory
1000 reference to be explicit, so outlaw paradoxical SUBREGs.
1001 However, we must allow them after reload so that they can
1002 get cleaned up by cleanup_subreg_operands. */
1003 if (!reload_completed
&& MEM_P (sub
)
1004 && GET_MODE_SIZE (mode
) > GET_MODE_SIZE (GET_MODE (sub
)))
1007 /* Avoid memories with nonzero SUBREG_BYTE, as offsetting the memory
1008 may result in incorrect reference. We should simplify all valid
1009 subregs of MEM anyway. But allow this after reload because we
1010 might be called from cleanup_subreg_operands.
1012 ??? This is a kludge. */
1013 if (!reload_completed
&& SUBREG_BYTE (op
) != 0
1017 #ifdef CANNOT_CHANGE_MODE_CLASS
1019 && REGNO (sub
) < FIRST_PSEUDO_REGISTER
1020 && REG_CANNOT_CHANGE_MODE_P (REGNO (sub
), GET_MODE (sub
), mode
)
1021 && GET_MODE_CLASS (GET_MODE (sub
)) != MODE_COMPLEX_INT
1022 && GET_MODE_CLASS (GET_MODE (sub
)) != MODE_COMPLEX_FLOAT
1023 /* LRA can generate some invalid SUBREGS just for matched
1024 operand reload presentation. LRA needs to treat them as
1026 && ! LRA_SUBREG_P (op
))
1030 /* FLOAT_MODE subregs can't be paradoxical. Combine will occasionally
1031 create such rtl, and we must reject it. */
1032 if (SCALAR_FLOAT_MODE_P (GET_MODE (op
))
1033 /* LRA can use subreg to store a floating point value in an
1034 integer mode. Although the floating point and the
1035 integer modes need the same number of hard registers, the
1036 size of floating point mode can be less than the integer
1038 && ! lra_in_progress
1039 && GET_MODE_SIZE (GET_MODE (op
)) > GET_MODE_SIZE (GET_MODE (sub
)))
1043 code
= GET_CODE (op
);
1047 return (REGNO (op
) >= FIRST_PSEUDO_REGISTER
1048 || in_hard_reg_set_p (operand_reg_set
, GET_MODE (op
), REGNO (op
)));
1052 rtx y
= XEXP (op
, 0);
1054 if (! volatile_ok
&& MEM_VOLATILE_P (op
))
1057 /* Use the mem's mode, since it will be reloaded thus. LRA can
1058 generate move insn with invalid addresses which is made valid
1059 and efficiently calculated by LRA through further numerous
1062 || memory_address_addr_space_p (GET_MODE (op
), y
, MEM_ADDR_SPACE (op
)))
1069 /* Return 1 if OP is a valid memory address for a memory reference
1072 The main use of this function is as a predicate in match_operand
1073 expressions in the machine description. */
1076 address_operand (rtx op
, machine_mode mode
)
1078 return memory_address_p (mode
, op
);
1081 /* Return 1 if OP is a register reference of mode MODE.
1082 If MODE is VOIDmode, accept a register in any mode.
1084 The main use of this function is as a predicate in match_operand
1085 expressions in the machine description. */
1088 register_operand (rtx op
, machine_mode mode
)
1090 if (GET_CODE (op
) == SUBREG
)
1092 rtx sub
= SUBREG_REG (op
);
1094 /* Before reload, we can allow (SUBREG (MEM...)) as a register operand
1095 because it is guaranteed to be reloaded into one.
1096 Just make sure the MEM is valid in itself.
1097 (Ideally, (SUBREG (MEM)...) should not exist after reload,
1098 but currently it does result from (SUBREG (REG)...) where the
1099 reg went on the stack.) */
1100 if (!REG_P (sub
) && (reload_completed
|| !MEM_P (sub
)))
1103 else if (!REG_P (op
))
1105 return general_operand (op
, mode
);
1108 /* Return 1 for a register in Pmode; ignore the tested mode. */
1111 pmode_register_operand (rtx op
, machine_mode mode ATTRIBUTE_UNUSED
)
1113 return register_operand (op
, Pmode
);
1116 /* Return 1 if OP should match a MATCH_SCRATCH, i.e., if it is a SCRATCH
1117 or a hard register. */
1120 scratch_operand (rtx op
, machine_mode mode
)
1122 if (GET_MODE (op
) != mode
&& mode
!= VOIDmode
)
1125 return (GET_CODE (op
) == SCRATCH
1128 || (REGNO (op
) < FIRST_PSEUDO_REGISTER
1129 && REGNO_REG_CLASS (REGNO (op
)) != NO_REGS
))));
1132 /* Return 1 if OP is a valid immediate operand for mode MODE.
1134 The main use of this function is as a predicate in match_operand
1135 expressions in the machine description. */
1138 immediate_operand (rtx op
, machine_mode mode
)
1140 /* Don't accept CONST_INT or anything similar
1141 if the caller wants something floating. */
1142 if (GET_MODE (op
) == VOIDmode
&& mode
!= VOIDmode
1143 && GET_MODE_CLASS (mode
) != MODE_INT
1144 && GET_MODE_CLASS (mode
) != MODE_PARTIAL_INT
)
1147 if (CONST_INT_P (op
)
1149 && trunc_int_for_mode (INTVAL (op
), mode
) != INTVAL (op
))
1152 return (CONSTANT_P (op
)
1153 && (GET_MODE (op
) == mode
|| mode
== VOIDmode
1154 || GET_MODE (op
) == VOIDmode
)
1155 && (! flag_pic
|| LEGITIMATE_PIC_OPERAND_P (op
))
1156 && targetm
.legitimate_constant_p (mode
== VOIDmode
1161 /* Returns 1 if OP is an operand that is a CONST_INT of mode MODE. */
1164 const_int_operand (rtx op
, machine_mode mode
)
1166 if (!CONST_INT_P (op
))
1169 if (mode
!= VOIDmode
1170 && trunc_int_for_mode (INTVAL (op
), mode
) != INTVAL (op
))
1176 #if TARGET_SUPPORTS_WIDE_INT
1177 /* Returns 1 if OP is an operand that is a CONST_INT or CONST_WIDE_INT
1180 const_scalar_int_operand (rtx op
, machine_mode mode
)
1182 if (!CONST_SCALAR_INT_P (op
))
1185 if (CONST_INT_P (op
))
1186 return const_int_operand (op
, mode
);
1188 if (mode
!= VOIDmode
)
1190 int prec
= GET_MODE_PRECISION (mode
);
1191 int bitsize
= GET_MODE_BITSIZE (mode
);
1193 if (CONST_WIDE_INT_NUNITS (op
) * HOST_BITS_PER_WIDE_INT
> bitsize
)
1196 if (prec
== bitsize
)
1200 /* Multiword partial int. */
1202 = CONST_WIDE_INT_ELT (op
, CONST_WIDE_INT_NUNITS (op
) - 1);
1203 return (sext_hwi (x
, prec
& (HOST_BITS_PER_WIDE_INT
- 1)) == x
);
1209 /* Returns 1 if OP is an operand that is a constant integer or constant
1210 floating-point number of MODE. */
1213 const_double_operand (rtx op
, machine_mode mode
)
1215 return (GET_CODE (op
) == CONST_DOUBLE
)
1216 && (GET_MODE (op
) == mode
|| mode
== VOIDmode
);
1219 /* Returns 1 if OP is an operand that is a constant integer or constant
1220 floating-point number of MODE. */
1223 const_double_operand (rtx op
, machine_mode mode
)
1225 /* Don't accept CONST_INT or anything similar
1226 if the caller wants something floating. */
1227 if (GET_MODE (op
) == VOIDmode
&& mode
!= VOIDmode
1228 && GET_MODE_CLASS (mode
) != MODE_INT
1229 && GET_MODE_CLASS (mode
) != MODE_PARTIAL_INT
)
1232 return ((CONST_DOUBLE_P (op
) || CONST_INT_P (op
))
1233 && (mode
== VOIDmode
|| GET_MODE (op
) == mode
1234 || GET_MODE (op
) == VOIDmode
));
1237 /* Return 1 if OP is a general operand that is not an immediate
1238 operand of mode MODE. */
1241 nonimmediate_operand (rtx op
, machine_mode mode
)
1243 return (general_operand (op
, mode
) && ! CONSTANT_P (op
));
1246 /* Return 1 if OP is a register reference or immediate value of mode MODE. */
1249 nonmemory_operand (rtx op
, machine_mode mode
)
1251 if (CONSTANT_P (op
))
1252 return immediate_operand (op
, mode
);
1253 return register_operand (op
, mode
);
1256 /* Return 1 if OP is a valid operand that stands for pushing a
1257 value of mode MODE onto the stack.
1259 The main use of this function is as a predicate in match_operand
1260 expressions in the machine description. */
1263 push_operand (rtx op
, machine_mode mode
)
1265 unsigned int rounded_size
= GET_MODE_SIZE (mode
);
1267 #ifdef PUSH_ROUNDING
1268 rounded_size
= PUSH_ROUNDING (rounded_size
);
1274 if (mode
!= VOIDmode
&& GET_MODE (op
) != mode
)
1279 if (rounded_size
== GET_MODE_SIZE (mode
))
1281 if (GET_CODE (op
) != STACK_PUSH_CODE
)
1286 if (GET_CODE (op
) != PRE_MODIFY
1287 || GET_CODE (XEXP (op
, 1)) != PLUS
1288 || XEXP (XEXP (op
, 1), 0) != XEXP (op
, 0)
1289 || !CONST_INT_P (XEXP (XEXP (op
, 1), 1))
1290 || INTVAL (XEXP (XEXP (op
, 1), 1))
1291 != ((STACK_GROWS_DOWNWARD
? -1 : 1) * (int) rounded_size
))
1295 return XEXP (op
, 0) == stack_pointer_rtx
;
1298 /* Return 1 if OP is a valid operand that stands for popping a
1299 value of mode MODE off the stack.
1301 The main use of this function is as a predicate in match_operand
1302 expressions in the machine description. */
1305 pop_operand (rtx op
, machine_mode mode
)
1310 if (mode
!= VOIDmode
&& GET_MODE (op
) != mode
)
1315 if (GET_CODE (op
) != STACK_POP_CODE
)
1318 return XEXP (op
, 0) == stack_pointer_rtx
;
1321 /* Return 1 if ADDR is a valid memory address
1322 for mode MODE in address space AS. */
1325 memory_address_addr_space_p (machine_mode mode ATTRIBUTE_UNUSED
,
1326 rtx addr
, addr_space_t as
)
1328 #ifdef GO_IF_LEGITIMATE_ADDRESS
1329 gcc_assert (ADDR_SPACE_GENERIC_P (as
));
1330 GO_IF_LEGITIMATE_ADDRESS (mode
, addr
, win
);
1336 return targetm
.addr_space
.legitimate_address_p (mode
, addr
, 0, as
);
1340 /* Return 1 if OP is a valid memory reference with mode MODE,
1341 including a valid address.
1343 The main use of this function is as a predicate in match_operand
1344 expressions in the machine description. */
1347 memory_operand (rtx op
, machine_mode mode
)
1351 if (! reload_completed
)
1352 /* Note that no SUBREG is a memory operand before end of reload pass,
1353 because (SUBREG (MEM...)) forces reloading into a register. */
1354 return MEM_P (op
) && general_operand (op
, mode
);
1356 if (mode
!= VOIDmode
&& GET_MODE (op
) != mode
)
1360 if (GET_CODE (inner
) == SUBREG
)
1361 inner
= SUBREG_REG (inner
);
1363 return (MEM_P (inner
) && general_operand (op
, mode
));
1366 /* Return 1 if OP is a valid indirect memory reference with mode MODE;
1367 that is, a memory reference whose address is a general_operand. */
1370 indirect_operand (rtx op
, machine_mode mode
)
1372 /* Before reload, a SUBREG isn't in memory (see memory_operand, above). */
1373 if (! reload_completed
1374 && GET_CODE (op
) == SUBREG
&& MEM_P (SUBREG_REG (op
)))
1376 int offset
= SUBREG_BYTE (op
);
1377 rtx inner
= SUBREG_REG (op
);
1379 if (mode
!= VOIDmode
&& GET_MODE (op
) != mode
)
1382 /* The only way that we can have a general_operand as the resulting
1383 address is if OFFSET is zero and the address already is an operand
1384 or if the address is (plus Y (const_int -OFFSET)) and Y is an
1387 return ((offset
== 0 && general_operand (XEXP (inner
, 0), Pmode
))
1388 || (GET_CODE (XEXP (inner
, 0)) == PLUS
1389 && CONST_INT_P (XEXP (XEXP (inner
, 0), 1))
1390 && INTVAL (XEXP (XEXP (inner
, 0), 1)) == -offset
1391 && general_operand (XEXP (XEXP (inner
, 0), 0), Pmode
)));
1395 && memory_operand (op
, mode
)
1396 && general_operand (XEXP (op
, 0), Pmode
));
1399 /* Return 1 if this is an ordered comparison operator (not including
1400 ORDERED and UNORDERED). */
1403 ordered_comparison_operator (rtx op
, machine_mode mode
)
1405 if (mode
!= VOIDmode
&& GET_MODE (op
) != mode
)
1407 switch (GET_CODE (op
))
1425 /* Return 1 if this is a comparison operator. This allows the use of
1426 MATCH_OPERATOR to recognize all the branch insns. */
1429 comparison_operator (rtx op
, machine_mode mode
)
1431 return ((mode
== VOIDmode
|| GET_MODE (op
) == mode
)
1432 && COMPARISON_P (op
));
1435 /* If BODY is an insn body that uses ASM_OPERANDS, return it. */
1438 extract_asm_operands (rtx body
)
1441 switch (GET_CODE (body
))
1447 /* Single output operand: BODY is (set OUTPUT (asm_operands ...)). */
1448 tmp
= SET_SRC (body
);
1449 if (GET_CODE (tmp
) == ASM_OPERANDS
)
1454 tmp
= XVECEXP (body
, 0, 0);
1455 if (GET_CODE (tmp
) == ASM_OPERANDS
)
1457 if (GET_CODE (tmp
) == SET
)
1459 tmp
= SET_SRC (tmp
);
1460 if (GET_CODE (tmp
) == ASM_OPERANDS
)
1471 /* If BODY is an insn body that uses ASM_OPERANDS,
1472 return the number of operands (both input and output) in the insn.
1473 If BODY is an insn body that uses ASM_INPUT with CLOBBERS in PARALLEL,
1475 Otherwise return -1. */
1478 asm_noperands (const_rtx body
)
1480 rtx asm_op
= extract_asm_operands (CONST_CAST_RTX (body
));
1485 if (GET_CODE (body
) == PARALLEL
&& XVECLEN (body
, 0) >= 2
1486 && GET_CODE (XVECEXP (body
, 0, 0)) == ASM_INPUT
)
1488 /* body is [(asm_input ...) (clobber (reg ...))...]. */
1489 for (i
= XVECLEN (body
, 0) - 1; i
> 0; i
--)
1490 if (GET_CODE (XVECEXP (body
, 0, i
)) != CLOBBER
)
1497 if (GET_CODE (body
) == SET
)
1499 else if (GET_CODE (body
) == PARALLEL
)
1501 if (GET_CODE (XVECEXP (body
, 0, 0)) == SET
)
1503 /* Multiple output operands, or 1 output plus some clobbers:
1505 [(set OUTPUT (asm_operands ...))... (clobber (reg ...))...]. */
1506 /* Count backwards through CLOBBERs to determine number of SETs. */
1507 for (i
= XVECLEN (body
, 0); i
> 0; i
--)
1509 if (GET_CODE (XVECEXP (body
, 0, i
- 1)) == SET
)
1511 if (GET_CODE (XVECEXP (body
, 0, i
- 1)) != CLOBBER
)
1515 /* N_SETS is now number of output operands. */
1518 /* Verify that all the SETs we have
1519 came from a single original asm_operands insn
1520 (so that invalid combinations are blocked). */
1521 for (i
= 0; i
< n_sets
; i
++)
1523 rtx elt
= XVECEXP (body
, 0, i
);
1524 if (GET_CODE (elt
) != SET
)
1526 if (GET_CODE (SET_SRC (elt
)) != ASM_OPERANDS
)
1528 /* If these ASM_OPERANDS rtx's came from different original insns
1529 then they aren't allowed together. */
1530 if (ASM_OPERANDS_INPUT_VEC (SET_SRC (elt
))
1531 != ASM_OPERANDS_INPUT_VEC (asm_op
))
1537 /* 0 outputs, but some clobbers:
1538 body is [(asm_operands ...) (clobber (reg ...))...]. */
1539 /* Make sure all the other parallel things really are clobbers. */
1540 for (i
= XVECLEN (body
, 0) - 1; i
> 0; i
--)
1541 if (GET_CODE (XVECEXP (body
, 0, i
)) != CLOBBER
)
1546 return (ASM_OPERANDS_INPUT_LENGTH (asm_op
)
1547 + ASM_OPERANDS_LABEL_LENGTH (asm_op
) + n_sets
);
1550 /* Assuming BODY is an insn body that uses ASM_OPERANDS,
1551 copy its operands (both input and output) into the vector OPERANDS,
1552 the locations of the operands within the insn into the vector OPERAND_LOCS,
1553 and the constraints for the operands into CONSTRAINTS.
1554 Write the modes of the operands into MODES.
1555 Write the location info into LOC.
1556 Return the assembler-template.
1557 If BODY is an insn body that uses ASM_INPUT with CLOBBERS in PARALLEL,
1558 return the basic assembly string.
1560 If LOC, MODES, OPERAND_LOCS, CONSTRAINTS or OPERANDS is 0,
1561 we don't store that info. */
1564 decode_asm_operands (rtx body
, rtx
*operands
, rtx
**operand_locs
,
1565 const char **constraints
, machine_mode
*modes
,
1568 int nbase
= 0, n
, i
;
1571 switch (GET_CODE (body
))
1574 /* Zero output asm: BODY is (asm_operands ...). */
1579 /* Single output asm: BODY is (set OUTPUT (asm_operands ...)). */
1580 asmop
= SET_SRC (body
);
1582 /* The output is in the SET.
1583 Its constraint is in the ASM_OPERANDS itself. */
1585 operands
[0] = SET_DEST (body
);
1587 operand_locs
[0] = &SET_DEST (body
);
1589 constraints
[0] = ASM_OPERANDS_OUTPUT_CONSTRAINT (asmop
);
1591 modes
[0] = GET_MODE (SET_DEST (body
));
1597 int nparallel
= XVECLEN (body
, 0); /* Includes CLOBBERs. */
1599 asmop
= XVECEXP (body
, 0, 0);
1600 if (GET_CODE (asmop
) == SET
)
1602 asmop
= SET_SRC (asmop
);
1604 /* At least one output, plus some CLOBBERs. The outputs are in
1605 the SETs. Their constraints are in the ASM_OPERANDS itself. */
1606 for (i
= 0; i
< nparallel
; i
++)
1608 if (GET_CODE (XVECEXP (body
, 0, i
)) == CLOBBER
)
1609 break; /* Past last SET */
1611 operands
[i
] = SET_DEST (XVECEXP (body
, 0, i
));
1613 operand_locs
[i
] = &SET_DEST (XVECEXP (body
, 0, i
));
1615 constraints
[i
] = XSTR (SET_SRC (XVECEXP (body
, 0, i
)), 1);
1617 modes
[i
] = GET_MODE (SET_DEST (XVECEXP (body
, 0, i
)));
1621 else if (GET_CODE (asmop
) == ASM_INPUT
)
1624 *loc
= ASM_INPUT_SOURCE_LOCATION (asmop
);
1625 return XSTR (asmop
, 0);
1634 n
= ASM_OPERANDS_INPUT_LENGTH (asmop
);
1635 for (i
= 0; i
< n
; i
++)
1638 operand_locs
[nbase
+ i
] = &ASM_OPERANDS_INPUT (asmop
, i
);
1640 operands
[nbase
+ i
] = ASM_OPERANDS_INPUT (asmop
, i
);
1642 constraints
[nbase
+ i
] = ASM_OPERANDS_INPUT_CONSTRAINT (asmop
, i
);
1644 modes
[nbase
+ i
] = ASM_OPERANDS_INPUT_MODE (asmop
, i
);
1648 n
= ASM_OPERANDS_LABEL_LENGTH (asmop
);
1649 for (i
= 0; i
< n
; i
++)
1652 operand_locs
[nbase
+ i
] = &ASM_OPERANDS_LABEL (asmop
, i
);
1654 operands
[nbase
+ i
] = ASM_OPERANDS_LABEL (asmop
, i
);
1656 constraints
[nbase
+ i
] = "";
1658 modes
[nbase
+ i
] = Pmode
;
1662 *loc
= ASM_OPERANDS_SOURCE_LOCATION (asmop
);
1664 return ASM_OPERANDS_TEMPLATE (asmop
);
1667 /* Parse inline assembly string STRING and determine which operands are
1668 referenced by % markers. For the first NOPERANDS operands, set USED[I]
1669 to true if operand I is referenced.
1671 This is intended to distinguish barrier-like asms such as:
1673 asm ("" : "=m" (...));
1675 from real references such as:
1677 asm ("sw\t$0, %0" : "=m" (...)); */
1680 get_referenced_operands (const char *string
, bool *used
,
1681 unsigned int noperands
)
1683 memset (used
, 0, sizeof (bool) * noperands
);
1684 const char *p
= string
;
1690 /* A letter followed by a digit indicates an operand number. */
1691 if (ISALPHA (p
[0]) && ISDIGIT (p
[1]))
1696 unsigned long opnum
= strtoul (p
, &endptr
, 10);
1697 if (endptr
!= p
&& opnum
< noperands
)
1711 /* Check if an asm_operand matches its constraints.
1712 Return > 0 if ok, = 0 if bad, < 0 if inconclusive. */
1715 asm_operand_ok (rtx op
, const char *constraint
, const char **constraints
)
1718 bool incdec_ok
= false;
1720 /* Use constrain_operands after reload. */
1721 gcc_assert (!reload_completed
);
1723 /* Empty constraint string is the same as "X,...,X", i.e. X for as
1724 many alternatives as required to match the other operands. */
1725 if (*constraint
== '\0')
1730 enum constraint_num cn
;
1731 char c
= *constraint
;
1739 case '0': case '1': case '2': case '3': case '4':
1740 case '5': case '6': case '7': case '8': case '9':
1741 /* If caller provided constraints pointer, look up
1742 the matching constraint. Otherwise, our caller should have
1743 given us the proper matching constraint, but we can't
1744 actually fail the check if they didn't. Indicate that
1745 results are inconclusive. */
1749 unsigned long match
;
1751 match
= strtoul (constraint
, &end
, 10);
1753 result
= asm_operand_ok (op
, constraints
[match
], NULL
);
1754 constraint
= (const char *) end
;
1760 while (ISDIGIT (*constraint
));
1766 /* The rest of the compiler assumes that reloading the address
1767 of a MEM into a register will make it fit an 'o' constraint.
1768 That is, if it sees a MEM operand for an 'o' constraint,
1769 it assumes that (mem (base-reg)) will fit.
1771 That assumption fails on targets that don't have offsettable
1772 addresses at all. We therefore need to treat 'o' asm
1773 constraints as a special case and only accept operands that
1774 are already offsettable, thus proving that at least one
1775 offsettable address exists. */
1776 case 'o': /* offsettable */
1777 if (offsettable_nonstrict_memref_p (op
))
1782 if (general_operand (op
, VOIDmode
))
1788 /* ??? Before auto-inc-dec, auto inc/dec insns are not supposed
1789 to exist, excepting those that expand_call created. Further,
1790 on some machines which do not have generalized auto inc/dec,
1791 an inc/dec is not a memory_operand.
1793 Match any memory and hope things are resolved after reload. */
1796 cn
= lookup_constraint (constraint
);
1797 switch (get_constraint_type (cn
))
1801 && reg_class_for_constraint (cn
) != NO_REGS
1802 && GET_MODE (op
) != BLKmode
1803 && register_operand (op
, VOIDmode
))
1810 && insn_const_int_ok_for_constraint (INTVAL (op
), cn
))
1815 case CT_SPECIAL_MEMORY
:
1816 /* Every memory operand can be reloaded to fit. */
1817 result
= result
|| memory_operand (op
, VOIDmode
);
1821 /* Every address operand can be reloaded to fit. */
1822 result
= result
|| address_operand (op
, VOIDmode
);
1826 result
= result
|| constraint_satisfied_p (op
, cn
);
1831 len
= CONSTRAINT_LEN (c
, constraint
);
1834 while (--len
&& *constraint
);
1839 /* For operands without < or > constraints reject side-effects. */
1840 if (AUTO_INC_DEC
&& !incdec_ok
&& result
&& MEM_P (op
))
1841 switch (GET_CODE (XEXP (op
, 0)))
1857 /* Given an rtx *P, if it is a sum containing an integer constant term,
1858 return the location (type rtx *) of the pointer to that constant term.
1859 Otherwise, return a null pointer. */
1862 find_constant_term_loc (rtx
*p
)
1865 enum rtx_code code
= GET_CODE (*p
);
1867 /* If *P IS such a constant term, P is its location. */
1869 if (code
== CONST_INT
|| code
== SYMBOL_REF
|| code
== LABEL_REF
1873 /* Otherwise, if not a sum, it has no constant term. */
1875 if (GET_CODE (*p
) != PLUS
)
1878 /* If one of the summands is constant, return its location. */
1880 if (XEXP (*p
, 0) && CONSTANT_P (XEXP (*p
, 0))
1881 && XEXP (*p
, 1) && CONSTANT_P (XEXP (*p
, 1)))
1884 /* Otherwise, check each summand for containing a constant term. */
1886 if (XEXP (*p
, 0) != 0)
1888 tem
= find_constant_term_loc (&XEXP (*p
, 0));
1893 if (XEXP (*p
, 1) != 0)
1895 tem
= find_constant_term_loc (&XEXP (*p
, 1));
1903 /* Return 1 if OP is a memory reference
1904 whose address contains no side effects
1905 and remains valid after the addition
1906 of a positive integer less than the
1907 size of the object being referenced.
1909 We assume that the original address is valid and do not check it.
1911 This uses strict_memory_address_p as a subroutine, so
1912 don't use it before reload. */
1915 offsettable_memref_p (rtx op
)
1917 return ((MEM_P (op
))
1918 && offsettable_address_addr_space_p (1, GET_MODE (op
), XEXP (op
, 0),
1919 MEM_ADDR_SPACE (op
)));
1922 /* Similar, but don't require a strictly valid mem ref:
1923 consider pseudo-regs valid as index or base regs. */
1926 offsettable_nonstrict_memref_p (rtx op
)
1928 return ((MEM_P (op
))
1929 && offsettable_address_addr_space_p (0, GET_MODE (op
), XEXP (op
, 0),
1930 MEM_ADDR_SPACE (op
)));
1933 /* Return 1 if Y is a memory address which contains no side effects
1934 and would remain valid for address space AS after the addition of
1935 a positive integer less than the size of that mode.
1937 We assume that the original address is valid and do not check it.
1938 We do check that it is valid for narrower modes.
1940 If STRICTP is nonzero, we require a strictly valid address,
1941 for the sake of use in reload.c. */
1944 offsettable_address_addr_space_p (int strictp
, machine_mode mode
, rtx y
,
1947 enum rtx_code ycode
= GET_CODE (y
);
1951 int (*addressp
) (machine_mode
, rtx
, addr_space_t
) =
1952 (strictp
? strict_memory_address_addr_space_p
1953 : memory_address_addr_space_p
);
1954 unsigned int mode_sz
= GET_MODE_SIZE (mode
);
1956 if (CONSTANT_ADDRESS_P (y
))
1959 /* Adjusting an offsettable address involves changing to a narrower mode.
1960 Make sure that's OK. */
1962 if (mode_dependent_address_p (y
, as
))
1965 machine_mode address_mode
= GET_MODE (y
);
1966 if (address_mode
== VOIDmode
)
1967 address_mode
= targetm
.addr_space
.address_mode (as
);
1968 #ifdef POINTERS_EXTEND_UNSIGNED
1969 machine_mode pointer_mode
= targetm
.addr_space
.pointer_mode (as
);
1972 /* ??? How much offset does an offsettable BLKmode reference need?
1973 Clearly that depends on the situation in which it's being used.
1974 However, the current situation in which we test 0xffffffff is
1975 less than ideal. Caveat user. */
1977 mode_sz
= BIGGEST_ALIGNMENT
/ BITS_PER_UNIT
;
1979 /* If the expression contains a constant term,
1980 see if it remains valid when max possible offset is added. */
1982 if ((ycode
== PLUS
) && (y2
= find_constant_term_loc (&y1
)))
1987 *y2
= plus_constant (address_mode
, *y2
, mode_sz
- 1);
1988 /* Use QImode because an odd displacement may be automatically invalid
1989 for any wider mode. But it should be valid for a single byte. */
1990 good
= (*addressp
) (QImode
, y
, as
);
1992 /* In any case, restore old contents of memory. */
1997 if (GET_RTX_CLASS (ycode
) == RTX_AUTOINC
)
2000 /* The offset added here is chosen as the maximum offset that
2001 any instruction could need to add when operating on something
2002 of the specified mode. We assume that if Y and Y+c are
2003 valid addresses then so is Y+d for all 0<d<c. adjust_address will
2004 go inside a LO_SUM here, so we do so as well. */
2005 if (GET_CODE (y
) == LO_SUM
2007 && mode_sz
<= GET_MODE_ALIGNMENT (mode
) / BITS_PER_UNIT
)
2008 z
= gen_rtx_LO_SUM (address_mode
, XEXP (y
, 0),
2009 plus_constant (address_mode
, XEXP (y
, 1),
2011 #ifdef POINTERS_EXTEND_UNSIGNED
2012 /* Likewise for a ZERO_EXTEND from pointer_mode. */
2013 else if (POINTERS_EXTEND_UNSIGNED
> 0
2014 && GET_CODE (y
) == ZERO_EXTEND
2015 && GET_MODE (XEXP (y
, 0)) == pointer_mode
)
2016 z
= gen_rtx_ZERO_EXTEND (address_mode
,
2017 plus_constant (pointer_mode
, XEXP (y
, 0),
2021 z
= plus_constant (address_mode
, y
, mode_sz
- 1);
2023 /* Use QImode because an odd displacement may be automatically invalid
2024 for any wider mode. But it should be valid for a single byte. */
2025 return (*addressp
) (QImode
, z
, as
);
2028 /* Return 1 if ADDR is an address-expression whose effect depends
2029 on the mode of the memory reference it is used in.
2031 ADDRSPACE is the address space associated with the address.
2033 Autoincrement addressing is a typical example of mode-dependence
2034 because the amount of the increment depends on the mode. */
2037 mode_dependent_address_p (rtx addr
, addr_space_t addrspace
)
2039 /* Auto-increment addressing with anything other than post_modify
2040 or pre_modify always introduces a mode dependency. Catch such
2041 cases now instead of deferring to the target. */
2042 if (GET_CODE (addr
) == PRE_INC
2043 || GET_CODE (addr
) == POST_INC
2044 || GET_CODE (addr
) == PRE_DEC
2045 || GET_CODE (addr
) == POST_DEC
)
2048 return targetm
.mode_dependent_address_p (addr
, addrspace
);
2051 /* Return true if boolean attribute ATTR is supported. */
2054 have_bool_attr (bool_attr attr
)
2059 return HAVE_ATTR_enabled
;
2060 case BA_PREFERRED_FOR_SIZE
:
2061 return HAVE_ATTR_enabled
|| HAVE_ATTR_preferred_for_size
;
2062 case BA_PREFERRED_FOR_SPEED
:
2063 return HAVE_ATTR_enabled
|| HAVE_ATTR_preferred_for_speed
;
2068 /* Return the value of ATTR for instruction INSN. */
2071 get_bool_attr (rtx_insn
*insn
, bool_attr attr
)
2076 return get_attr_enabled (insn
);
2077 case BA_PREFERRED_FOR_SIZE
:
2078 return get_attr_enabled (insn
) && get_attr_preferred_for_size (insn
);
2079 case BA_PREFERRED_FOR_SPEED
:
2080 return get_attr_enabled (insn
) && get_attr_preferred_for_speed (insn
);
2085 /* Like get_bool_attr_mask, but don't use the cache. */
2087 static alternative_mask
2088 get_bool_attr_mask_uncached (rtx_insn
*insn
, bool_attr attr
)
2090 /* Temporarily install enough information for get_attr_<foo> to assume
2091 that the insn operands are already cached. As above, the attribute
2092 mustn't depend on the values of operands, so we don't provide their
2093 real values here. */
2094 rtx_insn
*old_insn
= recog_data
.insn
;
2095 int old_alternative
= which_alternative
;
2097 recog_data
.insn
= insn
;
2098 alternative_mask mask
= ALL_ALTERNATIVES
;
2099 int n_alternatives
= insn_data
[INSN_CODE (insn
)].n_alternatives
;
2100 for (int i
= 0; i
< n_alternatives
; i
++)
2102 which_alternative
= i
;
2103 if (!get_bool_attr (insn
, attr
))
2104 mask
&= ~ALTERNATIVE_BIT (i
);
2107 recog_data
.insn
= old_insn
;
2108 which_alternative
= old_alternative
;
2112 /* Return the mask of operand alternatives that are allowed for INSN
2113 by boolean attribute ATTR. This mask depends only on INSN and on
2114 the current target; it does not depend on things like the values of
2117 static alternative_mask
2118 get_bool_attr_mask (rtx_insn
*insn
, bool_attr attr
)
2120 /* Quick exit for asms and for targets that don't use these attributes. */
2121 int code
= INSN_CODE (insn
);
2122 if (code
< 0 || !have_bool_attr (attr
))
2123 return ALL_ALTERNATIVES
;
2125 /* Calling get_attr_<foo> can be expensive, so cache the mask
2127 if (!this_target_recog
->x_bool_attr_masks
[code
][attr
])
2128 this_target_recog
->x_bool_attr_masks
[code
][attr
]
2129 = get_bool_attr_mask_uncached (insn
, attr
);
2130 return this_target_recog
->x_bool_attr_masks
[code
][attr
];
2133 /* Return the set of alternatives of INSN that are allowed by the current
2137 get_enabled_alternatives (rtx_insn
*insn
)
2139 return get_bool_attr_mask (insn
, BA_ENABLED
);
2142 /* Return the set of alternatives of INSN that are allowed by the current
2143 target and are preferred for the current size/speed optimization
2147 get_preferred_alternatives (rtx_insn
*insn
)
2149 if (optimize_bb_for_speed_p (BLOCK_FOR_INSN (insn
)))
2150 return get_bool_attr_mask (insn
, BA_PREFERRED_FOR_SPEED
);
2152 return get_bool_attr_mask (insn
, BA_PREFERRED_FOR_SIZE
);
2155 /* Return the set of alternatives of INSN that are allowed by the current
2156 target and are preferred for the size/speed optimization choice
2157 associated with BB. Passing a separate BB is useful if INSN has not
2158 been emitted yet or if we are considering moving it to a different
2162 get_preferred_alternatives (rtx_insn
*insn
, basic_block bb
)
2164 if (optimize_bb_for_speed_p (bb
))
2165 return get_bool_attr_mask (insn
, BA_PREFERRED_FOR_SPEED
);
2167 return get_bool_attr_mask (insn
, BA_PREFERRED_FOR_SIZE
);
2170 /* Assert that the cached boolean attributes for INSN are still accurate.
2171 The backend is required to define these attributes in a way that only
2172 depends on the current target (rather than operands, compiler phase,
2176 check_bool_attrs (rtx_insn
*insn
)
2178 int code
= INSN_CODE (insn
);
2180 for (int i
= 0; i
<= BA_LAST
; ++i
)
2182 enum bool_attr attr
= (enum bool_attr
) i
;
2183 if (this_target_recog
->x_bool_attr_masks
[code
][attr
])
2184 gcc_assert (this_target_recog
->x_bool_attr_masks
[code
][attr
]
2185 == get_bool_attr_mask_uncached (insn
, attr
));
2190 /* Like extract_insn, but save insn extracted and don't extract again, when
2191 called again for the same insn expecting that recog_data still contain the
2192 valid information. This is used primary by gen_attr infrastructure that
2193 often does extract insn again and again. */
2195 extract_insn_cached (rtx_insn
*insn
)
2197 if (recog_data
.insn
== insn
&& INSN_CODE (insn
) >= 0)
2199 extract_insn (insn
);
2200 recog_data
.insn
= insn
;
2203 /* Do uncached extract_insn, constrain_operands and complain about failures.
2204 This should be used when extracting a pre-existing constrained instruction
2205 if the caller wants to know which alternative was chosen. */
2207 extract_constrain_insn (rtx_insn
*insn
)
2209 extract_insn (insn
);
2210 if (!constrain_operands (reload_completed
, get_enabled_alternatives (insn
)))
2211 fatal_insn_not_found (insn
);
2214 /* Do cached extract_insn, constrain_operands and complain about failures.
2215 Used by insn_attrtab. */
2217 extract_constrain_insn_cached (rtx_insn
*insn
)
2219 extract_insn_cached (insn
);
2220 if (which_alternative
== -1
2221 && !constrain_operands (reload_completed
,
2222 get_enabled_alternatives (insn
)))
2223 fatal_insn_not_found (insn
);
2226 /* Do cached constrain_operands on INSN and complain about failures. */
2228 constrain_operands_cached (rtx_insn
*insn
, int strict
)
2230 if (which_alternative
== -1)
2231 return constrain_operands (strict
, get_enabled_alternatives (insn
));
2236 /* Analyze INSN and fill in recog_data. */
2239 extract_insn (rtx_insn
*insn
)
2244 rtx body
= PATTERN (insn
);
2246 recog_data
.n_operands
= 0;
2247 recog_data
.n_alternatives
= 0;
2248 recog_data
.n_dups
= 0;
2249 recog_data
.is_asm
= false;
2251 switch (GET_CODE (body
))
2262 if (GET_CODE (SET_SRC (body
)) == ASM_OPERANDS
)
2267 if ((GET_CODE (XVECEXP (body
, 0, 0)) == SET
2268 && GET_CODE (SET_SRC (XVECEXP (body
, 0, 0))) == ASM_OPERANDS
)
2269 || GET_CODE (XVECEXP (body
, 0, 0)) == ASM_OPERANDS
2270 || GET_CODE (XVECEXP (body
, 0, 0)) == ASM_INPUT
)
2276 recog_data
.n_operands
= noperands
= asm_noperands (body
);
2279 /* This insn is an `asm' with operands. */
2281 /* expand_asm_operands makes sure there aren't too many operands. */
2282 gcc_assert (noperands
<= MAX_RECOG_OPERANDS
);
2284 /* Now get the operand values and constraints out of the insn. */
2285 decode_asm_operands (body
, recog_data
.operand
,
2286 recog_data
.operand_loc
,
2287 recog_data
.constraints
,
2288 recog_data
.operand_mode
, NULL
);
2289 memset (recog_data
.is_operator
, 0, sizeof recog_data
.is_operator
);
2292 const char *p
= recog_data
.constraints
[0];
2293 recog_data
.n_alternatives
= 1;
2295 recog_data
.n_alternatives
+= (*p
++ == ',');
2297 recog_data
.is_asm
= true;
2300 fatal_insn_not_found (insn
);
2304 /* Ordinary insn: recognize it, get the operands via insn_extract
2305 and get the constraints. */
2307 icode
= recog_memoized (insn
);
2309 fatal_insn_not_found (insn
);
2311 recog_data
.n_operands
= noperands
= insn_data
[icode
].n_operands
;
2312 recog_data
.n_alternatives
= insn_data
[icode
].n_alternatives
;
2313 recog_data
.n_dups
= insn_data
[icode
].n_dups
;
2315 insn_extract (insn
);
2317 for (i
= 0; i
< noperands
; i
++)
2319 recog_data
.constraints
[i
] = insn_data
[icode
].operand
[i
].constraint
;
2320 recog_data
.is_operator
[i
] = insn_data
[icode
].operand
[i
].is_operator
;
2321 recog_data
.operand_mode
[i
] = insn_data
[icode
].operand
[i
].mode
;
2322 /* VOIDmode match_operands gets mode from their real operand. */
2323 if (recog_data
.operand_mode
[i
] == VOIDmode
)
2324 recog_data
.operand_mode
[i
] = GET_MODE (recog_data
.operand
[i
]);
2327 for (i
= 0; i
< noperands
; i
++)
2328 recog_data
.operand_type
[i
]
2329 = (recog_data
.constraints
[i
][0] == '=' ? OP_OUT
2330 : recog_data
.constraints
[i
][0] == '+' ? OP_INOUT
2333 gcc_assert (recog_data
.n_alternatives
<= MAX_RECOG_ALTERNATIVES
);
2335 recog_data
.insn
= NULL
;
2336 which_alternative
= -1;
2339 /* Fill in OP_ALT_BASE for an instruction that has N_OPERANDS operands,
2340 N_ALTERNATIVES alternatives and constraint strings CONSTRAINTS.
2341 OP_ALT_BASE has N_ALTERNATIVES * N_OPERANDS entries and CONSTRAINTS
2342 has N_OPERANDS entries. */
2345 preprocess_constraints (int n_operands
, int n_alternatives
,
2346 const char **constraints
,
2347 operand_alternative
*op_alt_base
)
2349 for (int i
= 0; i
< n_operands
; i
++)
2352 struct operand_alternative
*op_alt
;
2353 const char *p
= constraints
[i
];
2355 op_alt
= op_alt_base
;
2357 for (j
= 0; j
< n_alternatives
; j
++, op_alt
+= n_operands
)
2359 op_alt
[i
].cl
= NO_REGS
;
2360 op_alt
[i
].constraint
= p
;
2361 op_alt
[i
].matches
= -1;
2362 op_alt
[i
].matched
= -1;
2364 if (*p
== '\0' || *p
== ',')
2366 op_alt
[i
].anything_ok
= 1;
2376 while (c
!= ',' && c
!= '\0');
2377 if (c
== ',' || c
== '\0')
2386 op_alt
[i
].reject
+= 6;
2389 op_alt
[i
].reject
+= 600;
2392 op_alt
[i
].earlyclobber
= 1;
2395 case '0': case '1': case '2': case '3': case '4':
2396 case '5': case '6': case '7': case '8': case '9':
2399 op_alt
[i
].matches
= strtoul (p
, &end
, 10);
2400 op_alt
[op_alt
[i
].matches
].matched
= i
;
2406 op_alt
[i
].anything_ok
= 1;
2411 reg_class_subunion
[(int) op_alt
[i
].cl
][(int) GENERAL_REGS
];
2415 enum constraint_num cn
= lookup_constraint (p
);
2417 switch (get_constraint_type (cn
))
2420 cl
= reg_class_for_constraint (cn
);
2422 op_alt
[i
].cl
= reg_class_subunion
[op_alt
[i
].cl
][cl
];
2429 case CT_SPECIAL_MEMORY
:
2430 op_alt
[i
].memory_ok
= 1;
2434 op_alt
[i
].is_address
= 1;
2436 = (reg_class_subunion
2437 [(int) op_alt
[i
].cl
]
2438 [(int) base_reg_class (VOIDmode
, ADDR_SPACE_GENERIC
,
2439 ADDRESS
, SCRATCH
)]);
2447 p
+= CONSTRAINT_LEN (c
, p
);
2453 /* Return an array of operand_alternative instructions for
2454 instruction ICODE. */
2456 const operand_alternative
*
2457 preprocess_insn_constraints (unsigned int icode
)
2459 gcc_checking_assert (IN_RANGE (icode
, 0, NUM_INSN_CODES
- 1));
2460 if (this_target_recog
->x_op_alt
[icode
])
2461 return this_target_recog
->x_op_alt
[icode
];
2463 int n_operands
= insn_data
[icode
].n_operands
;
2464 if (n_operands
== 0)
2466 /* Always provide at least one alternative so that which_op_alt ()
2467 works correctly. If the instruction has 0 alternatives (i.e. all
2468 constraint strings are empty) then each operand in this alternative
2469 will have anything_ok set. */
2470 int n_alternatives
= MAX (insn_data
[icode
].n_alternatives
, 1);
2471 int n_entries
= n_operands
* n_alternatives
;
2473 operand_alternative
*op_alt
= XCNEWVEC (operand_alternative
, n_entries
);
2474 const char **constraints
= XALLOCAVEC (const char *, n_operands
);
2476 for (int i
= 0; i
< n_operands
; ++i
)
2477 constraints
[i
] = insn_data
[icode
].operand
[i
].constraint
;
2478 preprocess_constraints (n_operands
, n_alternatives
, constraints
, op_alt
);
2480 this_target_recog
->x_op_alt
[icode
] = op_alt
;
2484 /* After calling extract_insn, you can use this function to extract some
2485 information from the constraint strings into a more usable form.
2486 The collected data is stored in recog_op_alt. */
2489 preprocess_constraints (rtx_insn
*insn
)
2491 int icode
= INSN_CODE (insn
);
2493 recog_op_alt
= preprocess_insn_constraints (icode
);
2496 int n_operands
= recog_data
.n_operands
;
2497 int n_alternatives
= recog_data
.n_alternatives
;
2498 int n_entries
= n_operands
* n_alternatives
;
2499 memset (asm_op_alt
, 0, n_entries
* sizeof (operand_alternative
));
2500 preprocess_constraints (n_operands
, n_alternatives
,
2501 recog_data
.constraints
, asm_op_alt
);
2502 recog_op_alt
= asm_op_alt
;
2506 /* Check the operands of an insn against the insn's operand constraints
2507 and return 1 if they match any of the alternatives in ALTERNATIVES.
2509 The information about the insn's operands, constraints, operand modes
2510 etc. is obtained from the global variables set up by extract_insn.
2512 WHICH_ALTERNATIVE is set to a number which indicates which
2513 alternative of constraints was matched: 0 for the first alternative,
2514 1 for the next, etc.
2516 In addition, when two operands are required to match
2517 and it happens that the output operand is (reg) while the
2518 input operand is --(reg) or ++(reg) (a pre-inc or pre-dec),
2519 make the output operand look like the input.
2520 This is because the output operand is the one the template will print.
2522 This is used in final, just before printing the assembler code and by
2523 the routines that determine an insn's attribute.
2525 If STRICT is a positive nonzero value, it means that we have been
2526 called after reload has been completed. In that case, we must
2527 do all checks strictly. If it is zero, it means that we have been called
2528 before reload has completed. In that case, we first try to see if we can
2529 find an alternative that matches strictly. If not, we try again, this
2530 time assuming that reload will fix up the insn. This provides a "best
2531 guess" for the alternative and is used to compute attributes of insns prior
2532 to reload. A negative value of STRICT is used for this internal call. */
2540 constrain_operands (int strict
, alternative_mask alternatives
)
2542 const char *constraints
[MAX_RECOG_OPERANDS
];
2543 int matching_operands
[MAX_RECOG_OPERANDS
];
2544 int earlyclobber
[MAX_RECOG_OPERANDS
];
2547 struct funny_match funny_match
[MAX_RECOG_OPERANDS
];
2548 int funny_match_index
;
2550 which_alternative
= 0;
2551 if (recog_data
.n_operands
== 0 || recog_data
.n_alternatives
== 0)
2554 for (c
= 0; c
< recog_data
.n_operands
; c
++)
2556 constraints
[c
] = recog_data
.constraints
[c
];
2557 matching_operands
[c
] = -1;
2562 int seen_earlyclobber_at
= -1;
2565 funny_match_index
= 0;
2567 if (!TEST_BIT (alternatives
, which_alternative
))
2571 for (i
= 0; i
< recog_data
.n_operands
; i
++)
2572 constraints
[i
] = skip_alternative (constraints
[i
]);
2574 which_alternative
++;
2578 for (opno
= 0; opno
< recog_data
.n_operands
; opno
++)
2580 rtx op
= recog_data
.operand
[opno
];
2581 machine_mode mode
= GET_MODE (op
);
2582 const char *p
= constraints
[opno
];
2588 earlyclobber
[opno
] = 0;
2590 /* A unary operator may be accepted by the predicate, but it
2591 is irrelevant for matching constraints. */
2595 if (GET_CODE (op
) == SUBREG
)
2597 if (REG_P (SUBREG_REG (op
))
2598 && REGNO (SUBREG_REG (op
)) < FIRST_PSEUDO_REGISTER
)
2599 offset
= subreg_regno_offset (REGNO (SUBREG_REG (op
)),
2600 GET_MODE (SUBREG_REG (op
)),
2603 op
= SUBREG_REG (op
);
2606 /* An empty constraint or empty alternative
2607 allows anything which matched the pattern. */
2608 if (*p
== 0 || *p
== ',')
2612 switch (c
= *p
, len
= CONSTRAINT_LEN (c
, p
), c
)
2622 /* Ignore rest of this alternative as far as
2623 constraint checking is concerned. */
2626 while (*p
&& *p
!= ',');
2631 earlyclobber
[opno
] = 1;
2632 if (seen_earlyclobber_at
< 0)
2633 seen_earlyclobber_at
= opno
;
2636 case '0': case '1': case '2': case '3': case '4':
2637 case '5': case '6': case '7': case '8': case '9':
2639 /* This operand must be the same as a previous one.
2640 This kind of constraint is used for instructions such
2641 as add when they take only two operands.
2643 Note that the lower-numbered operand is passed first.
2645 If we are not testing strictly, assume that this
2646 constraint will be satisfied. */
2651 match
= strtoul (p
, &end
, 10);
2658 rtx op1
= recog_data
.operand
[match
];
2659 rtx op2
= recog_data
.operand
[opno
];
2661 /* A unary operator may be accepted by the predicate,
2662 but it is irrelevant for matching constraints. */
2664 op1
= XEXP (op1
, 0);
2666 op2
= XEXP (op2
, 0);
2668 val
= operands_match_p (op1
, op2
);
2671 matching_operands
[opno
] = match
;
2672 matching_operands
[match
] = opno
;
2677 /* If output is *x and input is *--x, arrange later
2678 to change the output to *--x as well, since the
2679 output op is the one that will be printed. */
2680 if (val
== 2 && strict
> 0)
2682 funny_match
[funny_match_index
].this_op
= opno
;
2683 funny_match
[funny_match_index
++].other
= match
;
2690 /* p is used for address_operands. When we are called by
2691 gen_reload, no one will have checked that the address is
2692 strictly valid, i.e., that all pseudos requiring hard regs
2693 have gotten them. */
2695 || (strict_memory_address_p (recog_data
.operand_mode
[opno
],
2700 /* No need to check general_operand again;
2701 it was done in insn-recog.c. Well, except that reload
2702 doesn't check the validity of its replacements, but
2703 that should only matter when there's a bug. */
2705 /* Anything goes unless it is a REG and really has a hard reg
2706 but the hard reg is not in the class GENERAL_REGS. */
2710 || GENERAL_REGS
== ALL_REGS
2711 || (reload_in_progress
2712 && REGNO (op
) >= FIRST_PSEUDO_REGISTER
)
2713 || reg_fits_class_p (op
, GENERAL_REGS
, offset
, mode
))
2716 else if (strict
< 0 || general_operand (op
, mode
))
2722 enum constraint_num cn
= lookup_constraint (p
);
2723 enum reg_class cl
= reg_class_for_constraint (cn
);
2729 && REGNO (op
) >= FIRST_PSEUDO_REGISTER
)
2730 || (strict
== 0 && GET_CODE (op
) == SCRATCH
)
2732 && reg_fits_class_p (op
, cl
, offset
, mode
)))
2736 else if (constraint_satisfied_p (op
, cn
))
2739 else if (insn_extra_memory_constraint (cn
)
2740 /* Every memory operand can be reloaded to fit. */
2741 && ((strict
< 0 && MEM_P (op
))
2742 /* Before reload, accept what reload can turn
2744 || (strict
< 0 && CONSTANT_P (op
))
2745 /* Before reload, accept a pseudo,
2746 since LRA can turn it into a mem. */
2747 || (strict
< 0 && targetm
.lra_p () && REG_P (op
)
2748 && REGNO (op
) >= FIRST_PSEUDO_REGISTER
)
2749 /* During reload, accept a pseudo */
2750 || (reload_in_progress
&& REG_P (op
)
2751 && REGNO (op
) >= FIRST_PSEUDO_REGISTER
)))
2753 else if (insn_extra_address_constraint (cn
)
2754 /* Every address operand can be reloaded to fit. */
2757 /* Cater to architectures like IA-64 that define extra memory
2758 constraints without using define_memory_constraint. */
2759 else if (reload_in_progress
2761 && REGNO (op
) >= FIRST_PSEUDO_REGISTER
2762 && reg_renumber
[REGNO (op
)] < 0
2763 && reg_equiv_mem (REGNO (op
)) != 0
2764 && constraint_satisfied_p
2765 (reg_equiv_mem (REGNO (op
)), cn
))
2770 while (p
+= len
, c
);
2772 constraints
[opno
] = p
;
2773 /* If this operand did not win somehow,
2774 this alternative loses. */
2778 /* This alternative won; the operands are ok.
2779 Change whichever operands this alternative says to change. */
2784 /* See if any earlyclobber operand conflicts with some other
2787 if (strict
> 0 && seen_earlyclobber_at
>= 0)
2788 for (eopno
= seen_earlyclobber_at
;
2789 eopno
< recog_data
.n_operands
;
2791 /* Ignore earlyclobber operands now in memory,
2792 because we would often report failure when we have
2793 two memory operands, one of which was formerly a REG. */
2794 if (earlyclobber
[eopno
]
2795 && REG_P (recog_data
.operand
[eopno
]))
2796 for (opno
= 0; opno
< recog_data
.n_operands
; opno
++)
2797 if ((MEM_P (recog_data
.operand
[opno
])
2798 || recog_data
.operand_type
[opno
] != OP_OUT
)
2800 /* Ignore things like match_operator operands. */
2801 && *recog_data
.constraints
[opno
] != 0
2802 && ! (matching_operands
[opno
] == eopno
2803 && operands_match_p (recog_data
.operand
[opno
],
2804 recog_data
.operand
[eopno
]))
2805 && ! safe_from_earlyclobber (recog_data
.operand
[opno
],
2806 recog_data
.operand
[eopno
]))
2811 while (--funny_match_index
>= 0)
2813 recog_data
.operand
[funny_match
[funny_match_index
].other
]
2814 = recog_data
.operand
[funny_match
[funny_match_index
].this_op
];
2817 /* For operands without < or > constraints reject side-effects. */
2818 if (AUTO_INC_DEC
&& recog_data
.is_asm
)
2820 for (opno
= 0; opno
< recog_data
.n_operands
; opno
++)
2821 if (MEM_P (recog_data
.operand
[opno
]))
2822 switch (GET_CODE (XEXP (recog_data
.operand
[opno
], 0)))
2830 if (strchr (recog_data
.constraints
[opno
], '<') == NULL
2831 && strchr (recog_data
.constraints
[opno
], '>')
2844 which_alternative
++;
2846 while (which_alternative
< recog_data
.n_alternatives
);
2848 which_alternative
= -1;
2849 /* If we are about to reject this, but we are not to test strictly,
2850 try a very loose test. Only return failure if it fails also. */
2852 return constrain_operands (-1, alternatives
);
2857 /* Return true iff OPERAND (assumed to be a REG rtx)
2858 is a hard reg in class CLASS when its regno is offset by OFFSET
2859 and changed to mode MODE.
2860 If REG occupies multiple hard regs, all of them must be in CLASS. */
2863 reg_fits_class_p (const_rtx operand
, reg_class_t cl
, int offset
,
2866 unsigned int regno
= REGNO (operand
);
2871 /* Regno must not be a pseudo register. Offset may be negative. */
2872 return (HARD_REGISTER_NUM_P (regno
)
2873 && HARD_REGISTER_NUM_P (regno
+ offset
)
2874 && in_hard_reg_set_p (reg_class_contents
[(int) cl
], mode
,
2878 /* Split single instruction. Helper function for split_all_insns and
2879 split_all_insns_noflow. Return last insn in the sequence if successful,
2880 or NULL if unsuccessful. */
2883 split_insn (rtx_insn
*insn
)
2885 /* Split insns here to get max fine-grain parallelism. */
2886 rtx_insn
*first
= PREV_INSN (insn
);
2887 rtx_insn
*last
= try_split (PATTERN (insn
), insn
, 1);
2888 rtx insn_set
, last_set
, note
;
2893 /* If the original instruction was a single set that was known to be
2894 equivalent to a constant, see if we can say the same about the last
2895 instruction in the split sequence. The two instructions must set
2896 the same destination. */
2897 insn_set
= single_set (insn
);
2900 last_set
= single_set (last
);
2901 if (last_set
&& rtx_equal_p (SET_DEST (last_set
), SET_DEST (insn_set
)))
2903 note
= find_reg_equal_equiv_note (insn
);
2904 if (note
&& CONSTANT_P (XEXP (note
, 0)))
2905 set_unique_reg_note (last
, REG_EQUAL
, XEXP (note
, 0));
2906 else if (CONSTANT_P (SET_SRC (insn_set
)))
2907 set_unique_reg_note (last
, REG_EQUAL
,
2908 copy_rtx (SET_SRC (insn_set
)));
2912 /* try_split returns the NOTE that INSN became. */
2913 SET_INSN_DELETED (insn
);
2915 /* ??? Coddle to md files that generate subregs in post-reload
2916 splitters instead of computing the proper hard register. */
2917 if (reload_completed
&& first
!= last
)
2919 first
= NEXT_INSN (first
);
2923 cleanup_subreg_operands (first
);
2926 first
= NEXT_INSN (first
);
2933 /* Split all insns in the function. If UPD_LIFE, update life info after. */
2936 split_all_insns (void)
2942 blocks
= sbitmap_alloc (last_basic_block_for_fn (cfun
));
2943 bitmap_clear (blocks
);
2946 FOR_EACH_BB_REVERSE_FN (bb
, cfun
)
2948 rtx_insn
*insn
, *next
;
2949 bool finish
= false;
2951 rtl_profile_for_bb (bb
);
2952 for (insn
= BB_HEAD (bb
); !finish
; insn
= next
)
2954 /* Can't use `next_real_insn' because that might go across
2955 CODE_LABELS and short-out basic blocks. */
2956 next
= NEXT_INSN (insn
);
2957 finish
= (insn
== BB_END (bb
));
2960 rtx set
= single_set (insn
);
2962 /* Don't split no-op move insns. These should silently
2963 disappear later in final. Splitting such insns would
2964 break the code that handles LIBCALL blocks. */
2965 if (set
&& set_noop_p (set
))
2967 /* Nops get in the way while scheduling, so delete them
2968 now if register allocation has already been done. It
2969 is too risky to try to do this before register
2970 allocation, and there are unlikely to be very many
2971 nops then anyways. */
2972 if (reload_completed
)
2973 delete_insn_and_edges (insn
);
2977 if (split_insn (insn
))
2979 bitmap_set_bit (blocks
, bb
->index
);
2987 default_rtl_profile ();
2989 find_many_sub_basic_blocks (blocks
);
2991 checking_verify_flow_info ();
2993 sbitmap_free (blocks
);
2996 /* Same as split_all_insns, but do not expect CFG to be available.
2997 Used by machine dependent reorg passes. */
3000 split_all_insns_noflow (void)
3002 rtx_insn
*next
, *insn
;
3004 for (insn
= get_insns (); insn
; insn
= next
)
3006 next
= NEXT_INSN (insn
);
3009 /* Don't split no-op move insns. These should silently
3010 disappear later in final. Splitting such insns would
3011 break the code that handles LIBCALL blocks. */
3012 rtx set
= single_set (insn
);
3013 if (set
&& set_noop_p (set
))
3015 /* Nops get in the way while scheduling, so delete them
3016 now if register allocation has already been done. It
3017 is too risky to try to do this before register
3018 allocation, and there are unlikely to be very many
3021 ??? Should we use delete_insn when the CFG isn't valid? */
3022 if (reload_completed
)
3023 delete_insn_and_edges (insn
);
3032 struct peep2_insn_data
3038 static struct peep2_insn_data peep2_insn_data
[MAX_INSNS_PER_PEEP2
+ 1];
3039 static int peep2_current
;
3041 static bool peep2_do_rebuild_jump_labels
;
3042 static bool peep2_do_cleanup_cfg
;
3044 /* The number of instructions available to match a peep2. */
3045 int peep2_current_count
;
3047 /* A marker indicating the last insn of the block. The live_before regset
3048 for this element is correct, indicating DF_LIVE_OUT for the block. */
3049 #define PEEP2_EOB invalid_insn_rtx
3051 /* Wrap N to fit into the peep2_insn_data buffer. */
3054 peep2_buf_position (int n
)
3056 if (n
>= MAX_INSNS_PER_PEEP2
+ 1)
3057 n
-= MAX_INSNS_PER_PEEP2
+ 1;
3061 /* Return the Nth non-note insn after `current', or return NULL_RTX if it
3062 does not exist. Used by the recognizer to find the next insn to match
3063 in a multi-insn pattern. */
3066 peep2_next_insn (int n
)
3068 gcc_assert (n
<= peep2_current_count
);
3070 n
= peep2_buf_position (peep2_current
+ n
);
3072 return peep2_insn_data
[n
].insn
;
3075 /* Return true if REGNO is dead before the Nth non-note insn
3079 peep2_regno_dead_p (int ofs
, int regno
)
3081 gcc_assert (ofs
< MAX_INSNS_PER_PEEP2
+ 1);
3083 ofs
= peep2_buf_position (peep2_current
+ ofs
);
3085 gcc_assert (peep2_insn_data
[ofs
].insn
!= NULL_RTX
);
3087 return ! REGNO_REG_SET_P (peep2_insn_data
[ofs
].live_before
, regno
);
3090 /* Similarly for a REG. */
3093 peep2_reg_dead_p (int ofs
, rtx reg
)
3095 gcc_assert (ofs
< MAX_INSNS_PER_PEEP2
+ 1);
3097 ofs
= peep2_buf_position (peep2_current
+ ofs
);
3099 gcc_assert (peep2_insn_data
[ofs
].insn
!= NULL_RTX
);
3101 unsigned int end_regno
= END_REGNO (reg
);
3102 for (unsigned int regno
= REGNO (reg
); regno
< end_regno
; ++regno
)
3103 if (REGNO_REG_SET_P (peep2_insn_data
[ofs
].live_before
, regno
))
3108 /* Regno offset to be used in the register search. */
3109 static int search_ofs
;
3111 /* Try to find a hard register of mode MODE, matching the register class in
3112 CLASS_STR, which is available at the beginning of insn CURRENT_INSN and
3113 remains available until the end of LAST_INSN. LAST_INSN may be NULL_RTX,
3114 in which case the only condition is that the register must be available
3115 before CURRENT_INSN.
3116 Registers that already have bits set in REG_SET will not be considered.
3118 If an appropriate register is available, it will be returned and the
3119 corresponding bit(s) in REG_SET will be set; otherwise, NULL_RTX is
3123 peep2_find_free_register (int from
, int to
, const char *class_str
,
3124 machine_mode mode
, HARD_REG_SET
*reg_set
)
3131 gcc_assert (from
< MAX_INSNS_PER_PEEP2
+ 1);
3132 gcc_assert (to
< MAX_INSNS_PER_PEEP2
+ 1);
3134 from
= peep2_buf_position (peep2_current
+ from
);
3135 to
= peep2_buf_position (peep2_current
+ to
);
3137 gcc_assert (peep2_insn_data
[from
].insn
!= NULL_RTX
);
3138 REG_SET_TO_HARD_REG_SET (live
, peep2_insn_data
[from
].live_before
);
3142 gcc_assert (peep2_insn_data
[from
].insn
!= NULL_RTX
);
3144 /* Don't use registers set or clobbered by the insn. */
3145 FOR_EACH_INSN_DEF (def
, peep2_insn_data
[from
].insn
)
3146 SET_HARD_REG_BIT (live
, DF_REF_REGNO (def
));
3148 from
= peep2_buf_position (from
+ 1);
3151 cl
= reg_class_for_constraint (lookup_constraint (class_str
));
3153 for (i
= 0; i
< FIRST_PSEUDO_REGISTER
; i
++)
3155 int raw_regno
, regno
, success
, j
;
3157 /* Distribute the free registers as much as possible. */
3158 raw_regno
= search_ofs
+ i
;
3159 if (raw_regno
>= FIRST_PSEUDO_REGISTER
)
3160 raw_regno
-= FIRST_PSEUDO_REGISTER
;
3161 #ifdef REG_ALLOC_ORDER
3162 regno
= reg_alloc_order
[raw_regno
];
3167 /* Can it support the mode we need? */
3168 if (! HARD_REGNO_MODE_OK (regno
, mode
))
3172 for (j
= 0; success
&& j
< hard_regno_nregs
[regno
][mode
]; j
++)
3174 /* Don't allocate fixed registers. */
3175 if (fixed_regs
[regno
+ j
])
3180 /* Don't allocate global registers. */
3181 if (global_regs
[regno
+ j
])
3186 /* Make sure the register is of the right class. */
3187 if (! TEST_HARD_REG_BIT (reg_class_contents
[cl
], regno
+ j
))
3192 /* And that we don't create an extra save/restore. */
3193 if (! call_used_regs
[regno
+ j
] && ! df_regs_ever_live_p (regno
+ j
))
3199 if (! targetm
.hard_regno_scratch_ok (regno
+ j
))
3205 /* And we don't clobber traceback for noreturn functions. */
3206 if ((regno
+ j
== FRAME_POINTER_REGNUM
3207 || regno
+ j
== HARD_FRAME_POINTER_REGNUM
)
3208 && (! reload_completed
|| frame_pointer_needed
))
3214 if (TEST_HARD_REG_BIT (*reg_set
, regno
+ j
)
3215 || TEST_HARD_REG_BIT (live
, regno
+ j
))
3224 add_to_hard_reg_set (reg_set
, mode
, regno
);
3226 /* Start the next search with the next register. */
3227 if (++raw_regno
>= FIRST_PSEUDO_REGISTER
)
3229 search_ofs
= raw_regno
;
3231 return gen_rtx_REG (mode
, regno
);
3239 /* Forget all currently tracked instructions, only remember current
3243 peep2_reinit_state (regset live
)
3247 /* Indicate that all slots except the last holds invalid data. */
3248 for (i
= 0; i
< MAX_INSNS_PER_PEEP2
; ++i
)
3249 peep2_insn_data
[i
].insn
= NULL
;
3250 peep2_current_count
= 0;
3252 /* Indicate that the last slot contains live_after data. */
3253 peep2_insn_data
[MAX_INSNS_PER_PEEP2
].insn
= PEEP2_EOB
;
3254 peep2_current
= MAX_INSNS_PER_PEEP2
;
3256 COPY_REG_SET (peep2_insn_data
[MAX_INSNS_PER_PEEP2
].live_before
, live
);
3259 /* While scanning basic block BB, we found a match of length MATCH_LEN,
3260 starting at INSN. Perform the replacement, removing the old insns and
3261 replacing them with ATTEMPT. Returns the last insn emitted, or NULL
3262 if the replacement is rejected. */
3265 peep2_attempt (basic_block bb
, rtx_insn
*insn
, int match_len
, rtx_insn
*attempt
)
3268 rtx_insn
*last
, *before_try
, *x
;
3269 rtx eh_note
, as_note
;
3272 bool was_call
= false;
3274 /* If we are splitting an RTX_FRAME_RELATED_P insn, do not allow it to
3275 match more than one insn, or to be split into more than one insn. */
3276 old_insn
= peep2_insn_data
[peep2_current
].insn
;
3277 if (RTX_FRAME_RELATED_P (old_insn
))
3279 bool any_note
= false;
3285 /* Look for one "active" insn. I.e. ignore any "clobber" insns that
3286 may be in the stream for the purpose of register allocation. */
3287 if (active_insn_p (attempt
))
3290 new_insn
= next_active_insn (attempt
);
3291 if (next_active_insn (new_insn
))
3294 /* We have a 1-1 replacement. Copy over any frame-related info. */
3295 RTX_FRAME_RELATED_P (new_insn
) = 1;
3297 /* Allow the backend to fill in a note during the split. */
3298 for (note
= REG_NOTES (new_insn
); note
; note
= XEXP (note
, 1))
3299 switch (REG_NOTE_KIND (note
))
3301 case REG_FRAME_RELATED_EXPR
:
3302 case REG_CFA_DEF_CFA
:
3303 case REG_CFA_ADJUST_CFA
:
3304 case REG_CFA_OFFSET
:
3305 case REG_CFA_REGISTER
:
3306 case REG_CFA_EXPRESSION
:
3307 case REG_CFA_RESTORE
:
3308 case REG_CFA_SET_VDRAP
:
3315 /* If the backend didn't supply a note, copy one over. */
3317 for (note
= REG_NOTES (old_insn
); note
; note
= XEXP (note
, 1))
3318 switch (REG_NOTE_KIND (note
))
3320 case REG_FRAME_RELATED_EXPR
:
3321 case REG_CFA_DEF_CFA
:
3322 case REG_CFA_ADJUST_CFA
:
3323 case REG_CFA_OFFSET
:
3324 case REG_CFA_REGISTER
:
3325 case REG_CFA_EXPRESSION
:
3326 case REG_CFA_RESTORE
:
3327 case REG_CFA_SET_VDRAP
:
3328 add_reg_note (new_insn
, REG_NOTE_KIND (note
), XEXP (note
, 0));
3335 /* If there still isn't a note, make sure the unwind info sees the
3336 same expression as before the split. */
3339 rtx old_set
, new_set
;
3341 /* The old insn had better have been simple, or annotated. */
3342 old_set
= single_set (old_insn
);
3343 gcc_assert (old_set
!= NULL
);
3345 new_set
= single_set (new_insn
);
3346 if (!new_set
|| !rtx_equal_p (new_set
, old_set
))
3347 add_reg_note (new_insn
, REG_FRAME_RELATED_EXPR
, old_set
);
3350 /* Copy prologue/epilogue status. This is required in order to keep
3351 proper placement of EPILOGUE_BEG and the DW_CFA_remember_state. */
3352 maybe_copy_prologue_epilogue_insn (old_insn
, new_insn
);
3355 /* If we are splitting a CALL_INSN, look for the CALL_INSN
3356 in SEQ and copy our CALL_INSN_FUNCTION_USAGE and other
3357 cfg-related call notes. */
3358 for (i
= 0; i
<= match_len
; ++i
)
3363 j
= peep2_buf_position (peep2_current
+ i
);
3364 old_insn
= peep2_insn_data
[j
].insn
;
3365 if (!CALL_P (old_insn
))
3370 while (new_insn
!= NULL_RTX
)
3372 if (CALL_P (new_insn
))
3374 new_insn
= NEXT_INSN (new_insn
);
3377 gcc_assert (new_insn
!= NULL_RTX
);
3379 CALL_INSN_FUNCTION_USAGE (new_insn
)
3380 = CALL_INSN_FUNCTION_USAGE (old_insn
);
3381 SIBLING_CALL_P (new_insn
) = SIBLING_CALL_P (old_insn
);
3383 for (note
= REG_NOTES (old_insn
);
3385 note
= XEXP (note
, 1))
3386 switch (REG_NOTE_KIND (note
))
3391 add_reg_note (new_insn
, REG_NOTE_KIND (note
),
3395 /* Discard all other reg notes. */
3399 /* Croak if there is another call in the sequence. */
3400 while (++i
<= match_len
)
3402 j
= peep2_buf_position (peep2_current
+ i
);
3403 old_insn
= peep2_insn_data
[j
].insn
;
3404 gcc_assert (!CALL_P (old_insn
));
3409 /* If we matched any instruction that had a REG_ARGS_SIZE, then
3410 move those notes over to the new sequence. */
3412 for (i
= match_len
; i
>= 0; --i
)
3414 int j
= peep2_buf_position (peep2_current
+ i
);
3415 old_insn
= peep2_insn_data
[j
].insn
;
3417 as_note
= find_reg_note (old_insn
, REG_ARGS_SIZE
, NULL
);
3422 i
= peep2_buf_position (peep2_current
+ match_len
);
3423 eh_note
= find_reg_note (peep2_insn_data
[i
].insn
, REG_EH_REGION
, NULL_RTX
);
3425 /* Replace the old sequence with the new. */
3426 rtx_insn
*peepinsn
= peep2_insn_data
[i
].insn
;
3427 last
= emit_insn_after_setloc (attempt
,
3428 peep2_insn_data
[i
].insn
,
3429 INSN_LOCATION (peepinsn
));
3430 before_try
= PREV_INSN (insn
);
3431 delete_insn_chain (insn
, peep2_insn_data
[i
].insn
, false);
3433 /* Re-insert the EH_REGION notes. */
3434 if (eh_note
|| (was_call
&& nonlocal_goto_handler_labels
))
3439 FOR_EACH_EDGE (eh_edge
, ei
, bb
->succs
)
3440 if (eh_edge
->flags
& (EDGE_EH
| EDGE_ABNORMAL_CALL
))
3444 copy_reg_eh_region_note_backward (eh_note
, last
, before_try
);
3447 for (x
= last
; x
!= before_try
; x
= PREV_INSN (x
))
3448 if (x
!= BB_END (bb
)
3449 && (can_throw_internal (x
)
3450 || can_nonlocal_goto (x
)))
3455 nfte
= split_block (bb
, x
);
3456 flags
= (eh_edge
->flags
3457 & (EDGE_EH
| EDGE_ABNORMAL
));
3459 flags
|= EDGE_ABNORMAL_CALL
;
3460 nehe
= make_edge (nfte
->src
, eh_edge
->dest
,
3463 nehe
->probability
= eh_edge
->probability
;
3465 = REG_BR_PROB_BASE
- nehe
->probability
;
3467 peep2_do_cleanup_cfg
|= purge_dead_edges (nfte
->dest
);
3472 /* Converting possibly trapping insn to non-trapping is
3473 possible. Zap dummy outgoing edges. */
3474 peep2_do_cleanup_cfg
|= purge_dead_edges (bb
);
3477 /* Re-insert the ARGS_SIZE notes. */
3479 fixup_args_size_notes (before_try
, last
, INTVAL (XEXP (as_note
, 0)));
3481 /* If we generated a jump instruction, it won't have
3482 JUMP_LABEL set. Recompute after we're done. */
3483 for (x
= last
; x
!= before_try
; x
= PREV_INSN (x
))
3486 peep2_do_rebuild_jump_labels
= true;
3493 /* After performing a replacement in basic block BB, fix up the life
3494 information in our buffer. LAST is the last of the insns that we
3495 emitted as a replacement. PREV is the insn before the start of
3496 the replacement. MATCH_LEN is the number of instructions that were
3497 matched, and which now need to be replaced in the buffer. */
3500 peep2_update_life (basic_block bb
, int match_len
, rtx_insn
*last
,
3503 int i
= peep2_buf_position (peep2_current
+ match_len
+ 1);
3507 INIT_REG_SET (&live
);
3508 COPY_REG_SET (&live
, peep2_insn_data
[i
].live_before
);
3510 gcc_assert (peep2_current_count
>= match_len
+ 1);
3511 peep2_current_count
-= match_len
+ 1;
3519 if (peep2_current_count
< MAX_INSNS_PER_PEEP2
)
3521 peep2_current_count
++;
3523 i
= MAX_INSNS_PER_PEEP2
;
3524 peep2_insn_data
[i
].insn
= x
;
3525 df_simulate_one_insn_backwards (bb
, x
, &live
);
3526 COPY_REG_SET (peep2_insn_data
[i
].live_before
, &live
);
3532 CLEAR_REG_SET (&live
);
3537 /* Add INSN, which is in BB, at the end of the peep2 insn buffer if possible.
3538 Return true if we added it, false otherwise. The caller will try to match
3539 peepholes against the buffer if we return false; otherwise it will try to
3540 add more instructions to the buffer. */
3543 peep2_fill_buffer (basic_block bb
, rtx_insn
*insn
, regset live
)
3547 /* Once we have filled the maximum number of insns the buffer can hold,
3548 allow the caller to match the insns against peepholes. We wait until
3549 the buffer is full in case the target has similar peepholes of different
3550 length; we always want to match the longest if possible. */
3551 if (peep2_current_count
== MAX_INSNS_PER_PEEP2
)
3554 /* If an insn has RTX_FRAME_RELATED_P set, do not allow it to be matched with
3555 any other pattern, lest it change the semantics of the frame info. */
3556 if (RTX_FRAME_RELATED_P (insn
))
3558 /* Let the buffer drain first. */
3559 if (peep2_current_count
> 0)
3561 /* Now the insn will be the only thing in the buffer. */
3564 pos
= peep2_buf_position (peep2_current
+ peep2_current_count
);
3565 peep2_insn_data
[pos
].insn
= insn
;
3566 COPY_REG_SET (peep2_insn_data
[pos
].live_before
, live
);
3567 peep2_current_count
++;
3569 df_simulate_one_insn_forwards (bb
, insn
, live
);
3573 /* Perform the peephole2 optimization pass. */
3576 peephole2_optimize (void)
3583 peep2_do_cleanup_cfg
= false;
3584 peep2_do_rebuild_jump_labels
= false;
3586 df_set_flags (DF_LR_RUN_DCE
);
3587 df_note_add_problem ();
3590 /* Initialize the regsets we're going to use. */
3591 for (i
= 0; i
< MAX_INSNS_PER_PEEP2
+ 1; ++i
)
3592 peep2_insn_data
[i
].live_before
= BITMAP_ALLOC (®_obstack
);
3594 live
= BITMAP_ALLOC (®_obstack
);
3596 FOR_EACH_BB_REVERSE_FN (bb
, cfun
)
3598 bool past_end
= false;
3601 rtl_profile_for_bb (bb
);
3603 /* Start up propagation. */
3604 bitmap_copy (live
, DF_LR_IN (bb
));
3605 df_simulate_initialize_forwards (bb
, live
);
3606 peep2_reinit_state (live
);
3608 insn
= BB_HEAD (bb
);
3611 rtx_insn
*attempt
, *head
;
3614 if (!past_end
&& !NONDEBUG_INSN_P (insn
))
3617 insn
= NEXT_INSN (insn
);
3618 if (insn
== NEXT_INSN (BB_END (bb
)))
3622 if (!past_end
&& peep2_fill_buffer (bb
, insn
, live
))
3625 /* If we did not fill an empty buffer, it signals the end of the
3627 if (peep2_current_count
== 0)
3630 /* The buffer filled to the current maximum, so try to match. */
3632 pos
= peep2_buf_position (peep2_current
+ peep2_current_count
);
3633 peep2_insn_data
[pos
].insn
= PEEP2_EOB
;
3634 COPY_REG_SET (peep2_insn_data
[pos
].live_before
, live
);
3636 /* Match the peephole. */
3637 head
= peep2_insn_data
[peep2_current
].insn
;
3638 attempt
= peephole2_insns (PATTERN (head
), head
, &match_len
);
3639 if (attempt
!= NULL
)
3641 rtx_insn
*last
= peep2_attempt (bb
, head
, match_len
, attempt
);
3644 peep2_update_life (bb
, match_len
, last
, PREV_INSN (attempt
));
3649 /* No match: advance the buffer by one insn. */
3650 peep2_current
= peep2_buf_position (peep2_current
+ 1);
3651 peep2_current_count
--;
3655 default_rtl_profile ();
3656 for (i
= 0; i
< MAX_INSNS_PER_PEEP2
+ 1; ++i
)
3657 BITMAP_FREE (peep2_insn_data
[i
].live_before
);
3659 if (peep2_do_rebuild_jump_labels
)
3660 rebuild_jump_labels (get_insns ());
3661 if (peep2_do_cleanup_cfg
)
3662 cleanup_cfg (CLEANUP_CFG_CHANGED
);
3665 /* Common predicates for use with define_bypass. */
3667 /* True if the dependency between OUT_INSN and IN_INSN is on the store
3668 data not the address operand(s) of the store. IN_INSN and OUT_INSN
3669 must be either a single_set or a PARALLEL with SETs inside. */
3672 store_data_bypass_p (rtx_insn
*out_insn
, rtx_insn
*in_insn
)
3674 rtx out_set
, in_set
;
3675 rtx out_pat
, in_pat
;
3676 rtx out_exp
, in_exp
;
3679 in_set
= single_set (in_insn
);
3682 if (!MEM_P (SET_DEST (in_set
)))
3685 out_set
= single_set (out_insn
);
3688 if (reg_mentioned_p (SET_DEST (out_set
), SET_DEST (in_set
)))
3693 out_pat
= PATTERN (out_insn
);
3695 if (GET_CODE (out_pat
) != PARALLEL
)
3698 for (i
= 0; i
< XVECLEN (out_pat
, 0); i
++)
3700 out_exp
= XVECEXP (out_pat
, 0, i
);
3702 if (GET_CODE (out_exp
) == CLOBBER
)
3705 gcc_assert (GET_CODE (out_exp
) == SET
);
3707 if (reg_mentioned_p (SET_DEST (out_exp
), SET_DEST (in_set
)))
3714 in_pat
= PATTERN (in_insn
);
3715 gcc_assert (GET_CODE (in_pat
) == PARALLEL
);
3717 for (i
= 0; i
< XVECLEN (in_pat
, 0); i
++)
3719 in_exp
= XVECEXP (in_pat
, 0, i
);
3721 if (GET_CODE (in_exp
) == CLOBBER
)
3724 gcc_assert (GET_CODE (in_exp
) == SET
);
3726 if (!MEM_P (SET_DEST (in_exp
)))
3729 out_set
= single_set (out_insn
);
3732 if (reg_mentioned_p (SET_DEST (out_set
), SET_DEST (in_exp
)))
3737 out_pat
= PATTERN (out_insn
);
3738 gcc_assert (GET_CODE (out_pat
) == PARALLEL
);
3740 for (j
= 0; j
< XVECLEN (out_pat
, 0); j
++)
3742 out_exp
= XVECEXP (out_pat
, 0, j
);
3744 if (GET_CODE (out_exp
) == CLOBBER
)
3747 gcc_assert (GET_CODE (out_exp
) == SET
);
3749 if (reg_mentioned_p (SET_DEST (out_exp
), SET_DEST (in_exp
)))
3759 /* True if the dependency between OUT_INSN and IN_INSN is in the IF_THEN_ELSE
3760 condition, and not the THEN or ELSE branch. OUT_INSN may be either a single
3761 or multiple set; IN_INSN should be single_set for truth, but for convenience
3762 of insn categorization may be any JUMP or CALL insn. */
3765 if_test_bypass_p (rtx_insn
*out_insn
, rtx_insn
*in_insn
)
3767 rtx out_set
, in_set
;
3769 in_set
= single_set (in_insn
);
3772 gcc_assert (JUMP_P (in_insn
) || CALL_P (in_insn
));
3776 if (GET_CODE (SET_SRC (in_set
)) != IF_THEN_ELSE
)
3778 in_set
= SET_SRC (in_set
);
3780 out_set
= single_set (out_insn
);
3783 if (reg_mentioned_p (SET_DEST (out_set
), XEXP (in_set
, 1))
3784 || reg_mentioned_p (SET_DEST (out_set
), XEXP (in_set
, 2)))
3792 out_pat
= PATTERN (out_insn
);
3793 gcc_assert (GET_CODE (out_pat
) == PARALLEL
);
3795 for (i
= 0; i
< XVECLEN (out_pat
, 0); i
++)
3797 rtx exp
= XVECEXP (out_pat
, 0, i
);
3799 if (GET_CODE (exp
) == CLOBBER
)
3802 gcc_assert (GET_CODE (exp
) == SET
);
3804 if (reg_mentioned_p (SET_DEST (out_set
), XEXP (in_set
, 1))
3805 || reg_mentioned_p (SET_DEST (out_set
), XEXP (in_set
, 2)))
3814 rest_of_handle_peephole2 (void)
3817 peephole2_optimize ();
3824 const pass_data pass_data_peephole2
=
3826 RTL_PASS
, /* type */
3827 "peephole2", /* name */
3828 OPTGROUP_NONE
, /* optinfo_flags */
3829 TV_PEEPHOLE2
, /* tv_id */
3830 0, /* properties_required */
3831 0, /* properties_provided */
3832 0, /* properties_destroyed */
3833 0, /* todo_flags_start */
3834 TODO_df_finish
, /* todo_flags_finish */
3837 class pass_peephole2
: public rtl_opt_pass
3840 pass_peephole2 (gcc::context
*ctxt
)
3841 : rtl_opt_pass (pass_data_peephole2
, ctxt
)
3844 /* opt_pass methods: */
3845 /* The epiphany backend creates a second instance of this pass, so we need
3847 opt_pass
* clone () { return new pass_peephole2 (m_ctxt
); }
3848 virtual bool gate (function
*) { return (optimize
> 0 && flag_peephole2
); }
3849 virtual unsigned int execute (function
*)
3851 return rest_of_handle_peephole2 ();
3854 }; // class pass_peephole2
3859 make_pass_peephole2 (gcc::context
*ctxt
)
3861 return new pass_peephole2 (ctxt
);
3866 const pass_data pass_data_split_all_insns
=
3868 RTL_PASS
, /* type */
3869 "split1", /* name */
3870 OPTGROUP_NONE
, /* optinfo_flags */
3871 TV_NONE
, /* tv_id */
3872 0, /* properties_required */
3873 0, /* properties_provided */
3874 0, /* properties_destroyed */
3875 0, /* todo_flags_start */
3876 0, /* todo_flags_finish */
3879 class pass_split_all_insns
: public rtl_opt_pass
3882 pass_split_all_insns (gcc::context
*ctxt
)
3883 : rtl_opt_pass (pass_data_split_all_insns
, ctxt
)
3886 /* opt_pass methods: */
3887 /* The epiphany backend creates a second instance of this pass, so
3888 we need a clone method. */
3889 opt_pass
* clone () { return new pass_split_all_insns (m_ctxt
); }
3890 virtual unsigned int execute (function
*)
3896 }; // class pass_split_all_insns
3901 make_pass_split_all_insns (gcc::context
*ctxt
)
3903 return new pass_split_all_insns (ctxt
);
3907 rest_of_handle_split_after_reload (void)
3909 /* If optimizing, then go ahead and split insns now. */
3919 const pass_data pass_data_split_after_reload
=
3921 RTL_PASS
, /* type */
3922 "split2", /* name */
3923 OPTGROUP_NONE
, /* optinfo_flags */
3924 TV_NONE
, /* tv_id */
3925 0, /* properties_required */
3926 0, /* properties_provided */
3927 0, /* properties_destroyed */
3928 0, /* todo_flags_start */
3929 0, /* todo_flags_finish */
3932 class pass_split_after_reload
: public rtl_opt_pass
3935 pass_split_after_reload (gcc::context
*ctxt
)
3936 : rtl_opt_pass (pass_data_split_after_reload
, ctxt
)
3939 /* opt_pass methods: */
3940 virtual unsigned int execute (function
*)
3942 return rest_of_handle_split_after_reload ();
3945 }; // class pass_split_after_reload
3950 make_pass_split_after_reload (gcc::context
*ctxt
)
3952 return new pass_split_after_reload (ctxt
);
3957 const pass_data pass_data_split_before_regstack
=
3959 RTL_PASS
, /* type */
3960 "split3", /* name */
3961 OPTGROUP_NONE
, /* optinfo_flags */
3962 TV_NONE
, /* tv_id */
3963 0, /* properties_required */
3964 0, /* properties_provided */
3965 0, /* properties_destroyed */
3966 0, /* todo_flags_start */
3967 0, /* todo_flags_finish */
3970 class pass_split_before_regstack
: public rtl_opt_pass
3973 pass_split_before_regstack (gcc::context
*ctxt
)
3974 : rtl_opt_pass (pass_data_split_before_regstack
, ctxt
)
3977 /* opt_pass methods: */
3978 virtual bool gate (function
*);
3979 virtual unsigned int execute (function
*)
3985 }; // class pass_split_before_regstack
3988 pass_split_before_regstack::gate (function
*)
3990 #if HAVE_ATTR_length && defined (STACK_REGS)
3991 /* If flow2 creates new instructions which need splitting
3992 and scheduling after reload is not done, they might not be
3993 split until final which doesn't allow splitting
3994 if HAVE_ATTR_length. */
3995 # ifdef INSN_SCHEDULING
3996 return (optimize
&& !flag_schedule_insns_after_reload
);
4008 make_pass_split_before_regstack (gcc::context
*ctxt
)
4010 return new pass_split_before_regstack (ctxt
);
4014 rest_of_handle_split_before_sched2 (void)
4016 #ifdef INSN_SCHEDULING
4024 const pass_data pass_data_split_before_sched2
=
4026 RTL_PASS
, /* type */
4027 "split4", /* name */
4028 OPTGROUP_NONE
, /* optinfo_flags */
4029 TV_NONE
, /* tv_id */
4030 0, /* properties_required */
4031 0, /* properties_provided */
4032 0, /* properties_destroyed */
4033 0, /* todo_flags_start */
4034 0, /* todo_flags_finish */
4037 class pass_split_before_sched2
: public rtl_opt_pass
4040 pass_split_before_sched2 (gcc::context
*ctxt
)
4041 : rtl_opt_pass (pass_data_split_before_sched2
, ctxt
)
4044 /* opt_pass methods: */
4045 virtual bool gate (function
*)
4047 #ifdef INSN_SCHEDULING
4048 return optimize
> 0 && flag_schedule_insns_after_reload
;
4054 virtual unsigned int execute (function
*)
4056 return rest_of_handle_split_before_sched2 ();
4059 }; // class pass_split_before_sched2
4064 make_pass_split_before_sched2 (gcc::context
*ctxt
)
4066 return new pass_split_before_sched2 (ctxt
);
4071 const pass_data pass_data_split_for_shorten_branches
=
4073 RTL_PASS
, /* type */
4074 "split5", /* name */
4075 OPTGROUP_NONE
, /* optinfo_flags */
4076 TV_NONE
, /* tv_id */
4077 0, /* properties_required */
4078 0, /* properties_provided */
4079 0, /* properties_destroyed */
4080 0, /* todo_flags_start */
4081 0, /* todo_flags_finish */
4084 class pass_split_for_shorten_branches
: public rtl_opt_pass
4087 pass_split_for_shorten_branches (gcc::context
*ctxt
)
4088 : rtl_opt_pass (pass_data_split_for_shorten_branches
, ctxt
)
4091 /* opt_pass methods: */
4092 virtual bool gate (function
*)
4094 /* The placement of the splitting that we do for shorten_branches
4095 depends on whether regstack is used by the target or not. */
4096 #if HAVE_ATTR_length && !defined (STACK_REGS)
4103 virtual unsigned int execute (function
*)
4105 return split_all_insns_noflow ();
4108 }; // class pass_split_for_shorten_branches
4113 make_pass_split_for_shorten_branches (gcc::context
*ctxt
)
4115 return new pass_split_for_shorten_branches (ctxt
);
4118 /* (Re)initialize the target information after a change in target. */
4123 /* The information is zero-initialized, so we don't need to do anything
4124 first time round. */
4125 if (!this_target_recog
->x_initialized
)
4127 this_target_recog
->x_initialized
= true;
4130 memset (this_target_recog
->x_bool_attr_masks
, 0,
4131 sizeof (this_target_recog
->x_bool_attr_masks
));
4132 for (unsigned int i
= 0; i
< NUM_INSN_CODES
; ++i
)
4133 if (this_target_recog
->x_op_alt
[i
])
4135 free (this_target_recog
->x_op_alt
[i
]);
4136 this_target_recog
->x_op_alt
[i
] = 0;