1 /* Redundant Extension Elimination pass for the GNU compiler.
2 Copyright (C) 2010-2015 Free Software Foundation, Inc.
3 Contributed by Ilya Enkovich (ilya.enkovich@intel.com)
5 Based on the Redundant Zero-extension elimination pass contributed by
6 Sriraman Tallam (tmsriram@google.com) and Silvius Rus (rus@google.com).
8 This file is part of GCC.
10 GCC is free software; you can redistribute it and/or modify it under
11 the terms of the GNU General Public License as published by the Free
12 Software Foundation; either version 3, or (at your option) any later
15 GCC is distributed in the hope that it will be useful, but WITHOUT ANY
16 WARRANTY; without even the implied warranty of MERCHANTABILITY or
17 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
20 You should have received a copy of the GNU General Public License
21 along with GCC; see the file COPYING3. If not see
22 <http://www.gnu.org/licenses/>. */
25 /* Problem Description :
27 This pass is intended to remove redundant extension instructions.
28 Such instructions appear for different reasons. We expect some of
29 them due to implicit zero-extension in 64-bit registers after writing
30 to their lower 32-bit half (e.g. for the x86-64 architecture).
31 Another possible reason is a type cast which follows a load (for
32 instance a register restore) and which can be combined into a single
33 instruction, and for which earlier local passes, e.g. the combiner,
34 weren't able to optimize.
36 How does this pass work ?
37 --------------------------
39 This pass is run after register allocation. Hence, all registers that
40 this pass deals with are hard registers. This pass first looks for an
41 extension instruction that could possibly be redundant. Such extension
42 instructions show up in RTL with the pattern :
43 (set (reg:<SWI248> x) (any_extend:<SWI248> (reg:<SWI124> x))),
44 where x can be any hard register.
45 Now, this pass tries to eliminate this instruction by merging the
46 extension with the definitions of register x. For instance, if
47 one of the definitions of register x was :
48 (set (reg:SI x) (plus:SI (reg:SI z1) (reg:SI z2))),
49 followed by extension :
50 (set (reg:DI x) (zero_extend:DI (reg:SI x)))
51 then the combination converts this into :
52 (set (reg:DI x) (zero_extend:DI (plus:SI (reg:SI z1) (reg:SI z2)))).
53 If all the merged definitions are recognizable assembly instructions,
54 the extension is effectively eliminated.
56 For example, for the x86-64 architecture, implicit zero-extensions
57 are captured with appropriate patterns in the i386.md file. Hence,
58 these merged definition can be matched to a single assembly instruction.
59 The original extension instruction is then deleted if all the
60 definitions can be merged.
62 However, there are cases where the definition instruction cannot be
63 merged with an extension. Examples are CALL instructions. In such
64 cases, the original extension is not redundant and this pass does
67 Handling conditional moves :
68 ----------------------------
70 Architectures like x86-64 support conditional moves whose semantics for
71 extension differ from the other instructions. For instance, the
72 instruction *cmov ebx, eax*
73 zero-extends eax onto rax only when the move from ebx to eax happens.
74 Otherwise, eax may not be zero-extended. Consider conditional moves as
75 RTL instructions of the form
76 (set (reg:SI x) (if_then_else (cond) (reg:SI y) (reg:SI z))).
77 This pass tries to merge an extension with a conditional move by
78 actually merging the definitions of y and z with an extension and then
79 converting the conditional move into :
80 (set (reg:DI x) (if_then_else (cond) (reg:DI y) (reg:DI z))).
81 Since registers y and z are extended, register x will also be extended
82 after the conditional move. Note that this step has to be done
83 transitively since the definition of a conditional copy can be
84 another conditional copy.
86 Motivating Example I :
89 **********************************************
102 **********************************************
106 400315: b8 4e 00 00 00 mov $0x4e,%eax
107 40031a: 0f af f8 imul %eax,%edi
108 40031d: 89 ff mov %edi,%edi - useless extension
109 40031f: 8b 04 bd 60 19 40 00 mov 0x401960(,%rdi,4),%eax
112 400330: ba 2d 00 00 00 mov $0x2d,%edx
113 400335: 0f af fa imul %edx,%edi
114 400338: 89 ff mov %edi,%edi - useless extension
115 40033a: 8b 04 bd 60 19 40 00 mov 0x401960(,%rdi,4),%eax
118 $ gcc -O2 -free bad_code.c
120 400315: 6b ff 4e imul $0x4e,%edi,%edi
121 400318: 8b 04 bd 40 19 40 00 mov 0x401940(,%rdi,4),%eax
123 400320: 6b ff 2d imul $0x2d,%edi,%edi
124 400323: 8b 04 bd 40 19 40 00 mov 0x401940(,%rdi,4),%eax
127 Motivating Example II :
128 ---------------------
130 Here is an example with a conditional move.
133 **********************************************
135 unsigned long long foo(unsigned x , unsigned y)
142 return (unsigned long long)(z);
147 400360: 8d 14 3e lea (%rsi,%rdi,1),%edx
148 400363: 89 f8 mov %edi,%eax
149 400365: 29 f0 sub %esi,%eax
150 400367: 83 ff 65 cmp $0x65,%edi
151 40036a: 0f 43 c2 cmovae %edx,%eax
152 40036d: 89 c0 mov %eax,%eax - useless extension
155 $ gcc -O2 -free bad_code.c
157 400360: 89 fa mov %edi,%edx
158 400362: 8d 04 3e lea (%rsi,%rdi,1),%eax
159 400365: 29 f2 sub %esi,%edx
160 400367: 83 ff 65 cmp $0x65,%edi
161 40036a: 89 d6 mov %edx,%esi
162 40036c: 48 0f 42 c6 cmovb %rsi,%rax
165 Motivating Example III :
166 ---------------------
168 Here is an example with a type cast.
171 **********************************************
173 void test(int size, unsigned char *in, unsigned char *out)
176 unsigned char xr, xg, xy=0;
178 for (i = 0; i < size; i++) {
181 xy = (unsigned char) ((19595*xr + 38470*xg) >> 16);
188 10: 0f b6 0e movzbl (%rsi),%ecx
189 13: 0f b6 46 01 movzbl 0x1(%rsi),%eax
190 17: 48 83 c6 02 add $0x2,%rsi
191 1b: 0f b6 c9 movzbl %cl,%ecx - useless extension
192 1e: 0f b6 c0 movzbl %al,%eax - useless extension
193 21: 69 c9 8b 4c 00 00 imul $0x4c8b,%ecx,%ecx
194 27: 69 c0 46 96 00 00 imul $0x9646,%eax,%eax
196 $ gcc -O2 -free bad_code.c
198 10: 0f b6 0e movzbl (%rsi),%ecx
199 13: 0f b6 46 01 movzbl 0x1(%rsi),%eax
200 17: 48 83 c6 02 add $0x2,%rsi
201 1b: 69 c9 8b 4c 00 00 imul $0x4c8b,%ecx,%ecx
202 21: 69 c0 46 96 00 00 imul $0x9646,%eax,%eax
207 The original redundant zero-extension elimination pass reported reduction
208 of the dynamic instruction count of a compression benchmark by 2.8% and
209 improvement of its run time by about 1%.
211 The additional performance gain with the enhanced pass is mostly expected
212 on in-order architectures where redundancy cannot be compensated by out of
213 order execution. Measurements showed up to 10% performance gain (reduced
214 run time) on EEMBC 2.0 benchmarks on Atom processor with geomean performance
220 #include "coretypes.h"
229 #include "hard-reg-set.h"
231 #include "function.h"
232 #include "dominance.h"
235 #include "basic-block.h"
236 #include "insn-config.h"
241 #include "emit-rtl.h"
245 #include "insn-attr.h"
247 #include "diagnostic-core.h"
249 #include "insn-codes.h"
251 #include "rtlhooks-def.h"
253 #include "tree-pass.h"
255 #include "plugin-api.h"
259 /* This structure represents a candidate for elimination. */
261 typedef struct ext_cand
263 /* The expression. */
266 /* The kind of extension. */
269 /* The destination mode. */
272 /* The instruction where it lives. */
277 static int max_insn_uid
;
279 /* Update or remove REG_EQUAL or REG_EQUIV notes for INSN. */
282 update_reg_equal_equiv_notes (rtx_insn
*insn
, machine_mode new_mode
,
283 machine_mode old_mode
, enum rtx_code code
)
285 rtx
*loc
= ®_NOTES (insn
);
288 enum reg_note kind
= REG_NOTE_KIND (*loc
);
289 if (kind
== REG_EQUAL
|| kind
== REG_EQUIV
)
291 rtx orig_src
= XEXP (*loc
, 0);
292 /* Update equivalency constants. Recall that RTL constants are
294 if (GET_CODE (orig_src
) == CONST_INT
295 && HOST_BITS_PER_WIDE_INT
>= GET_MODE_BITSIZE (new_mode
))
297 if (INTVAL (orig_src
) >= 0 || code
== SIGN_EXTEND
)
298 /* Nothing needed. */;
301 /* Zero-extend the negative constant by masking out the
302 bits outside the source mode. */
304 = gen_int_mode (INTVAL (orig_src
)
305 & GET_MODE_MASK (old_mode
),
307 if (!validate_change (insn
, &XEXP (*loc
, 0),
308 new_const_int
, true))
311 loc
= &XEXP (*loc
, 1);
313 /* Drop all other notes, they assume a wrong mode. */
314 else if (!validate_change (insn
, loc
, XEXP (*loc
, 1), true))
318 loc
= &XEXP (*loc
, 1);
323 /* Given a insn (CURR_INSN), an extension candidate for removal (CAND)
324 and a pointer to the SET rtx (ORIG_SET) that needs to be modified,
325 this code modifies the SET rtx to a new SET rtx that extends the
326 right hand expression into a register on the left hand side. Note
327 that multiple assumptions are made about the nature of the set that
328 needs to be true for this to work and is called from merge_def_and_ext.
331 (set (reg a) (expression))
334 (set (reg a) (any_extend (expression)))
337 If the expression is a constant or another extension, then directly
338 assign it to the register. */
341 combine_set_extension (ext_cand
*cand
, rtx_insn
*curr_insn
, rtx
*orig_set
)
343 rtx orig_src
= SET_SRC (*orig_set
);
344 machine_mode orig_mode
= GET_MODE (SET_DEST (*orig_set
));
346 rtx cand_pat
= PATTERN (cand
->insn
);
348 /* If the extension's source/destination registers are not the same
349 then we need to change the original load to reference the destination
350 of the extension. Then we need to emit a copy from that destination
351 to the original destination of the load. */
354 = (REGNO (SET_DEST (cand_pat
)) != REGNO (XEXP (SET_SRC (cand_pat
), 0)));
356 new_reg
= gen_rtx_REG (cand
->mode
, REGNO (SET_DEST (cand_pat
)));
358 new_reg
= gen_rtx_REG (cand
->mode
, REGNO (SET_DEST (*orig_set
)));
361 /* Rethinking test. Temporarily disabled. */
362 /* We're going to be widening the result of DEF_INSN, ensure that doing so
363 doesn't change the number of hard registers needed for the result. */
364 if (HARD_REGNO_NREGS (REGNO (new_reg
), cand
->mode
)
365 != HARD_REGNO_NREGS (REGNO (SET_DEST (*orig_set
)),
366 GET_MODE (SET_DEST (*orig_set
))))
370 /* Merge constants by directly moving the constant into the register under
371 some conditions. Recall that RTL constants are sign-extended. */
372 if (GET_CODE (orig_src
) == CONST_INT
373 && HOST_BITS_PER_WIDE_INT
>= GET_MODE_BITSIZE (cand
->mode
))
375 if (INTVAL (orig_src
) >= 0 || cand
->code
== SIGN_EXTEND
)
376 new_set
= gen_rtx_SET (new_reg
, orig_src
);
379 /* Zero-extend the negative constant by masking out the bits outside
382 = gen_int_mode (INTVAL (orig_src
) & GET_MODE_MASK (orig_mode
),
384 new_set
= gen_rtx_SET (new_reg
, new_const_int
);
387 else if (GET_MODE (orig_src
) == VOIDmode
)
389 /* This is mostly due to a call insn that should not be optimized. */
392 else if (GET_CODE (orig_src
) == cand
->code
)
394 /* Here is a sequence of two extensions. Try to merge them. */
396 = gen_rtx_fmt_e (cand
->code
, cand
->mode
, XEXP (orig_src
, 0));
397 rtx simplified_temp_extension
= simplify_rtx (temp_extension
);
398 if (simplified_temp_extension
)
399 temp_extension
= simplified_temp_extension
;
400 new_set
= gen_rtx_SET (new_reg
, temp_extension
);
402 else if (GET_CODE (orig_src
) == IF_THEN_ELSE
)
404 /* Only IF_THEN_ELSE of phi-type copies are combined. Otherwise,
405 in general, IF_THEN_ELSE should not be combined. */
410 /* This is the normal case. */
412 = gen_rtx_fmt_e (cand
->code
, cand
->mode
, orig_src
);
413 rtx simplified_temp_extension
= simplify_rtx (temp_extension
);
414 if (simplified_temp_extension
)
415 temp_extension
= simplified_temp_extension
;
416 new_set
= gen_rtx_SET (new_reg
, temp_extension
);
419 /* This change is a part of a group of changes. Hence,
420 validate_change will not try to commit the change. */
421 if (validate_change (curr_insn
, orig_set
, new_set
, true)
422 && update_reg_equal_equiv_notes (curr_insn
, cand
->mode
, orig_mode
,
428 "Tentatively merged extension with definition %s:\n",
429 (copy_needed
) ? "(copy needed)" : "");
430 print_rtl_single (dump_file
, curr_insn
);
438 /* Treat if_then_else insns, where the operands of both branches
439 are registers, as copies. For instance,
441 (set (reg:SI a) (if_then_else (cond) (reg:SI b) (reg:SI c)))
443 (set (reg:DI a) (if_then_else (cond) (reg:DI b) (reg:DI c)))
444 DEF_INSN is the if_then_else insn. */
447 transform_ifelse (ext_cand
*cand
, rtx_insn
*def_insn
)
449 rtx set_insn
= PATTERN (def_insn
);
450 rtx srcreg
, dstreg
, srcreg2
;
451 rtx map_srcreg
, map_dstreg
, map_srcreg2
;
456 gcc_assert (GET_CODE (set_insn
) == SET
);
458 cond
= XEXP (SET_SRC (set_insn
), 0);
459 dstreg
= SET_DEST (set_insn
);
460 srcreg
= XEXP (SET_SRC (set_insn
), 1);
461 srcreg2
= XEXP (SET_SRC (set_insn
), 2);
462 /* If the conditional move already has the right or wider mode,
463 there is nothing to do. */
464 if (GET_MODE_SIZE (GET_MODE (dstreg
)) >= GET_MODE_SIZE (cand
->mode
))
467 map_srcreg
= gen_rtx_REG (cand
->mode
, REGNO (srcreg
));
468 map_srcreg2
= gen_rtx_REG (cand
->mode
, REGNO (srcreg2
));
469 map_dstreg
= gen_rtx_REG (cand
->mode
, REGNO (dstreg
));
470 ifexpr
= gen_rtx_IF_THEN_ELSE (cand
->mode
, cond
, map_srcreg
, map_srcreg2
);
471 new_set
= gen_rtx_SET (map_dstreg
, ifexpr
);
473 if (validate_change (def_insn
, &PATTERN (def_insn
), new_set
, true)
474 && update_reg_equal_equiv_notes (def_insn
, cand
->mode
, GET_MODE (dstreg
),
480 "Mode of conditional move instruction extended:\n");
481 print_rtl_single (dump_file
, def_insn
);
489 /* Get all the reaching definitions of an instruction. The definitions are
490 desired for REG used in INSN. Return the definition list or NULL if a
491 definition is missing. If DEST is non-NULL, additionally push the INSN
492 of the definitions onto DEST. */
494 static struct df_link
*
495 get_defs (rtx_insn
*insn
, rtx reg
, vec
<rtx_insn
*> *dest
)
498 struct df_link
*ref_chain
, *ref_link
;
500 FOR_EACH_INSN_USE (use
, insn
)
502 if (GET_CODE (DF_REF_REG (use
)) == SUBREG
)
504 if (REGNO (DF_REF_REG (use
)) == REGNO (reg
))
508 gcc_assert (use
!= NULL
);
510 ref_chain
= DF_REF_CHAIN (use
);
512 for (ref_link
= ref_chain
; ref_link
; ref_link
= ref_link
->next
)
514 /* Problem getting some definition for this instruction. */
515 if (ref_link
->ref
== NULL
)
517 if (DF_REF_INSN_INFO (ref_link
->ref
) == NULL
)
522 for (ref_link
= ref_chain
; ref_link
; ref_link
= ref_link
->next
)
523 dest
->safe_push (DF_REF_INSN (ref_link
->ref
));
528 /* Return true if INSN is
529 (SET (reg REGNO (def_reg)) (if_then_else (cond) (REG x1) (REG x2)))
530 and store x1 and x2 in REG_1 and REG_2. */
533 is_cond_copy_insn (rtx_insn
*insn
, rtx
*reg1
, rtx
*reg2
)
535 rtx expr
= single_set (insn
);
538 && GET_CODE (expr
) == SET
539 && GET_CODE (SET_DEST (expr
)) == REG
540 && GET_CODE (SET_SRC (expr
)) == IF_THEN_ELSE
541 && GET_CODE (XEXP (SET_SRC (expr
), 1)) == REG
542 && GET_CODE (XEXP (SET_SRC (expr
), 2)) == REG
)
544 *reg1
= XEXP (SET_SRC (expr
), 1);
545 *reg2
= XEXP (SET_SRC (expr
), 2);
552 enum ext_modified_kind
554 /* The insn hasn't been modified by ree pass yet. */
556 /* Changed into zero extension. */
558 /* Changed into sign extension. */
562 struct ATTRIBUTE_PACKED ext_modified
564 /* Mode from which ree has zero or sign extended the destination. */
565 ENUM_BITFIELD(machine_mode
) mode
: 8;
567 /* Kind of modification of the insn. */
568 ENUM_BITFIELD(ext_modified_kind
) kind
: 2;
570 unsigned int do_not_reextend
: 1;
572 /* True if the insn is scheduled to be deleted. */
573 unsigned int deleted
: 1;
576 /* Vectors used by combine_reaching_defs and its helpers. */
577 typedef struct ext_state
579 /* In order to avoid constant alloc/free, we keep these
580 4 vectors live through the entire find_and_remove_re and just
581 truncate them each time. */
582 vec
<rtx_insn
*> defs_list
;
583 vec
<rtx_insn
*> copies_list
;
584 vec
<rtx_insn
*> modified_list
;
585 vec
<rtx_insn
*> work_list
;
587 /* For instructions that have been successfully modified, this is
588 the original mode from which the insn is extending and
589 kind of extension. */
590 struct ext_modified
*modified
;
593 /* Reaching Definitions of the extended register could be conditional copies
594 or regular definitions. This function separates the two types into two
595 lists, STATE->DEFS_LIST and STATE->COPIES_LIST. This is necessary because,
596 if a reaching definition is a conditional copy, merging the extension with
597 this definition is wrong. Conditional copies are merged by transitively
598 merging their definitions. The defs_list is populated with all the reaching
599 definitions of the extension instruction (EXTEND_INSN) which must be merged
600 with an extension. The copies_list contains all the conditional moves that
601 will later be extended into a wider mode conditional move if all the merges
602 are successful. The function returns false upon failure, true upon
606 make_defs_and_copies_lists (rtx_insn
*extend_insn
, const_rtx set_pat
,
609 rtx src_reg
= XEXP (SET_SRC (set_pat
), 0);
610 bool *is_insn_visited
;
613 state
->work_list
.truncate (0);
615 /* Initialize the work list. */
616 if (!get_defs (extend_insn
, src_reg
, &state
->work_list
))
619 is_insn_visited
= XCNEWVEC (bool, max_insn_uid
);
621 /* Perform transitive closure for conditional copies. */
622 while (!state
->work_list
.is_empty ())
624 rtx_insn
*def_insn
= state
->work_list
.pop ();
627 gcc_assert (INSN_UID (def_insn
) < max_insn_uid
);
629 if (is_insn_visited
[INSN_UID (def_insn
)])
631 is_insn_visited
[INSN_UID (def_insn
)] = true;
633 if (is_cond_copy_insn (def_insn
, ®1
, ®2
))
635 /* Push it onto the copy list first. */
636 state
->copies_list
.safe_push (def_insn
);
638 /* Now perform the transitive closure. */
639 if (!get_defs (def_insn
, reg1
, &state
->work_list
)
640 || !get_defs (def_insn
, reg2
, &state
->work_list
))
647 state
->defs_list
.safe_push (def_insn
);
650 XDELETEVEC (is_insn_visited
);
655 /* If DEF_INSN has single SET expression, possibly buried inside
656 a PARALLEL, return the address of the SET expression, else
657 return NULL. This is similar to single_set, except that
658 single_set allows multiple SETs when all but one is dead. */
660 get_sub_rtx (rtx_insn
*def_insn
)
662 enum rtx_code code
= GET_CODE (PATTERN (def_insn
));
665 if (code
== PARALLEL
)
667 for (int i
= 0; i
< XVECLEN (PATTERN (def_insn
), 0); i
++)
669 rtx s_expr
= XVECEXP (PATTERN (def_insn
), 0, i
);
670 if (GET_CODE (s_expr
) != SET
)
674 sub_rtx
= &XVECEXP (PATTERN (def_insn
), 0, i
);
677 /* PARALLEL with multiple SETs. */
682 else if (code
== SET
)
683 sub_rtx
= &PATTERN (def_insn
);
686 /* It is not a PARALLEL or a SET, what could it be ? */
690 gcc_assert (sub_rtx
!= NULL
);
694 /* Merge the DEF_INSN with an extension. Calls combine_set_extension
695 on the SET pattern. */
698 merge_def_and_ext (ext_cand
*cand
, rtx_insn
*def_insn
, ext_state
*state
)
700 machine_mode ext_src_mode
;
703 ext_src_mode
= GET_MODE (XEXP (SET_SRC (cand
->expr
), 0));
704 sub_rtx
= get_sub_rtx (def_insn
);
709 if (REG_P (SET_DEST (*sub_rtx
))
710 && (GET_MODE (SET_DEST (*sub_rtx
)) == ext_src_mode
711 || ((state
->modified
[INSN_UID (def_insn
)].kind
712 == (cand
->code
== ZERO_EXTEND
713 ? EXT_MODIFIED_ZEXT
: EXT_MODIFIED_SEXT
))
714 && state
->modified
[INSN_UID (def_insn
)].mode
717 if (GET_MODE_SIZE (GET_MODE (SET_DEST (*sub_rtx
)))
718 >= GET_MODE_SIZE (cand
->mode
))
720 /* If def_insn is already scheduled to be deleted, don't attempt
722 if (state
->modified
[INSN_UID (def_insn
)].deleted
)
724 if (combine_set_extension (cand
, def_insn
, sub_rtx
))
726 if (state
->modified
[INSN_UID (def_insn
)].kind
== EXT_MODIFIED_NONE
)
727 state
->modified
[INSN_UID (def_insn
)].mode
= ext_src_mode
;
735 /* Given SRC, which should be one or more extensions of a REG, strip
736 away the extensions and return the REG. */
739 get_extended_src_reg (rtx src
)
741 while (GET_CODE (src
) == SIGN_EXTEND
|| GET_CODE (src
) == ZERO_EXTEND
)
743 gcc_assert (REG_P (src
));
747 /* This function goes through all reaching defs of the source
748 of the candidate for elimination (CAND) and tries to combine
749 the extension with the definition instruction. The changes
750 are made as a group so that even if one definition cannot be
751 merged, all reaching definitions end up not being merged.
752 When a conditional copy is encountered, merging is attempted
753 transitively on its definitions. It returns true upon success
754 and false upon failure. */
757 combine_reaching_defs (ext_cand
*cand
, const_rtx set_pat
, ext_state
*state
)
760 bool merge_successful
= true;
765 state
->defs_list
.truncate (0);
766 state
->copies_list
.truncate (0);
768 outcome
= make_defs_and_copies_lists (cand
->insn
, set_pat
, state
);
773 /* If the destination operand of the extension is a different
774 register than the source operand, then additional restrictions
775 are needed. Note we have to handle cases where we have nested
776 extensions in the source operand. */
778 = (REGNO (SET_DEST (PATTERN (cand
->insn
)))
779 != REGNO (get_extended_src_reg (SET_SRC (PATTERN (cand
->insn
)))));
782 /* Considering transformation of
783 (set (reg1) (expression))
785 (set (reg2) (any_extend (reg1)))
789 (set (reg2) (any_extend (expression)))
793 /* In theory we could handle more than one reaching def, it
794 just makes the code to update the insn stream more complex. */
795 if (state
->defs_list
.length () != 1)
798 /* We require the candidate not already be modified. It may,
799 for example have been changed from a (sign_extend (reg))
800 into (zero_extend (sign_extend (reg))).
802 Handling that case shouldn't be terribly difficult, but the code
803 here and the code to emit copies would need auditing. Until
804 we see a need, this is the safe thing to do. */
805 if (state
->modified
[INSN_UID (cand
->insn
)].kind
!= EXT_MODIFIED_NONE
)
808 machine_mode dst_mode
= GET_MODE (SET_DEST (PATTERN (cand
->insn
)));
809 rtx src_reg
= get_extended_src_reg (SET_SRC (PATTERN (cand
->insn
)));
811 /* Ensure the number of hard registers of the copy match. */
812 if (HARD_REGNO_NREGS (REGNO (src_reg
), dst_mode
)
813 != HARD_REGNO_NREGS (REGNO (src_reg
), GET_MODE (src_reg
)))
816 /* There's only one reaching def. */
817 rtx_insn
*def_insn
= state
->defs_list
[0];
819 /* The defining statement must not have been modified either. */
820 if (state
->modified
[INSN_UID (def_insn
)].kind
!= EXT_MODIFIED_NONE
)
823 /* The defining statement and candidate insn must be in the same block.
824 This is merely to keep the test for safety and updating the insn
825 stream simple. Also ensure that within the block the candidate
826 follows the defining insn. */
827 basic_block bb
= BLOCK_FOR_INSN (cand
->insn
);
828 if (bb
!= BLOCK_FOR_INSN (def_insn
)
829 || DF_INSN_LUID (def_insn
) > DF_INSN_LUID (cand
->insn
))
832 /* If there is an overlap between the destination of DEF_INSN and
833 CAND->insn, then this transformation is not safe. Note we have
834 to test in the widened mode. */
835 rtx
*dest_sub_rtx
= get_sub_rtx (def_insn
);
836 if (dest_sub_rtx
== NULL
837 || !REG_P (SET_DEST (*dest_sub_rtx
)))
840 rtx tmp_reg
= gen_rtx_REG (GET_MODE (SET_DEST (PATTERN (cand
->insn
))),
841 REGNO (SET_DEST (*dest_sub_rtx
)));
842 if (reg_overlap_mentioned_p (tmp_reg
, SET_DEST (PATTERN (cand
->insn
))))
845 /* The destination register of the extension insn must not be
846 used or set between the def_insn and cand->insn exclusive. */
847 if (reg_used_between_p (SET_DEST (PATTERN (cand
->insn
)),
848 def_insn
, cand
->insn
)
849 || reg_set_between_p (SET_DEST (PATTERN (cand
->insn
)),
850 def_insn
, cand
->insn
))
853 /* We must be able to copy between the two registers. Generate,
854 recognize and verify constraints of the copy. Also fail if this
855 generated more than one insn.
857 This generates garbage since we throw away the insn when we're
858 done, only to recreate it later if this test was successful.
860 Make sure to get the mode from the extension (cand->insn). This
861 is different than in the code to emit the copy as we have not
862 modified the defining insn yet. */
864 rtx pat
= PATTERN (cand
->insn
);
865 rtx new_dst
= gen_rtx_REG (GET_MODE (SET_DEST (pat
)),
866 REGNO (get_extended_src_reg (SET_SRC (pat
))));
867 rtx new_src
= gen_rtx_REG (GET_MODE (SET_DEST (pat
)),
868 REGNO (SET_DEST (pat
)));
869 emit_move_insn (new_dst
, new_src
);
871 rtx_insn
*insn
= get_insns();
873 if (NEXT_INSN (insn
))
875 if (recog_memoized (insn
) == -1)
878 if (!constrain_operands (1, get_preferred_alternatives (insn
, bb
)))
883 /* If cand->insn has been already modified, update cand->mode to a wider
884 mode if possible, or punt. */
885 if (state
->modified
[INSN_UID (cand
->insn
)].kind
!= EXT_MODIFIED_NONE
)
890 if (state
->modified
[INSN_UID (cand
->insn
)].kind
891 != (cand
->code
== ZERO_EXTEND
892 ? EXT_MODIFIED_ZEXT
: EXT_MODIFIED_SEXT
)
893 || state
->modified
[INSN_UID (cand
->insn
)].mode
!= cand
->mode
894 || (set
= single_set (cand
->insn
)) == NULL_RTX
)
896 mode
= GET_MODE (SET_DEST (set
));
897 gcc_assert (GET_MODE_SIZE (mode
) >= GET_MODE_SIZE (cand
->mode
));
901 merge_successful
= true;
903 /* Go through the defs vector and try to merge all the definitions
905 state
->modified_list
.truncate (0);
906 FOR_EACH_VEC_ELT (state
->defs_list
, defs_ix
, def_insn
)
908 if (merge_def_and_ext (cand
, def_insn
, state
))
909 state
->modified_list
.safe_push (def_insn
);
912 merge_successful
= false;
917 /* Now go through the conditional copies vector and try to merge all
918 the copies in this vector. */
919 if (merge_successful
)
921 FOR_EACH_VEC_ELT (state
->copies_list
, i
, def_insn
)
923 if (transform_ifelse (cand
, def_insn
))
924 state
->modified_list
.safe_push (def_insn
);
927 merge_successful
= false;
933 if (merge_successful
)
935 /* Commit the changes here if possible
936 FIXME: It's an all-or-nothing scenario. Even if only one definition
937 cannot be merged, we entirely give up. In the future, we should allow
938 extensions to be partially eliminated along those paths where the
939 definitions could be merged. */
940 if (apply_change_group ())
943 fprintf (dump_file
, "All merges were successful.\n");
945 FOR_EACH_VEC_ELT (state
->modified_list
, i
, def_insn
)
947 ext_modified
*modified
= &state
->modified
[INSN_UID (def_insn
)];
948 if (modified
->kind
== EXT_MODIFIED_NONE
)
949 modified
->kind
= (cand
->code
== ZERO_EXTEND
? EXT_MODIFIED_ZEXT
950 : EXT_MODIFIED_SEXT
);
953 modified
->do_not_reextend
= 1;
959 /* Changes need not be cancelled explicitly as apply_change_group
960 does it. Print list of definitions in the dump_file for debug
961 purposes. This extension cannot be deleted. */
965 "Merge cancelled, non-mergeable definitions:\n");
966 FOR_EACH_VEC_ELT (state
->modified_list
, i
, def_insn
)
967 print_rtl_single (dump_file
, def_insn
);
973 /* Cancel any changes that have been made so far. */
980 /* Add an extension pattern that could be eliminated. */
983 add_removable_extension (const_rtx expr
, rtx_insn
*insn
,
984 vec
<ext_cand
> *insn_list
,
992 /* We are looking for SET (REG N) (ANY_EXTEND (REG N)). */
993 if (GET_CODE (expr
) != SET
)
996 src
= SET_SRC (expr
);
997 code
= GET_CODE (src
);
998 dest
= SET_DEST (expr
);
999 mode
= GET_MODE (dest
);
1002 && (code
== SIGN_EXTEND
|| code
== ZERO_EXTEND
)
1003 && REG_P (XEXP (src
, 0)))
1005 struct df_link
*defs
, *def
;
1008 /* First, make sure we can get all the reaching definitions. */
1009 defs
= get_defs (insn
, XEXP (src
, 0), NULL
);
1014 fprintf (dump_file
, "Cannot eliminate extension:\n");
1015 print_rtl_single (dump_file
, insn
);
1016 fprintf (dump_file
, " because of missing definition(s)\n");
1021 /* Second, make sure the reaching definitions don't feed another and
1022 different extension. FIXME: this obviously can be improved. */
1023 for (def
= defs
; def
; def
= def
->next
)
1024 if ((idx
= def_map
[INSN_UID (DF_REF_INSN (def
->ref
))])
1026 && (cand
= &(*insn_list
)[idx
- 1])
1027 && cand
->code
!= code
)
1031 fprintf (dump_file
, "Cannot eliminate extension:\n");
1032 print_rtl_single (dump_file
, insn
);
1033 fprintf (dump_file
, " because of other extension\n");
1037 /* For vector mode extensions, ensure that all uses of the
1038 XEXP (src, 0) register are the same extension (both code
1039 and to which mode), as unlike integral extensions lowpart
1040 subreg of the sign/zero extended register are not equal
1041 to the original register, so we have to change all uses or
1043 else if (VECTOR_MODE_P (GET_MODE (XEXP (src
, 0))))
1047 struct df_link
*ref_chain
, *ref_link
;
1049 ref_chain
= DF_REF_CHAIN (def
->ref
);
1050 for (ref_link
= ref_chain
; ref_link
; ref_link
= ref_link
->next
)
1052 if (ref_link
->ref
== NULL
1053 || DF_REF_INSN_INFO (ref_link
->ref
) == NULL
)
1058 rtx_insn
*use_insn
= DF_REF_INSN (ref_link
->ref
);
1060 if (use_insn
== insn
|| DEBUG_INSN_P (use_insn
))
1062 if (!(use_set
= single_set (use_insn
))
1063 || !REG_P (SET_DEST (use_set
))
1064 || GET_MODE (SET_DEST (use_set
)) != GET_MODE (dest
)
1065 || GET_CODE (SET_SRC (use_set
)) != code
1066 || !rtx_equal_p (XEXP (SET_SRC (use_set
), 0),
1074 def_map
[INSN_UID (DF_REF_INSN (def
->ref
))] = idx
;
1080 fprintf (dump_file
, "Cannot eliminate extension:\n");
1081 print_rtl_single (dump_file
, insn
);
1083 " because some vector uses aren't extension\n");
1089 /* Then add the candidate to the list and insert the reaching definitions
1090 into the definition map. */
1091 ext_cand e
= {expr
, code
, mode
, insn
};
1092 insn_list
->safe_push (e
);
1093 idx
= insn_list
->length ();
1095 for (def
= defs
; def
; def
= def
->next
)
1096 def_map
[INSN_UID (DF_REF_INSN (def
->ref
))] = idx
;
1100 /* Traverse the instruction stream looking for extensions and return the
1101 list of candidates. */
1103 static vec
<ext_cand
>
1104 find_removable_extensions (void)
1106 vec
<ext_cand
> insn_list
= vNULL
;
1110 unsigned *def_map
= XCNEWVEC (unsigned, max_insn_uid
);
1112 FOR_EACH_BB_FN (bb
, cfun
)
1113 FOR_BB_INSNS (bb
, insn
)
1115 if (!NONDEBUG_INSN_P (insn
))
1118 set
= single_set (insn
);
1119 if (set
== NULL_RTX
)
1121 add_removable_extension (set
, insn
, &insn_list
, def_map
);
1124 XDELETEVEC (def_map
);
1129 /* This is the main function that checks the insn stream for redundant
1130 extensions and tries to remove them if possible. */
1133 find_and_remove_re (void)
1135 ext_cand
*curr_cand
;
1136 rtx_insn
*curr_insn
= NULL
;
1137 int num_re_opportunities
= 0, num_realized
= 0, i
;
1138 vec
<ext_cand
> reinsn_list
;
1139 auto_vec
<rtx_insn
*> reinsn_del_list
;
1140 auto_vec
<rtx_insn
*> reinsn_copy_list
;
1143 /* Construct DU chain to get all reaching definitions of each
1144 extension instruction. */
1145 df_set_flags (DF_RD_PRUNE_DEAD_DEFS
);
1146 df_chain_add_problem (DF_UD_CHAIN
+ DF_DU_CHAIN
);
1148 df_set_flags (DF_DEFER_INSN_RESCAN
);
1150 max_insn_uid
= get_max_uid ();
1151 reinsn_list
= find_removable_extensions ();
1152 state
.defs_list
.create (0);
1153 state
.copies_list
.create (0);
1154 state
.modified_list
.create (0);
1155 state
.work_list
.create (0);
1156 if (reinsn_list
.is_empty ())
1157 state
.modified
= NULL
;
1159 state
.modified
= XCNEWVEC (struct ext_modified
, max_insn_uid
);
1161 FOR_EACH_VEC_ELT (reinsn_list
, i
, curr_cand
)
1163 num_re_opportunities
++;
1165 /* Try to combine the extension with the definition. */
1168 fprintf (dump_file
, "Trying to eliminate extension:\n");
1169 print_rtl_single (dump_file
, curr_cand
->insn
);
1172 if (combine_reaching_defs (curr_cand
, curr_cand
->expr
, &state
))
1175 fprintf (dump_file
, "Eliminated the extension.\n");
1177 /* If the RHS of the current candidate is not (extend (reg)), then
1178 we do not allow the optimization of extensions where
1179 the source and destination registers do not match. Thus
1180 checking REG_P here is correct. */
1181 if (REG_P (XEXP (SET_SRC (PATTERN (curr_cand
->insn
)), 0))
1182 && (REGNO (SET_DEST (PATTERN (curr_cand
->insn
)))
1183 != REGNO (XEXP (SET_SRC (PATTERN (curr_cand
->insn
)), 0))))
1185 reinsn_copy_list
.safe_push (curr_cand
->insn
);
1186 reinsn_copy_list
.safe_push (state
.defs_list
[0]);
1188 reinsn_del_list
.safe_push (curr_cand
->insn
);
1189 state
.modified
[INSN_UID (curr_cand
->insn
)].deleted
= 1;
1193 /* The copy list contains pairs of insns which describe copies we
1194 need to insert into the INSN stream.
1196 The first insn in each pair is the extension insn, from which
1197 we derive the source and destination of the copy.
1199 The second insn in each pair is the memory reference where the
1200 extension will ultimately happen. We emit the new copy
1201 immediately after this insn.
1203 It may first appear that the arguments for the copy are reversed.
1204 Remember that the memory reference will be changed to refer to the
1205 destination of the extention. So we're actually emitting a copy
1206 from the new destination to the old destination. */
1207 for (unsigned int i
= 0; i
< reinsn_copy_list
.length (); i
+= 2)
1209 rtx_insn
*curr_insn
= reinsn_copy_list
[i
];
1210 rtx_insn
*def_insn
= reinsn_copy_list
[i
+ 1];
1212 /* Use the mode of the destination of the defining insn
1213 for the mode of the copy. This is necessary if the
1214 defining insn was used to eliminate a second extension
1215 that was wider than the first. */
1216 rtx sub_rtx
= *get_sub_rtx (def_insn
);
1217 rtx pat
= PATTERN (curr_insn
);
1218 rtx new_dst
= gen_rtx_REG (GET_MODE (SET_DEST (sub_rtx
)),
1219 REGNO (XEXP (SET_SRC (pat
), 0)));
1220 rtx new_src
= gen_rtx_REG (GET_MODE (SET_DEST (sub_rtx
)),
1221 REGNO (SET_DEST (pat
)));
1222 rtx set
= gen_rtx_SET (new_dst
, new_src
);
1223 emit_insn_after (set
, def_insn
);
1226 /* Delete all useless extensions here in one sweep. */
1227 FOR_EACH_VEC_ELT (reinsn_del_list
, i
, curr_insn
)
1228 delete_insn (curr_insn
);
1230 reinsn_list
.release ();
1231 state
.defs_list
.release ();
1232 state
.copies_list
.release ();
1233 state
.modified_list
.release ();
1234 state
.work_list
.release ();
1235 XDELETEVEC (state
.modified
);
1237 if (dump_file
&& num_re_opportunities
> 0)
1238 fprintf (dump_file
, "Elimination opportunities = %d realized = %d\n",
1239 num_re_opportunities
, num_realized
);
1242 /* Find and remove redundant extensions. */
1245 rest_of_handle_ree (void)
1247 timevar_push (TV_REE
);
1248 find_and_remove_re ();
1249 timevar_pop (TV_REE
);
1255 const pass_data pass_data_ree
=
1257 RTL_PASS
, /* type */
1259 OPTGROUP_NONE
, /* optinfo_flags */
1261 0, /* properties_required */
1262 0, /* properties_provided */
1263 0, /* properties_destroyed */
1264 0, /* todo_flags_start */
1265 TODO_df_finish
, /* todo_flags_finish */
1268 class pass_ree
: public rtl_opt_pass
1271 pass_ree (gcc::context
*ctxt
)
1272 : rtl_opt_pass (pass_data_ree
, ctxt
)
1275 /* opt_pass methods: */
1276 virtual bool gate (function
*) { return (optimize
> 0 && flag_ree
); }
1277 virtual unsigned int execute (function
*) { return rest_of_handle_ree (); }
1279 }; // class pass_ree
1284 make_pass_ree (gcc::context
*ctxt
)
1286 return new pass_ree (ctxt
);