1 /* Common subexpression elimination for GNU compiler.
2 Copyright (C) 1987, 1988, 1989, 1992, 1993, 1994, 1995, 1996, 1997, 1998
3 1999, 2000, 2001, 2002, 2003, 2004, 2005 Free Software Foundation, Inc.
5 This file is part of GCC.
7 GCC is free software; you can redistribute it and/or modify it under
8 the terms of the GNU General Public License as published by the Free
9 Software Foundation; either version 2, or (at your option) any later
12 GCC is distributed in the hope that it will be useful, but WITHOUT ANY
13 WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
17 You should have received a copy of the GNU General Public License
18 along with GCC; see the file COPYING. If not, write to the Free
19 Software Foundation, 59 Temple Place - Suite 330, Boston, MA
23 /* stdio.h must precede rtl.h for FFS. */
25 #include "coretypes.h"
29 #include "hard-reg-set.h"
31 #include "basic-block.h"
34 #include "insn-config.h"
45 #include "rtlhooks-def.h"
47 /* The basic idea of common subexpression elimination is to go
48 through the code, keeping a record of expressions that would
49 have the same value at the current scan point, and replacing
50 expressions encountered with the cheapest equivalent expression.
52 It is too complicated to keep track of the different possibilities
53 when control paths merge in this code; so, at each label, we forget all
54 that is known and start fresh. This can be described as processing each
55 extended basic block separately. We have a separate pass to perform
58 Note CSE can turn a conditional or computed jump into a nop or
59 an unconditional jump. When this occurs we arrange to run the jump
60 optimizer after CSE to delete the unreachable code.
62 We use two data structures to record the equivalent expressions:
63 a hash table for most expressions, and a vector of "quantity
64 numbers" to record equivalent (pseudo) registers.
66 The use of the special data structure for registers is desirable
67 because it is faster. It is possible because registers references
68 contain a fairly small number, the register number, taken from
69 a contiguously allocated series, and two register references are
70 identical if they have the same number. General expressions
71 do not have any such thing, so the only way to retrieve the
72 information recorded on an expression other than a register
73 is to keep it in a hash table.
75 Registers and "quantity numbers":
77 At the start of each basic block, all of the (hardware and pseudo)
78 registers used in the function are given distinct quantity
79 numbers to indicate their contents. During scan, when the code
80 copies one register into another, we copy the quantity number.
81 When a register is loaded in any other way, we allocate a new
82 quantity number to describe the value generated by this operation.
83 `REG_QTY (N)' records what quantity register N is currently thought
86 All real quantity numbers are greater than or equal to zero.
87 If register N has not been assigned a quantity, `REG_QTY (N)' will
88 equal -N - 1, which is always negative.
90 Quantity numbers below zero do not exist and none of the `qty_table'
91 entries should be referenced with a negative index.
93 We also maintain a bidirectional chain of registers for each
94 quantity number. The `qty_table` members `first_reg' and `last_reg',
95 and `reg_eqv_table' members `next' and `prev' hold these chains.
97 The first register in a chain is the one whose lifespan is least local.
98 Among equals, it is the one that was seen first.
99 We replace any equivalent register with that one.
101 If two registers have the same quantity number, it must be true that
102 REG expressions with qty_table `mode' must be in the hash table for both
103 registers and must be in the same class.
105 The converse is not true. Since hard registers may be referenced in
106 any mode, two REG expressions might be equivalent in the hash table
107 but not have the same quantity number if the quantity number of one
108 of the registers is not the same mode as those expressions.
110 Constants and quantity numbers
112 When a quantity has a known constant value, that value is stored
113 in the appropriate qty_table `const_rtx'. This is in addition to
114 putting the constant in the hash table as is usual for non-regs.
116 Whether a reg or a constant is preferred is determined by the configuration
117 macro CONST_COSTS and will often depend on the constant value. In any
118 event, expressions containing constants can be simplified, by fold_rtx.
120 When a quantity has a known nearly constant value (such as an address
121 of a stack slot), that value is stored in the appropriate qty_table
124 Integer constants don't have a machine mode. However, cse
125 determines the intended machine mode from the destination
126 of the instruction that moves the constant. The machine mode
127 is recorded in the hash table along with the actual RTL
128 constant expression so that different modes are kept separate.
132 To record known equivalences among expressions in general
133 we use a hash table called `table'. It has a fixed number of buckets
134 that contain chains of `struct table_elt' elements for expressions.
135 These chains connect the elements whose expressions have the same
138 Other chains through the same elements connect the elements which
139 currently have equivalent values.
141 Register references in an expression are canonicalized before hashing
142 the expression. This is done using `reg_qty' and qty_table `first_reg'.
143 The hash code of a register reference is computed using the quantity
144 number, not the register number.
146 When the value of an expression changes, it is necessary to remove from the
147 hash table not just that expression but all expressions whose values
148 could be different as a result.
150 1. If the value changing is in memory, except in special cases
151 ANYTHING referring to memory could be changed. That is because
152 nobody knows where a pointer does not point.
153 The function `invalidate_memory' removes what is necessary.
155 The special cases are when the address is constant or is
156 a constant plus a fixed register such as the frame pointer
157 or a static chain pointer. When such addresses are stored in,
158 we can tell exactly which other such addresses must be invalidated
159 due to overlap. `invalidate' does this.
160 All expressions that refer to non-constant
161 memory addresses are also invalidated. `invalidate_memory' does this.
163 2. If the value changing is a register, all expressions
164 containing references to that register, and only those,
167 Because searching the entire hash table for expressions that contain
168 a register is very slow, we try to figure out when it isn't necessary.
169 Precisely, this is necessary only when expressions have been
170 entered in the hash table using this register, and then the value has
171 changed, and then another expression wants to be added to refer to
172 the register's new value. This sequence of circumstances is rare
173 within any one basic block.
175 `REG_TICK' and `REG_IN_TABLE', accessors for members of
176 cse_reg_info, are used to detect this case. REG_TICK (i) is
177 incremented whenever a value is stored in register i.
178 REG_IN_TABLE (i) holds -1 if no references to register i have been
179 entered in the table; otherwise, it contains the value REG_TICK (i)
180 had when the references were entered. If we want to enter a
181 reference and REG_IN_TABLE (i) != REG_TICK (i), we must scan and
182 remove old references. Until we want to enter a new entry, the
183 mere fact that the two vectors don't match makes the entries be
184 ignored if anyone tries to match them.
186 Registers themselves are entered in the hash table as well as in
187 the equivalent-register chains. However, `REG_TICK' and
188 `REG_IN_TABLE' do not apply to expressions which are simple
189 register references. These expressions are removed from the table
190 immediately when they become invalid, and this can be done even if
191 we do not immediately search for all the expressions that refer to
194 A CLOBBER rtx in an instruction invalidates its operand for further
195 reuse. A CLOBBER or SET rtx whose operand is a MEM:BLK
196 invalidates everything that resides in memory.
200 Constant expressions that differ only by an additive integer
201 are called related. When a constant expression is put in
202 the table, the related expression with no constant term
203 is also entered. These are made to point at each other
204 so that it is possible to find out if there exists any
205 register equivalent to an expression related to a given expression. */
207 /* Length of qty_table vector. We know in advance we will not need
208 a quantity number this big. */
212 /* Next quantity number to be allocated.
213 This is 1 + the largest number needed so far. */
217 /* Per-qty information tracking.
219 `first_reg' and `last_reg' track the head and tail of the
220 chain of registers which currently contain this quantity.
222 `mode' contains the machine mode of this quantity.
224 `const_rtx' holds the rtx of the constant value of this
225 quantity, if known. A summations of the frame/arg pointer
226 and a constant can also be entered here. When this holds
227 a known value, `const_insn' is the insn which stored the
230 `comparison_{code,const,qty}' are used to track when a
231 comparison between a quantity and some constant or register has
232 been passed. In such a case, we know the results of the comparison
233 in case we see it again. These members record a comparison that
234 is known to be true. `comparison_code' holds the rtx code of such
235 a comparison, else it is set to UNKNOWN and the other two
236 comparison members are undefined. `comparison_const' holds
237 the constant being compared against, or zero if the comparison
238 is not against a constant. `comparison_qty' holds the quantity
239 being compared against when the result is known. If the comparison
240 is not with a register, `comparison_qty' is -1. */
242 struct qty_table_elem
246 rtx comparison_const
;
248 unsigned int first_reg
, last_reg
;
249 /* The sizes of these fields should match the sizes of the
250 code and mode fields of struct rtx_def (see rtl.h). */
251 ENUM_BITFIELD(rtx_code
) comparison_code
: 16;
252 ENUM_BITFIELD(machine_mode
) mode
: 8;
255 /* The table of all qtys, indexed by qty number. */
256 static struct qty_table_elem
*qty_table
;
258 /* Structure used to pass arguments via for_each_rtx to function
259 cse_change_cc_mode. */
260 struct change_cc_mode_args
267 /* For machines that have a CC0, we do not record its value in the hash
268 table since its use is guaranteed to be the insn immediately following
269 its definition and any other insn is presumed to invalidate it.
271 Instead, we store below the value last assigned to CC0. If it should
272 happen to be a constant, it is stored in preference to the actual
273 assigned value. In case it is a constant, we store the mode in which
274 the constant should be interpreted. */
276 static rtx prev_insn_cc0
;
277 static enum machine_mode prev_insn_cc0_mode
;
279 /* Previous actual insn. 0 if at first insn of basic block. */
281 static rtx prev_insn
;
284 /* Insn being scanned. */
286 static rtx this_insn
;
288 /* Index by register number, gives the number of the next (or
289 previous) register in the chain of registers sharing the same
292 Or -1 if this register is at the end of the chain.
294 If REG_QTY (N) == -N - 1, reg_eqv_table[N].next is undefined. */
296 /* Per-register equivalence chain. */
302 /* The table of all register equivalence chains. */
303 static struct reg_eqv_elem
*reg_eqv_table
;
307 /* The timestamp at which this register is initialized. */
308 unsigned int timestamp
;
310 /* The quantity number of the register's current contents. */
313 /* The number of times the register has been altered in the current
317 /* The REG_TICK value at which rtx's containing this register are
318 valid in the hash table. If this does not equal the current
319 reg_tick value, such expressions existing in the hash table are
323 /* The SUBREG that was set when REG_TICK was last incremented. Set
324 to -1 if the last store was to the whole register, not a subreg. */
325 unsigned int subreg_ticked
;
328 /* A table of cse_reg_info indexed by register numbers. */
329 static struct cse_reg_info
*cse_reg_info_table
;
331 /* The size of the above table. */
332 static unsigned int cse_reg_info_table_size
;
334 /* The index of the first entry that has not been initialized. */
335 static unsigned int cse_reg_info_table_first_uninitialized
;
337 /* The timestamp at the beginning of the current run of
338 cse_basic_block. We increment this variable at the beginning of
339 the current run of cse_basic_block. The timestamp field of a
340 cse_reg_info entry matches the value of this variable if and only
341 if the entry has been initialized during the current run of
343 static unsigned int cse_reg_info_timestamp
;
345 /* A HARD_REG_SET containing all the hard registers for which there is
346 currently a REG expression in the hash table. Note the difference
347 from the above variables, which indicate if the REG is mentioned in some
348 expression in the table. */
350 static HARD_REG_SET hard_regs_in_table
;
352 /* CUID of insn that starts the basic block currently being cse-processed. */
354 static int cse_basic_block_start
;
356 /* CUID of insn that ends the basic block currently being cse-processed. */
358 static int cse_basic_block_end
;
360 /* Vector mapping INSN_UIDs to cuids.
361 The cuids are like uids but increase monotonically always.
362 We use them to see whether a reg is used outside a given basic block. */
364 static int *uid_cuid
;
366 /* Highest UID in UID_CUID. */
369 /* Get the cuid of an insn. */
371 #define INSN_CUID(INSN) (uid_cuid[INSN_UID (INSN)])
373 /* Nonzero if this pass has made changes, and therefore it's
374 worthwhile to run the garbage collector. */
376 static int cse_altered
;
378 /* Nonzero if cse has altered conditional jump insns
379 in such a way that jump optimization should be redone. */
381 static int cse_jumps_altered
;
383 /* Nonzero if we put a LABEL_REF into the hash table for an INSN without a
384 REG_LABEL, we have to rerun jump after CSE to put in the note. */
385 static int recorded_label_ref
;
387 /* canon_hash stores 1 in do_not_record
388 if it notices a reference to CC0, PC, or some other volatile
391 static int do_not_record
;
393 /* canon_hash stores 1 in hash_arg_in_memory
394 if it notices a reference to memory within the expression being hashed. */
396 static int hash_arg_in_memory
;
398 /* The hash table contains buckets which are chains of `struct table_elt's,
399 each recording one expression's information.
400 That expression is in the `exp' field.
402 The canon_exp field contains a canonical (from the point of view of
403 alias analysis) version of the `exp' field.
405 Those elements with the same hash code are chained in both directions
406 through the `next_same_hash' and `prev_same_hash' fields.
408 Each set of expressions with equivalent values
409 are on a two-way chain through the `next_same_value'
410 and `prev_same_value' fields, and all point with
411 the `first_same_value' field at the first element in
412 that chain. The chain is in order of increasing cost.
413 Each element's cost value is in its `cost' field.
415 The `in_memory' field is nonzero for elements that
416 involve any reference to memory. These elements are removed
417 whenever a write is done to an unidentified location in memory.
418 To be safe, we assume that a memory address is unidentified unless
419 the address is either a symbol constant or a constant plus
420 the frame pointer or argument pointer.
422 The `related_value' field is used to connect related expressions
423 (that differ by adding an integer).
424 The related expressions are chained in a circular fashion.
425 `related_value' is zero for expressions for which this
428 The `cost' field stores the cost of this element's expression.
429 The `regcost' field stores the value returned by approx_reg_cost for
430 this element's expression.
432 The `is_const' flag is set if the element is a constant (including
435 The `flag' field is used as a temporary during some search routines.
437 The `mode' field is usually the same as GET_MODE (`exp'), but
438 if `exp' is a CONST_INT and has no machine mode then the `mode'
439 field is the mode it was being used as. Each constant is
440 recorded separately for each mode it is used with. */
446 struct table_elt
*next_same_hash
;
447 struct table_elt
*prev_same_hash
;
448 struct table_elt
*next_same_value
;
449 struct table_elt
*prev_same_value
;
450 struct table_elt
*first_same_value
;
451 struct table_elt
*related_value
;
454 /* The size of this field should match the size
455 of the mode field of struct rtx_def (see rtl.h). */
456 ENUM_BITFIELD(machine_mode
) mode
: 8;
462 /* We don't want a lot of buckets, because we rarely have very many
463 things stored in the hash table, and a lot of buckets slows
464 down a lot of loops that happen frequently. */
466 #define HASH_SIZE (1 << HASH_SHIFT)
467 #define HASH_MASK (HASH_SIZE - 1)
469 /* Compute hash code of X in mode M. Special-case case where X is a pseudo
470 register (hard registers may require `do_not_record' to be set). */
473 ((REG_P (X) && REGNO (X) >= FIRST_PSEUDO_REGISTER \
474 ? (((unsigned) REG << 7) + (unsigned) REG_QTY (REGNO (X))) \
475 : canon_hash (X, M)) & HASH_MASK)
477 /* Like HASH, but without side-effects. */
478 #define SAFE_HASH(X, M) \
479 ((REG_P (X) && REGNO (X) >= FIRST_PSEUDO_REGISTER \
480 ? (((unsigned) REG << 7) + (unsigned) REG_QTY (REGNO (X))) \
481 : safe_hash (X, M)) & HASH_MASK)
483 /* Determine whether register number N is considered a fixed register for the
484 purpose of approximating register costs.
485 It is desirable to replace other regs with fixed regs, to reduce need for
487 A reg wins if it is either the frame pointer or designated as fixed. */
488 #define FIXED_REGNO_P(N) \
489 ((N) == FRAME_POINTER_REGNUM || (N) == HARD_FRAME_POINTER_REGNUM \
490 || fixed_regs[N] || global_regs[N])
492 /* Compute cost of X, as stored in the `cost' field of a table_elt. Fixed
493 hard registers and pointers into the frame are the cheapest with a cost
494 of 0. Next come pseudos with a cost of one and other hard registers with
495 a cost of 2. Aside from these special cases, call `rtx_cost'. */
497 #define CHEAP_REGNO(N) \
498 (REGNO_PTR_FRAME_P(N) \
499 || (HARD_REGISTER_NUM_P (N) \
500 && FIXED_REGNO_P (N) && REGNO_REG_CLASS (N) != NO_REGS))
502 #define COST(X) (REG_P (X) ? 0 : notreg_cost (X, SET))
503 #define COST_IN(X,OUTER) (REG_P (X) ? 0 : notreg_cost (X, OUTER))
505 /* Get the number of times this register has been updated in this
508 #define REG_TICK(N) (get_cse_reg_info (N)->reg_tick)
510 /* Get the point at which REG was recorded in the table. */
512 #define REG_IN_TABLE(N) (get_cse_reg_info (N)->reg_in_table)
514 /* Get the SUBREG set at the last increment to REG_TICK (-1 if not a
517 #define SUBREG_TICKED(N) (get_cse_reg_info (N)->subreg_ticked)
519 /* Get the quantity number for REG. */
521 #define REG_QTY(N) (get_cse_reg_info (N)->reg_qty)
523 /* Determine if the quantity number for register X represents a valid index
524 into the qty_table. */
526 #define REGNO_QTY_VALID_P(N) (REG_QTY (N) >= 0)
528 static struct table_elt
*table
[HASH_SIZE
];
530 /* Chain of `struct table_elt's made so far for this function
531 but currently removed from the table. */
533 static struct table_elt
*free_element_chain
;
535 /* Set to the cost of a constant pool reference if one was found for a
536 symbolic constant. If this was found, it means we should try to
537 convert constants into constant pool entries if they don't fit in
540 static int constant_pool_entries_cost
;
541 static int constant_pool_entries_regcost
;
543 /* This data describes a block that will be processed by cse_basic_block. */
545 struct cse_basic_block_data
547 /* Lowest CUID value of insns in block. */
549 /* Highest CUID value of insns in block. */
551 /* Total number of SETs in block. */
553 /* Last insn in the block. */
555 /* Size of current branch path, if any. */
557 /* Current branch path, indicating which branches will be taken. */
560 /* The branch insn. */
562 /* Whether it should be taken or not. AROUND is the same as taken
563 except that it is used when the destination label is not preceded
565 enum taken
{PATH_TAKEN
, PATH_NOT_TAKEN
, PATH_AROUND
} status
;
569 static bool fixed_base_plus_p (rtx x
);
570 static int notreg_cost (rtx
, enum rtx_code
);
571 static int approx_reg_cost_1 (rtx
*, void *);
572 static int approx_reg_cost (rtx
);
573 static int preferable (int, int, int, int);
574 static void new_basic_block (void);
575 static void make_new_qty (unsigned int, enum machine_mode
);
576 static void make_regs_eqv (unsigned int, unsigned int);
577 static void delete_reg_equiv (unsigned int);
578 static int mention_regs (rtx
);
579 static int insert_regs (rtx
, struct table_elt
*, int);
580 static void remove_from_table (struct table_elt
*, unsigned);
581 static struct table_elt
*lookup (rtx
, unsigned, enum machine_mode
);
582 static struct table_elt
*lookup_for_remove (rtx
, unsigned, enum machine_mode
);
583 static rtx
lookup_as_function (rtx
, enum rtx_code
);
584 static struct table_elt
*insert (rtx
, struct table_elt
*, unsigned,
586 static void merge_equiv_classes (struct table_elt
*, struct table_elt
*);
587 static void invalidate (rtx
, enum machine_mode
);
588 static int cse_rtx_varies_p (rtx
, int);
589 static void remove_invalid_refs (unsigned int);
590 static void remove_invalid_subreg_refs (unsigned int, unsigned int,
592 static void rehash_using_reg (rtx
);
593 static void invalidate_memory (void);
594 static void invalidate_for_call (void);
595 static rtx
use_related_value (rtx
, struct table_elt
*);
597 static inline unsigned canon_hash (rtx
, enum machine_mode
);
598 static inline unsigned safe_hash (rtx
, enum machine_mode
);
599 static unsigned hash_rtx_string (const char *);
601 static rtx
canon_reg (rtx
, rtx
);
602 static void find_best_addr (rtx
, rtx
*, enum machine_mode
);
603 static enum rtx_code
find_comparison_args (enum rtx_code
, rtx
*, rtx
*,
605 enum machine_mode
*);
606 static rtx
fold_rtx (rtx
, rtx
);
607 static rtx
equiv_constant (rtx
);
608 static void record_jump_equiv (rtx
, int);
609 static void record_jump_cond (enum rtx_code
, enum machine_mode
, rtx
, rtx
,
611 static void cse_insn (rtx
, rtx
);
612 static void cse_end_of_basic_block (rtx
, struct cse_basic_block_data
*,
614 static int addr_affects_sp_p (rtx
);
615 static void invalidate_from_clobbers (rtx
);
616 static rtx
cse_process_notes (rtx
, rtx
);
617 static void invalidate_skipped_set (rtx
, rtx
, void *);
618 static void invalidate_skipped_block (rtx
);
619 static rtx
cse_basic_block (rtx
, rtx
, struct branch_path
*);
620 static void count_reg_usage (rtx
, int *, int);
621 static int check_for_label_ref (rtx
*, void *);
622 extern void dump_class (struct table_elt
*);
623 static void get_cse_reg_info_1 (unsigned int regno
);
624 static struct cse_reg_info
* get_cse_reg_info (unsigned int regno
);
625 static int check_dependence (rtx
*, void *);
627 static void flush_hash_table (void);
628 static bool insn_live_p (rtx
, int *);
629 static bool set_live_p (rtx
, rtx
, int *);
630 static bool dead_libcall_p (rtx
, int *);
631 static int cse_change_cc_mode (rtx
*, void *);
632 static void cse_change_cc_mode_insn (rtx
, rtx
);
633 static void cse_change_cc_mode_insns (rtx
, rtx
, rtx
);
634 static enum machine_mode
cse_cc_succs (basic_block
, rtx
, rtx
, bool);
637 #undef RTL_HOOKS_GEN_LOWPART
638 #define RTL_HOOKS_GEN_LOWPART gen_lowpart_if_possible
640 static const struct rtl_hooks cse_rtl_hooks
= RTL_HOOKS_INITIALIZER
;
642 /* Nonzero if X has the form (PLUS frame-pointer integer). We check for
643 virtual regs here because the simplify_*_operation routines are called
644 by integrate.c, which is called before virtual register instantiation. */
647 fixed_base_plus_p (rtx x
)
649 switch (GET_CODE (x
))
652 if (x
== frame_pointer_rtx
|| x
== hard_frame_pointer_rtx
)
654 if (x
== arg_pointer_rtx
&& fixed_regs
[ARG_POINTER_REGNUM
])
656 if (REGNO (x
) >= FIRST_VIRTUAL_REGISTER
657 && REGNO (x
) <= LAST_VIRTUAL_REGISTER
)
662 if (GET_CODE (XEXP (x
, 1)) != CONST_INT
)
664 return fixed_base_plus_p (XEXP (x
, 0));
671 /* Dump the expressions in the equivalence class indicated by CLASSP.
672 This function is used only for debugging. */
674 dump_class (struct table_elt
*classp
)
676 struct table_elt
*elt
;
678 fprintf (stderr
, "Equivalence chain for ");
679 print_rtl (stderr
, classp
->exp
);
680 fprintf (stderr
, ": \n");
682 for (elt
= classp
->first_same_value
; elt
; elt
= elt
->next_same_value
)
684 print_rtl (stderr
, elt
->exp
);
685 fprintf (stderr
, "\n");
689 /* Subroutine of approx_reg_cost; called through for_each_rtx. */
692 approx_reg_cost_1 (rtx
*xp
, void *data
)
699 unsigned int regno
= REGNO (x
);
701 if (! CHEAP_REGNO (regno
))
703 if (regno
< FIRST_PSEUDO_REGISTER
)
705 if (SMALL_REGISTER_CLASSES
)
717 /* Return an estimate of the cost of the registers used in an rtx.
718 This is mostly the number of different REG expressions in the rtx;
719 however for some exceptions like fixed registers we use a cost of
720 0. If any other hard register reference occurs, return MAX_COST. */
723 approx_reg_cost (rtx x
)
727 if (for_each_rtx (&x
, approx_reg_cost_1
, (void *) &cost
))
733 /* Returns a canonical version of X for the address, from the point of view,
734 that all multiplications are represented as MULT instead of the multiply
735 by a power of 2 being represented as ASHIFT. */
738 canon_for_address (rtx x
)
741 enum machine_mode mode
;
755 if (GET_CODE (XEXP (x
, 1)) == CONST_INT
756 && INTVAL (XEXP (x
, 1)) < GET_MODE_BITSIZE (mode
)
757 && INTVAL (XEXP (x
, 1)) >= 0)
759 new = canon_for_address (XEXP (x
, 0));
760 new = gen_rtx_MULT (mode
, new,
761 gen_int_mode ((HOST_WIDE_INT
) 1
762 << INTVAL (XEXP (x
, 1)),
773 /* Now recursively process each operand of this operation. */
774 fmt
= GET_RTX_FORMAT (code
);
775 for (i
= 0; i
< GET_RTX_LENGTH (code
); i
++)
778 new = canon_for_address (XEXP (x
, i
));
784 /* Return a negative value if an rtx A, whose costs are given by COST_A
785 and REGCOST_A, is more desirable than an rtx B.
786 Return a positive value if A is less desirable, or 0 if the two are
789 preferable (int cost_a
, int regcost_a
, int cost_b
, int regcost_b
)
791 /* First, get rid of cases involving expressions that are entirely
793 if (cost_a
!= cost_b
)
795 if (cost_a
== MAX_COST
)
797 if (cost_b
== MAX_COST
)
801 /* Avoid extending lifetimes of hardregs. */
802 if (regcost_a
!= regcost_b
)
804 if (regcost_a
== MAX_COST
)
806 if (regcost_b
== MAX_COST
)
810 /* Normal operation costs take precedence. */
811 if (cost_a
!= cost_b
)
812 return cost_a
- cost_b
;
813 /* Only if these are identical consider effects on register pressure. */
814 if (regcost_a
!= regcost_b
)
815 return regcost_a
- regcost_b
;
819 /* Internal function, to compute cost when X is not a register; called
820 from COST macro to keep it simple. */
823 notreg_cost (rtx x
, enum rtx_code outer
)
825 return ((GET_CODE (x
) == SUBREG
826 && REG_P (SUBREG_REG (x
))
827 && GET_MODE_CLASS (GET_MODE (x
)) == MODE_INT
828 && GET_MODE_CLASS (GET_MODE (SUBREG_REG (x
))) == MODE_INT
829 && (GET_MODE_SIZE (GET_MODE (x
))
830 < GET_MODE_SIZE (GET_MODE (SUBREG_REG (x
))))
831 && subreg_lowpart_p (x
)
832 && TRULY_NOOP_TRUNCATION (GET_MODE_BITSIZE (GET_MODE (x
)),
833 GET_MODE_BITSIZE (GET_MODE (SUBREG_REG (x
)))))
835 : rtx_cost (x
, outer
) * 2);
839 /* Initialize CSE_REG_INFO_TABLE. */
842 init_cse_reg_info (unsigned int nregs
)
844 /* Do we need to grow the table? */
845 if (nregs
> cse_reg_info_table_size
)
847 unsigned int new_size
;
849 if (cse_reg_info_table_size
< 2048)
851 /* Compute a new size that is a power of 2 and no smaller
852 than the large of NREGS and 64. */
853 new_size
= (cse_reg_info_table_size
854 ? cse_reg_info_table_size
: 64);
856 while (new_size
< nregs
)
861 /* If we need a big table, allocate just enough to hold
866 /* Reallocate the table with NEW_SIZE entries. */
867 if (cse_reg_info_table
)
868 free (cse_reg_info_table
);
869 cse_reg_info_table
= xmalloc (sizeof (struct cse_reg_info
)
871 cse_reg_info_table_size
= new_size
;
872 cse_reg_info_table_first_uninitialized
= 0;
875 /* Do we have all of the first NREGS entries initialized? */
876 if (cse_reg_info_table_first_uninitialized
< nregs
)
878 unsigned int old_timestamp
= cse_reg_info_timestamp
- 1;
881 /* Put the old timestamp on newly allocated entries so that they
882 will all be considered out of date. We do not touch those
883 entries beyond the first NREGS entries to be nice to the
885 for (i
= cse_reg_info_table_first_uninitialized
; i
< nregs
; i
++)
886 cse_reg_info_table
[i
].timestamp
= old_timestamp
;
888 cse_reg_info_table_first_uninitialized
= nregs
;
892 /* Given REGNO, initialize the cse_reg_info entry for REGNO. */
895 get_cse_reg_info_1 (unsigned int regno
)
897 /* Set TIMESTAMP field to CSE_REG_INFO_TIMESTAMP so that this
898 entry will be considered to have been initialized. */
899 cse_reg_info_table
[regno
].timestamp
= cse_reg_info_timestamp
;
901 /* Initialize the rest of the entry. */
902 cse_reg_info_table
[regno
].reg_tick
= 1;
903 cse_reg_info_table
[regno
].reg_in_table
= -1;
904 cse_reg_info_table
[regno
].subreg_ticked
= -1;
905 cse_reg_info_table
[regno
].reg_qty
= -regno
- 1;
908 /* Find a cse_reg_info entry for REGNO. */
910 static inline struct cse_reg_info
*
911 get_cse_reg_info (unsigned int regno
)
913 struct cse_reg_info
*p
= &cse_reg_info_table
[regno
];
915 /* If this entry has not been initialized, go ahead and initialize
917 if (p
->timestamp
!= cse_reg_info_timestamp
)
918 get_cse_reg_info_1 (regno
);
923 /* Clear the hash table and initialize each register with its own quantity,
924 for a new basic block. */
927 new_basic_block (void)
933 /* Invalidate cse_reg_info_table. */
934 cse_reg_info_timestamp
++;
936 /* Clear out hash table state for this pass. */
937 CLEAR_HARD_REG_SET (hard_regs_in_table
);
939 /* The per-quantity values used to be initialized here, but it is
940 much faster to initialize each as it is made in `make_new_qty'. */
942 for (i
= 0; i
< HASH_SIZE
; i
++)
944 struct table_elt
*first
;
949 struct table_elt
*last
= first
;
953 while (last
->next_same_hash
!= NULL
)
954 last
= last
->next_same_hash
;
956 /* Now relink this hash entire chain into
957 the free element list. */
959 last
->next_same_hash
= free_element_chain
;
960 free_element_chain
= first
;
970 /* Say that register REG contains a quantity in mode MODE not in any
971 register before and initialize that quantity. */
974 make_new_qty (unsigned int reg
, enum machine_mode mode
)
977 struct qty_table_elem
*ent
;
978 struct reg_eqv_elem
*eqv
;
980 gcc_assert (next_qty
< max_qty
);
982 q
= REG_QTY (reg
) = next_qty
++;
984 ent
->first_reg
= reg
;
987 ent
->const_rtx
= ent
->const_insn
= NULL_RTX
;
988 ent
->comparison_code
= UNKNOWN
;
990 eqv
= ®_eqv_table
[reg
];
991 eqv
->next
= eqv
->prev
= -1;
994 /* Make reg NEW equivalent to reg OLD.
995 OLD is not changing; NEW is. */
998 make_regs_eqv (unsigned int new, unsigned int old
)
1000 unsigned int lastr
, firstr
;
1001 int q
= REG_QTY (old
);
1002 struct qty_table_elem
*ent
;
1004 ent
= &qty_table
[q
];
1006 /* Nothing should become eqv until it has a "non-invalid" qty number. */
1007 gcc_assert (REGNO_QTY_VALID_P (old
));
1010 firstr
= ent
->first_reg
;
1011 lastr
= ent
->last_reg
;
1013 /* Prefer fixed hard registers to anything. Prefer pseudo regs to other
1014 hard regs. Among pseudos, if NEW will live longer than any other reg
1015 of the same qty, and that is beyond the current basic block,
1016 make it the new canonical replacement for this qty. */
1017 if (! (firstr
< FIRST_PSEUDO_REGISTER
&& FIXED_REGNO_P (firstr
))
1018 /* Certain fixed registers might be of the class NO_REGS. This means
1019 that not only can they not be allocated by the compiler, but
1020 they cannot be used in substitutions or canonicalizations
1022 && (new >= FIRST_PSEUDO_REGISTER
|| REGNO_REG_CLASS (new) != NO_REGS
)
1023 && ((new < FIRST_PSEUDO_REGISTER
&& FIXED_REGNO_P (new))
1024 || (new >= FIRST_PSEUDO_REGISTER
1025 && (firstr
< FIRST_PSEUDO_REGISTER
1026 || ((uid_cuid
[REGNO_LAST_UID (new)] > cse_basic_block_end
1027 || (uid_cuid
[REGNO_FIRST_UID (new)]
1028 < cse_basic_block_start
))
1029 && (uid_cuid
[REGNO_LAST_UID (new)]
1030 > uid_cuid
[REGNO_LAST_UID (firstr
)]))))))
1032 reg_eqv_table
[firstr
].prev
= new;
1033 reg_eqv_table
[new].next
= firstr
;
1034 reg_eqv_table
[new].prev
= -1;
1035 ent
->first_reg
= new;
1039 /* If NEW is a hard reg (known to be non-fixed), insert at end.
1040 Otherwise, insert before any non-fixed hard regs that are at the
1041 end. Registers of class NO_REGS cannot be used as an
1042 equivalent for anything. */
1043 while (lastr
< FIRST_PSEUDO_REGISTER
&& reg_eqv_table
[lastr
].prev
>= 0
1044 && (REGNO_REG_CLASS (lastr
) == NO_REGS
|| ! FIXED_REGNO_P (lastr
))
1045 && new >= FIRST_PSEUDO_REGISTER
)
1046 lastr
= reg_eqv_table
[lastr
].prev
;
1047 reg_eqv_table
[new].next
= reg_eqv_table
[lastr
].next
;
1048 if (reg_eqv_table
[lastr
].next
>= 0)
1049 reg_eqv_table
[reg_eqv_table
[lastr
].next
].prev
= new;
1051 qty_table
[q
].last_reg
= new;
1052 reg_eqv_table
[lastr
].next
= new;
1053 reg_eqv_table
[new].prev
= lastr
;
1057 /* Remove REG from its equivalence class. */
1060 delete_reg_equiv (unsigned int reg
)
1062 struct qty_table_elem
*ent
;
1063 int q
= REG_QTY (reg
);
1066 /* If invalid, do nothing. */
1067 if (! REGNO_QTY_VALID_P (reg
))
1070 ent
= &qty_table
[q
];
1072 p
= reg_eqv_table
[reg
].prev
;
1073 n
= reg_eqv_table
[reg
].next
;
1076 reg_eqv_table
[n
].prev
= p
;
1080 reg_eqv_table
[p
].next
= n
;
1084 REG_QTY (reg
) = -reg
- 1;
1087 /* Remove any invalid expressions from the hash table
1088 that refer to any of the registers contained in expression X.
1090 Make sure that newly inserted references to those registers
1091 as subexpressions will be considered valid.
1093 mention_regs is not called when a register itself
1094 is being stored in the table.
1096 Return 1 if we have done something that may have changed the hash code
1100 mention_regs (rtx x
)
1110 code
= GET_CODE (x
);
1113 unsigned int regno
= REGNO (x
);
1114 unsigned int endregno
1115 = regno
+ (regno
>= FIRST_PSEUDO_REGISTER
? 1
1116 : hard_regno_nregs
[regno
][GET_MODE (x
)]);
1119 for (i
= regno
; i
< endregno
; i
++)
1121 if (REG_IN_TABLE (i
) >= 0 && REG_IN_TABLE (i
) != REG_TICK (i
))
1122 remove_invalid_refs (i
);
1124 REG_IN_TABLE (i
) = REG_TICK (i
);
1125 SUBREG_TICKED (i
) = -1;
1131 /* If this is a SUBREG, we don't want to discard other SUBREGs of the same
1132 pseudo if they don't use overlapping words. We handle only pseudos
1133 here for simplicity. */
1134 if (code
== SUBREG
&& REG_P (SUBREG_REG (x
))
1135 && REGNO (SUBREG_REG (x
)) >= FIRST_PSEUDO_REGISTER
)
1137 unsigned int i
= REGNO (SUBREG_REG (x
));
1139 if (REG_IN_TABLE (i
) >= 0 && REG_IN_TABLE (i
) != REG_TICK (i
))
1141 /* If REG_IN_TABLE (i) differs from REG_TICK (i) by one, and
1142 the last store to this register really stored into this
1143 subreg, then remove the memory of this subreg.
1144 Otherwise, remove any memory of the entire register and
1145 all its subregs from the table. */
1146 if (REG_TICK (i
) - REG_IN_TABLE (i
) > 1
1147 || SUBREG_TICKED (i
) != REGNO (SUBREG_REG (x
)))
1148 remove_invalid_refs (i
);
1150 remove_invalid_subreg_refs (i
, SUBREG_BYTE (x
), GET_MODE (x
));
1153 REG_IN_TABLE (i
) = REG_TICK (i
);
1154 SUBREG_TICKED (i
) = REGNO (SUBREG_REG (x
));
1158 /* If X is a comparison or a COMPARE and either operand is a register
1159 that does not have a quantity, give it one. This is so that a later
1160 call to record_jump_equiv won't cause X to be assigned a different
1161 hash code and not found in the table after that call.
1163 It is not necessary to do this here, since rehash_using_reg can
1164 fix up the table later, but doing this here eliminates the need to
1165 call that expensive function in the most common case where the only
1166 use of the register is in the comparison. */
1168 if (code
== COMPARE
|| COMPARISON_P (x
))
1170 if (REG_P (XEXP (x
, 0))
1171 && ! REGNO_QTY_VALID_P (REGNO (XEXP (x
, 0))))
1172 if (insert_regs (XEXP (x
, 0), NULL
, 0))
1174 rehash_using_reg (XEXP (x
, 0));
1178 if (REG_P (XEXP (x
, 1))
1179 && ! REGNO_QTY_VALID_P (REGNO (XEXP (x
, 1))))
1180 if (insert_regs (XEXP (x
, 1), NULL
, 0))
1182 rehash_using_reg (XEXP (x
, 1));
1187 fmt
= GET_RTX_FORMAT (code
);
1188 for (i
= GET_RTX_LENGTH (code
) - 1; i
>= 0; i
--)
1190 changed
|= mention_regs (XEXP (x
, i
));
1191 else if (fmt
[i
] == 'E')
1192 for (j
= 0; j
< XVECLEN (x
, i
); j
++)
1193 changed
|= mention_regs (XVECEXP (x
, i
, j
));
1198 /* Update the register quantities for inserting X into the hash table
1199 with a value equivalent to CLASSP.
1200 (If the class does not contain a REG, it is irrelevant.)
1201 If MODIFIED is nonzero, X is a destination; it is being modified.
1202 Note that delete_reg_equiv should be called on a register
1203 before insert_regs is done on that register with MODIFIED != 0.
1205 Nonzero value means that elements of reg_qty have changed
1206 so X's hash code may be different. */
1209 insert_regs (rtx x
, struct table_elt
*classp
, int modified
)
1213 unsigned int regno
= REGNO (x
);
1216 /* If REGNO is in the equivalence table already but is of the
1217 wrong mode for that equivalence, don't do anything here. */
1219 qty_valid
= REGNO_QTY_VALID_P (regno
);
1222 struct qty_table_elem
*ent
= &qty_table
[REG_QTY (regno
)];
1224 if (ent
->mode
!= GET_MODE (x
))
1228 if (modified
|| ! qty_valid
)
1231 for (classp
= classp
->first_same_value
;
1233 classp
= classp
->next_same_value
)
1234 if (REG_P (classp
->exp
)
1235 && GET_MODE (classp
->exp
) == GET_MODE (x
))
1237 unsigned c_regno
= REGNO (classp
->exp
);
1239 gcc_assert (REGNO_QTY_VALID_P (c_regno
));
1241 /* Suppose that 5 is hard reg and 100 and 101 are
1244 (set (reg:si 100) (reg:si 5))
1245 (set (reg:si 5) (reg:si 100))
1246 (set (reg:di 101) (reg:di 5))
1248 We would now set REG_QTY (101) = REG_QTY (5), but the
1249 entry for 5 is in SImode. When we use this later in
1250 copy propagation, we get the register in wrong mode. */
1251 if (qty_table
[REG_QTY (c_regno
)].mode
!= GET_MODE (x
))
1254 make_regs_eqv (regno
, c_regno
);
1258 /* Mention_regs for a SUBREG checks if REG_TICK is exactly one larger
1259 than REG_IN_TABLE to find out if there was only a single preceding
1260 invalidation - for the SUBREG - or another one, which would be
1261 for the full register. However, if we find here that REG_TICK
1262 indicates that the register is invalid, it means that it has
1263 been invalidated in a separate operation. The SUBREG might be used
1264 now (then this is a recursive call), or we might use the full REG
1265 now and a SUBREG of it later. So bump up REG_TICK so that
1266 mention_regs will do the right thing. */
1268 && REG_IN_TABLE (regno
) >= 0
1269 && REG_TICK (regno
) == REG_IN_TABLE (regno
) + 1)
1271 make_new_qty (regno
, GET_MODE (x
));
1278 /* If X is a SUBREG, we will likely be inserting the inner register in the
1279 table. If that register doesn't have an assigned quantity number at
1280 this point but does later, the insertion that we will be doing now will
1281 not be accessible because its hash code will have changed. So assign
1282 a quantity number now. */
1284 else if (GET_CODE (x
) == SUBREG
&& REG_P (SUBREG_REG (x
))
1285 && ! REGNO_QTY_VALID_P (REGNO (SUBREG_REG (x
))))
1287 insert_regs (SUBREG_REG (x
), NULL
, 0);
1292 return mention_regs (x
);
1295 /* Look in or update the hash table. */
1297 /* Remove table element ELT from use in the table.
1298 HASH is its hash code, made using the HASH macro.
1299 It's an argument because often that is known in advance
1300 and we save much time not recomputing it. */
1303 remove_from_table (struct table_elt
*elt
, unsigned int hash
)
1308 /* Mark this element as removed. See cse_insn. */
1309 elt
->first_same_value
= 0;
1311 /* Remove the table element from its equivalence class. */
1314 struct table_elt
*prev
= elt
->prev_same_value
;
1315 struct table_elt
*next
= elt
->next_same_value
;
1318 next
->prev_same_value
= prev
;
1321 prev
->next_same_value
= next
;
1324 struct table_elt
*newfirst
= next
;
1327 next
->first_same_value
= newfirst
;
1328 next
= next
->next_same_value
;
1333 /* Remove the table element from its hash bucket. */
1336 struct table_elt
*prev
= elt
->prev_same_hash
;
1337 struct table_elt
*next
= elt
->next_same_hash
;
1340 next
->prev_same_hash
= prev
;
1343 prev
->next_same_hash
= next
;
1344 else if (table
[hash
] == elt
)
1348 /* This entry is not in the proper hash bucket. This can happen
1349 when two classes were merged by `merge_equiv_classes'. Search
1350 for the hash bucket that it heads. This happens only very
1351 rarely, so the cost is acceptable. */
1352 for (hash
= 0; hash
< HASH_SIZE
; hash
++)
1353 if (table
[hash
] == elt
)
1358 /* Remove the table element from its related-value circular chain. */
1360 if (elt
->related_value
!= 0 && elt
->related_value
!= elt
)
1362 struct table_elt
*p
= elt
->related_value
;
1364 while (p
->related_value
!= elt
)
1365 p
= p
->related_value
;
1366 p
->related_value
= elt
->related_value
;
1367 if (p
->related_value
== p
)
1368 p
->related_value
= 0;
1371 /* Now add it to the free element chain. */
1372 elt
->next_same_hash
= free_element_chain
;
1373 free_element_chain
= elt
;
1376 /* Look up X in the hash table and return its table element,
1377 or 0 if X is not in the table.
1379 MODE is the machine-mode of X, or if X is an integer constant
1380 with VOIDmode then MODE is the mode with which X will be used.
1382 Here we are satisfied to find an expression whose tree structure
1385 static struct table_elt
*
1386 lookup (rtx x
, unsigned int hash
, enum machine_mode mode
)
1388 struct table_elt
*p
;
1390 for (p
= table
[hash
]; p
; p
= p
->next_same_hash
)
1391 if (mode
== p
->mode
&& ((x
== p
->exp
&& REG_P (x
))
1392 || exp_equiv_p (x
, p
->exp
, !REG_P (x
), false)))
1398 /* Like `lookup' but don't care whether the table element uses invalid regs.
1399 Also ignore discrepancies in the machine mode of a register. */
1401 static struct table_elt
*
1402 lookup_for_remove (rtx x
, unsigned int hash
, enum machine_mode mode
)
1404 struct table_elt
*p
;
1408 unsigned int regno
= REGNO (x
);
1410 /* Don't check the machine mode when comparing registers;
1411 invalidating (REG:SI 0) also invalidates (REG:DF 0). */
1412 for (p
= table
[hash
]; p
; p
= p
->next_same_hash
)
1414 && REGNO (p
->exp
) == regno
)
1419 for (p
= table
[hash
]; p
; p
= p
->next_same_hash
)
1421 && (x
== p
->exp
|| exp_equiv_p (x
, p
->exp
, 0, false)))
1428 /* Look for an expression equivalent to X and with code CODE.
1429 If one is found, return that expression. */
1432 lookup_as_function (rtx x
, enum rtx_code code
)
1435 = lookup (x
, SAFE_HASH (x
, VOIDmode
), GET_MODE (x
));
1437 /* If we are looking for a CONST_INT, the mode doesn't really matter, as
1438 long as we are narrowing. So if we looked in vain for a mode narrower
1439 than word_mode before, look for word_mode now. */
1440 if (p
== 0 && code
== CONST_INT
1441 && GET_MODE_SIZE (GET_MODE (x
)) < GET_MODE_SIZE (word_mode
))
1444 PUT_MODE (x
, word_mode
);
1445 p
= lookup (x
, SAFE_HASH (x
, VOIDmode
), word_mode
);
1451 for (p
= p
->first_same_value
; p
; p
= p
->next_same_value
)
1452 if (GET_CODE (p
->exp
) == code
1453 /* Make sure this is a valid entry in the table. */
1454 && exp_equiv_p (p
->exp
, p
->exp
, 1, false))
1460 /* Insert X in the hash table, assuming HASH is its hash code
1461 and CLASSP is an element of the class it should go in
1462 (or 0 if a new class should be made).
1463 It is inserted at the proper position to keep the class in
1464 the order cheapest first.
1466 MODE is the machine-mode of X, or if X is an integer constant
1467 with VOIDmode then MODE is the mode with which X will be used.
1469 For elements of equal cheapness, the most recent one
1470 goes in front, except that the first element in the list
1471 remains first unless a cheaper element is added. The order of
1472 pseudo-registers does not matter, as canon_reg will be called to
1473 find the cheapest when a register is retrieved from the table.
1475 The in_memory field in the hash table element is set to 0.
1476 The caller must set it nonzero if appropriate.
1478 You should call insert_regs (X, CLASSP, MODIFY) before calling here,
1479 and if insert_regs returns a nonzero value
1480 you must then recompute its hash code before calling here.
1482 If necessary, update table showing constant values of quantities. */
1484 #define CHEAPER(X, Y) \
1485 (preferable ((X)->cost, (X)->regcost, (Y)->cost, (Y)->regcost) < 0)
1487 static struct table_elt
*
1488 insert (rtx x
, struct table_elt
*classp
, unsigned int hash
, enum machine_mode mode
)
1490 struct table_elt
*elt
;
1492 /* If X is a register and we haven't made a quantity for it,
1493 something is wrong. */
1494 gcc_assert (!REG_P (x
) || REGNO_QTY_VALID_P (REGNO (x
)));
1496 /* If X is a hard register, show it is being put in the table. */
1497 if (REG_P (x
) && REGNO (x
) < FIRST_PSEUDO_REGISTER
)
1499 unsigned int regno
= REGNO (x
);
1500 unsigned int endregno
= regno
+ hard_regno_nregs
[regno
][GET_MODE (x
)];
1503 for (i
= regno
; i
< endregno
; i
++)
1504 SET_HARD_REG_BIT (hard_regs_in_table
, i
);
1507 /* Put an element for X into the right hash bucket. */
1509 elt
= free_element_chain
;
1511 free_element_chain
= elt
->next_same_hash
;
1513 elt
= xmalloc (sizeof (struct table_elt
));
1516 elt
->canon_exp
= NULL_RTX
;
1517 elt
->cost
= COST (x
);
1518 elt
->regcost
= approx_reg_cost (x
);
1519 elt
->next_same_value
= 0;
1520 elt
->prev_same_value
= 0;
1521 elt
->next_same_hash
= table
[hash
];
1522 elt
->prev_same_hash
= 0;
1523 elt
->related_value
= 0;
1526 elt
->is_const
= (CONSTANT_P (x
) || fixed_base_plus_p (x
));
1529 table
[hash
]->prev_same_hash
= elt
;
1532 /* Put it into the proper value-class. */
1535 classp
= classp
->first_same_value
;
1536 if (CHEAPER (elt
, classp
))
1537 /* Insert at the head of the class. */
1539 struct table_elt
*p
;
1540 elt
->next_same_value
= classp
;
1541 classp
->prev_same_value
= elt
;
1542 elt
->first_same_value
= elt
;
1544 for (p
= classp
; p
; p
= p
->next_same_value
)
1545 p
->first_same_value
= elt
;
1549 /* Insert not at head of the class. */
1550 /* Put it after the last element cheaper than X. */
1551 struct table_elt
*p
, *next
;
1553 for (p
= classp
; (next
= p
->next_same_value
) && CHEAPER (next
, elt
);
1556 /* Put it after P and before NEXT. */
1557 elt
->next_same_value
= next
;
1559 next
->prev_same_value
= elt
;
1561 elt
->prev_same_value
= p
;
1562 p
->next_same_value
= elt
;
1563 elt
->first_same_value
= classp
;
1567 elt
->first_same_value
= elt
;
1569 /* If this is a constant being set equivalent to a register or a register
1570 being set equivalent to a constant, note the constant equivalence.
1572 If this is a constant, it cannot be equivalent to a different constant,
1573 and a constant is the only thing that can be cheaper than a register. So
1574 we know the register is the head of the class (before the constant was
1577 If this is a register that is not already known equivalent to a
1578 constant, we must check the entire class.
1580 If this is a register that is already known equivalent to an insn,
1581 update the qtys `const_insn' to show that `this_insn' is the latest
1582 insn making that quantity equivalent to the constant. */
1584 if (elt
->is_const
&& classp
&& REG_P (classp
->exp
)
1587 int exp_q
= REG_QTY (REGNO (classp
->exp
));
1588 struct qty_table_elem
*exp_ent
= &qty_table
[exp_q
];
1590 exp_ent
->const_rtx
= gen_lowpart (exp_ent
->mode
, x
);
1591 exp_ent
->const_insn
= this_insn
;
1596 && ! qty_table
[REG_QTY (REGNO (x
))].const_rtx
1599 struct table_elt
*p
;
1601 for (p
= classp
; p
!= 0; p
= p
->next_same_value
)
1603 if (p
->is_const
&& !REG_P (p
->exp
))
1605 int x_q
= REG_QTY (REGNO (x
));
1606 struct qty_table_elem
*x_ent
= &qty_table
[x_q
];
1609 = gen_lowpart (GET_MODE (x
), p
->exp
);
1610 x_ent
->const_insn
= this_insn
;
1617 && qty_table
[REG_QTY (REGNO (x
))].const_rtx
1618 && GET_MODE (x
) == qty_table
[REG_QTY (REGNO (x
))].mode
)
1619 qty_table
[REG_QTY (REGNO (x
))].const_insn
= this_insn
;
1621 /* If this is a constant with symbolic value,
1622 and it has a term with an explicit integer value,
1623 link it up with related expressions. */
1624 if (GET_CODE (x
) == CONST
)
1626 rtx subexp
= get_related_value (x
);
1628 struct table_elt
*subelt
, *subelt_prev
;
1632 /* Get the integer-free subexpression in the hash table. */
1633 subhash
= SAFE_HASH (subexp
, mode
);
1634 subelt
= lookup (subexp
, subhash
, mode
);
1636 subelt
= insert (subexp
, NULL
, subhash
, mode
);
1637 /* Initialize SUBELT's circular chain if it has none. */
1638 if (subelt
->related_value
== 0)
1639 subelt
->related_value
= subelt
;
1640 /* Find the element in the circular chain that precedes SUBELT. */
1641 subelt_prev
= subelt
;
1642 while (subelt_prev
->related_value
!= subelt
)
1643 subelt_prev
= subelt_prev
->related_value
;
1644 /* Put new ELT into SUBELT's circular chain just before SUBELT.
1645 This way the element that follows SUBELT is the oldest one. */
1646 elt
->related_value
= subelt_prev
->related_value
;
1647 subelt_prev
->related_value
= elt
;
1654 /* Given two equivalence classes, CLASS1 and CLASS2, put all the entries from
1655 CLASS2 into CLASS1. This is done when we have reached an insn which makes
1656 the two classes equivalent.
1658 CLASS1 will be the surviving class; CLASS2 should not be used after this
1661 Any invalid entries in CLASS2 will not be copied. */
1664 merge_equiv_classes (struct table_elt
*class1
, struct table_elt
*class2
)
1666 struct table_elt
*elt
, *next
, *new;
1668 /* Ensure we start with the head of the classes. */
1669 class1
= class1
->first_same_value
;
1670 class2
= class2
->first_same_value
;
1672 /* If they were already equal, forget it. */
1673 if (class1
== class2
)
1676 for (elt
= class2
; elt
; elt
= next
)
1680 enum machine_mode mode
= elt
->mode
;
1682 next
= elt
->next_same_value
;
1684 /* Remove old entry, make a new one in CLASS1's class.
1685 Don't do this for invalid entries as we cannot find their
1686 hash code (it also isn't necessary). */
1687 if (REG_P (exp
) || exp_equiv_p (exp
, exp
, 1, false))
1689 bool need_rehash
= false;
1691 hash_arg_in_memory
= 0;
1692 hash
= HASH (exp
, mode
);
1696 need_rehash
= REGNO_QTY_VALID_P (REGNO (exp
));
1697 delete_reg_equiv (REGNO (exp
));
1700 remove_from_table (elt
, hash
);
1702 if (insert_regs (exp
, class1
, 0) || need_rehash
)
1704 rehash_using_reg (exp
);
1705 hash
= HASH (exp
, mode
);
1707 new = insert (exp
, class1
, hash
, mode
);
1708 new->in_memory
= hash_arg_in_memory
;
1713 /* Flush the entire hash table. */
1716 flush_hash_table (void)
1719 struct table_elt
*p
;
1721 for (i
= 0; i
< HASH_SIZE
; i
++)
1722 for (p
= table
[i
]; p
; p
= table
[i
])
1724 /* Note that invalidate can remove elements
1725 after P in the current hash chain. */
1727 invalidate (p
->exp
, p
->mode
);
1729 remove_from_table (p
, i
);
1733 /* Function called for each rtx to check whether true dependence exist. */
1734 struct check_dependence_data
1736 enum machine_mode mode
;
1742 check_dependence (rtx
*x
, void *data
)
1744 struct check_dependence_data
*d
= (struct check_dependence_data
*) data
;
1745 if (*x
&& MEM_P (*x
))
1746 return canon_true_dependence (d
->exp
, d
->mode
, d
->addr
, *x
,
1752 /* Remove from the hash table, or mark as invalid, all expressions whose
1753 values could be altered by storing in X. X is a register, a subreg, or
1754 a memory reference with nonvarying address (because, when a memory
1755 reference with a varying address is stored in, all memory references are
1756 removed by invalidate_memory so specific invalidation is superfluous).
1757 FULL_MODE, if not VOIDmode, indicates that this much should be
1758 invalidated instead of just the amount indicated by the mode of X. This
1759 is only used for bitfield stores into memory.
1761 A nonvarying address may be just a register or just a symbol reference,
1762 or it may be either of those plus a numeric offset. */
1765 invalidate (rtx x
, enum machine_mode full_mode
)
1768 struct table_elt
*p
;
1771 switch (GET_CODE (x
))
1775 /* If X is a register, dependencies on its contents are recorded
1776 through the qty number mechanism. Just change the qty number of
1777 the register, mark it as invalid for expressions that refer to it,
1778 and remove it itself. */
1779 unsigned int regno
= REGNO (x
);
1780 unsigned int hash
= HASH (x
, GET_MODE (x
));
1782 /* Remove REGNO from any quantity list it might be on and indicate
1783 that its value might have changed. If it is a pseudo, remove its
1784 entry from the hash table.
1786 For a hard register, we do the first two actions above for any
1787 additional hard registers corresponding to X. Then, if any of these
1788 registers are in the table, we must remove any REG entries that
1789 overlap these registers. */
1791 delete_reg_equiv (regno
);
1793 SUBREG_TICKED (regno
) = -1;
1795 if (regno
>= FIRST_PSEUDO_REGISTER
)
1797 /* Because a register can be referenced in more than one mode,
1798 we might have to remove more than one table entry. */
1799 struct table_elt
*elt
;
1801 while ((elt
= lookup_for_remove (x
, hash
, GET_MODE (x
))))
1802 remove_from_table (elt
, hash
);
1806 HOST_WIDE_INT in_table
1807 = TEST_HARD_REG_BIT (hard_regs_in_table
, regno
);
1808 unsigned int endregno
1809 = regno
+ hard_regno_nregs
[regno
][GET_MODE (x
)];
1810 unsigned int tregno
, tendregno
, rn
;
1811 struct table_elt
*p
, *next
;
1813 CLEAR_HARD_REG_BIT (hard_regs_in_table
, regno
);
1815 for (rn
= regno
+ 1; rn
< endregno
; rn
++)
1817 in_table
|= TEST_HARD_REG_BIT (hard_regs_in_table
, rn
);
1818 CLEAR_HARD_REG_BIT (hard_regs_in_table
, rn
);
1819 delete_reg_equiv (rn
);
1821 SUBREG_TICKED (rn
) = -1;
1825 for (hash
= 0; hash
< HASH_SIZE
; hash
++)
1826 for (p
= table
[hash
]; p
; p
= next
)
1828 next
= p
->next_same_hash
;
1831 || REGNO (p
->exp
) >= FIRST_PSEUDO_REGISTER
)
1834 tregno
= REGNO (p
->exp
);
1836 = tregno
+ hard_regno_nregs
[tregno
][GET_MODE (p
->exp
)];
1837 if (tendregno
> regno
&& tregno
< endregno
)
1838 remove_from_table (p
, hash
);
1845 invalidate (SUBREG_REG (x
), VOIDmode
);
1849 for (i
= XVECLEN (x
, 0) - 1; i
>= 0; --i
)
1850 invalidate (XVECEXP (x
, 0, i
), VOIDmode
);
1854 /* This is part of a disjoint return value; extract the location in
1855 question ignoring the offset. */
1856 invalidate (XEXP (x
, 0), VOIDmode
);
1860 addr
= canon_rtx (get_addr (XEXP (x
, 0)));
1861 /* Calculate the canonical version of X here so that
1862 true_dependence doesn't generate new RTL for X on each call. */
1865 /* Remove all hash table elements that refer to overlapping pieces of
1867 if (full_mode
== VOIDmode
)
1868 full_mode
= GET_MODE (x
);
1870 for (i
= 0; i
< HASH_SIZE
; i
++)
1872 struct table_elt
*next
;
1874 for (p
= table
[i
]; p
; p
= next
)
1876 next
= p
->next_same_hash
;
1879 struct check_dependence_data d
;
1881 /* Just canonicalize the expression once;
1882 otherwise each time we call invalidate
1883 true_dependence will canonicalize the
1884 expression again. */
1886 p
->canon_exp
= canon_rtx (p
->exp
);
1890 if (for_each_rtx (&p
->canon_exp
, check_dependence
, &d
))
1891 remove_from_table (p
, i
);
1902 /* Remove all expressions that refer to register REGNO,
1903 since they are already invalid, and we are about to
1904 mark that register valid again and don't want the old
1905 expressions to reappear as valid. */
1908 remove_invalid_refs (unsigned int regno
)
1911 struct table_elt
*p
, *next
;
1913 for (i
= 0; i
< HASH_SIZE
; i
++)
1914 for (p
= table
[i
]; p
; p
= next
)
1916 next
= p
->next_same_hash
;
1918 && refers_to_regno_p (regno
, regno
+ 1, p
->exp
, (rtx
*) 0))
1919 remove_from_table (p
, i
);
1923 /* Likewise for a subreg with subreg_reg REGNO, subreg_byte OFFSET,
1926 remove_invalid_subreg_refs (unsigned int regno
, unsigned int offset
,
1927 enum machine_mode mode
)
1930 struct table_elt
*p
, *next
;
1931 unsigned int end
= offset
+ (GET_MODE_SIZE (mode
) - 1);
1933 for (i
= 0; i
< HASH_SIZE
; i
++)
1934 for (p
= table
[i
]; p
; p
= next
)
1937 next
= p
->next_same_hash
;
1940 && (GET_CODE (exp
) != SUBREG
1941 || !REG_P (SUBREG_REG (exp
))
1942 || REGNO (SUBREG_REG (exp
)) != regno
1943 || (((SUBREG_BYTE (exp
)
1944 + (GET_MODE_SIZE (GET_MODE (exp
)) - 1)) >= offset
)
1945 && SUBREG_BYTE (exp
) <= end
))
1946 && refers_to_regno_p (regno
, regno
+ 1, p
->exp
, (rtx
*) 0))
1947 remove_from_table (p
, i
);
1951 /* Recompute the hash codes of any valid entries in the hash table that
1952 reference X, if X is a register, or SUBREG_REG (X) if X is a SUBREG.
1954 This is called when we make a jump equivalence. */
1957 rehash_using_reg (rtx x
)
1960 struct table_elt
*p
, *next
;
1963 if (GET_CODE (x
) == SUBREG
)
1966 /* If X is not a register or if the register is known not to be in any
1967 valid entries in the table, we have no work to do. */
1970 || REG_IN_TABLE (REGNO (x
)) < 0
1971 || REG_IN_TABLE (REGNO (x
)) != REG_TICK (REGNO (x
)))
1974 /* Scan all hash chains looking for valid entries that mention X.
1975 If we find one and it is in the wrong hash chain, move it. */
1977 for (i
= 0; i
< HASH_SIZE
; i
++)
1978 for (p
= table
[i
]; p
; p
= next
)
1980 next
= p
->next_same_hash
;
1981 if (reg_mentioned_p (x
, p
->exp
)
1982 && exp_equiv_p (p
->exp
, p
->exp
, 1, false)
1983 && i
!= (hash
= SAFE_HASH (p
->exp
, p
->mode
)))
1985 if (p
->next_same_hash
)
1986 p
->next_same_hash
->prev_same_hash
= p
->prev_same_hash
;
1988 if (p
->prev_same_hash
)
1989 p
->prev_same_hash
->next_same_hash
= p
->next_same_hash
;
1991 table
[i
] = p
->next_same_hash
;
1993 p
->next_same_hash
= table
[hash
];
1994 p
->prev_same_hash
= 0;
1996 table
[hash
]->prev_same_hash
= p
;
2002 /* Remove from the hash table any expression that is a call-clobbered
2003 register. Also update their TICK values. */
2006 invalidate_for_call (void)
2008 unsigned int regno
, endregno
;
2011 struct table_elt
*p
, *next
;
2014 /* Go through all the hard registers. For each that is clobbered in
2015 a CALL_INSN, remove the register from quantity chains and update
2016 reg_tick if defined. Also see if any of these registers is currently
2019 for (regno
= 0; regno
< FIRST_PSEUDO_REGISTER
; regno
++)
2020 if (TEST_HARD_REG_BIT (regs_invalidated_by_call
, regno
))
2022 delete_reg_equiv (regno
);
2023 if (REG_TICK (regno
) >= 0)
2026 SUBREG_TICKED (regno
) = -1;
2029 in_table
|= (TEST_HARD_REG_BIT (hard_regs_in_table
, regno
) != 0);
2032 /* In the case where we have no call-clobbered hard registers in the
2033 table, we are done. Otherwise, scan the table and remove any
2034 entry that overlaps a call-clobbered register. */
2037 for (hash
= 0; hash
< HASH_SIZE
; hash
++)
2038 for (p
= table
[hash
]; p
; p
= next
)
2040 next
= p
->next_same_hash
;
2043 || REGNO (p
->exp
) >= FIRST_PSEUDO_REGISTER
)
2046 regno
= REGNO (p
->exp
);
2047 endregno
= regno
+ hard_regno_nregs
[regno
][GET_MODE (p
->exp
)];
2049 for (i
= regno
; i
< endregno
; i
++)
2050 if (TEST_HARD_REG_BIT (regs_invalidated_by_call
, i
))
2052 remove_from_table (p
, hash
);
2058 /* Given an expression X of type CONST,
2059 and ELT which is its table entry (or 0 if it
2060 is not in the hash table),
2061 return an alternate expression for X as a register plus integer.
2062 If none can be found, return 0. */
2065 use_related_value (rtx x
, struct table_elt
*elt
)
2067 struct table_elt
*relt
= 0;
2068 struct table_elt
*p
, *q
;
2069 HOST_WIDE_INT offset
;
2071 /* First, is there anything related known?
2072 If we have a table element, we can tell from that.
2073 Otherwise, must look it up. */
2075 if (elt
!= 0 && elt
->related_value
!= 0)
2077 else if (elt
== 0 && GET_CODE (x
) == CONST
)
2079 rtx subexp
= get_related_value (x
);
2081 relt
= lookup (subexp
,
2082 SAFE_HASH (subexp
, GET_MODE (subexp
)),
2089 /* Search all related table entries for one that has an
2090 equivalent register. */
2095 /* This loop is strange in that it is executed in two different cases.
2096 The first is when X is already in the table. Then it is searching
2097 the RELATED_VALUE list of X's class (RELT). The second case is when
2098 X is not in the table. Then RELT points to a class for the related
2101 Ensure that, whatever case we are in, that we ignore classes that have
2102 the same value as X. */
2104 if (rtx_equal_p (x
, p
->exp
))
2107 for (q
= p
->first_same_value
; q
; q
= q
->next_same_value
)
2114 p
= p
->related_value
;
2116 /* We went all the way around, so there is nothing to be found.
2117 Alternatively, perhaps RELT was in the table for some other reason
2118 and it has no related values recorded. */
2119 if (p
== relt
|| p
== 0)
2126 offset
= (get_integer_term (x
) - get_integer_term (p
->exp
));
2127 /* Note: OFFSET may be 0 if P->xexp and X are related by commutativity. */
2128 return plus_constant (q
->exp
, offset
);
2131 /* Hash a string. Just add its bytes up. */
2132 static inline unsigned
2133 hash_rtx_string (const char *ps
)
2136 const unsigned char *p
= (const unsigned char *) ps
;
2145 /* Hash an rtx. We are careful to make sure the value is never negative.
2146 Equivalent registers hash identically.
2147 MODE is used in hashing for CONST_INTs only;
2148 otherwise the mode of X is used.
2150 Store 1 in DO_NOT_RECORD_P if any subexpression is volatile.
2152 If HASH_ARG_IN_MEMORY_P is not NULL, store 1 in it if X contains
2153 a MEM rtx which does not have the RTX_UNCHANGING_P bit set.
2155 Note that cse_insn knows that the hash code of a MEM expression
2156 is just (int) MEM plus the hash code of the address. */
2159 hash_rtx (rtx x
, enum machine_mode mode
, int *do_not_record_p
,
2160 int *hash_arg_in_memory_p
, bool have_reg_qty
)
2167 /* Used to turn recursion into iteration. We can't rely on GCC's
2168 tail-recursion elimination since we need to keep accumulating values
2174 code
= GET_CODE (x
);
2179 unsigned int regno
= REGNO (x
);
2181 if (!reload_completed
)
2183 /* On some machines, we can't record any non-fixed hard register,
2184 because extending its life will cause reload problems. We
2185 consider ap, fp, sp, gp to be fixed for this purpose.
2187 We also consider CCmode registers to be fixed for this purpose;
2188 failure to do so leads to failure to simplify 0<100 type of
2191 On all machines, we can't record any global registers.
2192 Nor should we record any register that is in a small
2193 class, as defined by CLASS_LIKELY_SPILLED_P. */
2196 if (regno
>= FIRST_PSEUDO_REGISTER
)
2198 else if (x
== frame_pointer_rtx
2199 || x
== hard_frame_pointer_rtx
2200 || x
== arg_pointer_rtx
2201 || x
== stack_pointer_rtx
2202 || x
== pic_offset_table_rtx
)
2204 else if (global_regs
[regno
])
2206 else if (fixed_regs
[regno
])
2208 else if (GET_MODE_CLASS (GET_MODE (x
)) == MODE_CC
)
2210 else if (SMALL_REGISTER_CLASSES
)
2212 else if (CLASS_LIKELY_SPILLED_P (REGNO_REG_CLASS (regno
)))
2219 *do_not_record_p
= 1;
2224 hash
+= ((unsigned int) REG
<< 7);
2225 hash
+= (have_reg_qty
? (unsigned) REG_QTY (regno
) : regno
);
2229 /* We handle SUBREG of a REG specially because the underlying
2230 reg changes its hash value with every value change; we don't
2231 want to have to forget unrelated subregs when one subreg changes. */
2234 if (REG_P (SUBREG_REG (x
)))
2236 hash
+= (((unsigned int) SUBREG
<< 7)
2237 + REGNO (SUBREG_REG (x
))
2238 + (SUBREG_BYTE (x
) / UNITS_PER_WORD
));
2245 hash
+= (((unsigned int) CONST_INT
<< 7) + (unsigned int) mode
2246 + (unsigned int) INTVAL (x
));
2250 /* This is like the general case, except that it only counts
2251 the integers representing the constant. */
2252 hash
+= (unsigned int) code
+ (unsigned int) GET_MODE (x
);
2253 if (GET_MODE (x
) != VOIDmode
)
2254 hash
+= real_hash (CONST_DOUBLE_REAL_VALUE (x
));
2256 hash
+= ((unsigned int) CONST_DOUBLE_LOW (x
)
2257 + (unsigned int) CONST_DOUBLE_HIGH (x
));
2265 units
= CONST_VECTOR_NUNITS (x
);
2267 for (i
= 0; i
< units
; ++i
)
2269 elt
= CONST_VECTOR_ELT (x
, i
);
2270 hash
+= hash_rtx (elt
, GET_MODE (elt
), do_not_record_p
,
2271 hash_arg_in_memory_p
, have_reg_qty
);
2277 /* Assume there is only one rtx object for any given label. */
2279 /* We don't hash on the address of the CODE_LABEL to avoid bootstrap
2280 differences and differences between each stage's debugging dumps. */
2281 hash
+= (((unsigned int) LABEL_REF
<< 7)
2282 + CODE_LABEL_NUMBER (XEXP (x
, 0)));
2287 /* Don't hash on the symbol's address to avoid bootstrap differences.
2288 Different hash values may cause expressions to be recorded in
2289 different orders and thus different registers to be used in the
2290 final assembler. This also avoids differences in the dump files
2291 between various stages. */
2293 const unsigned char *p
= (const unsigned char *) XSTR (x
, 0);
2296 h
+= (h
<< 7) + *p
++; /* ??? revisit */
2298 hash
+= ((unsigned int) SYMBOL_REF
<< 7) + h
;
2303 /* We don't record if marked volatile or if BLKmode since we don't
2304 know the size of the move. */
2305 if (MEM_VOLATILE_P (x
) || GET_MODE (x
) == BLKmode
)
2307 *do_not_record_p
= 1;
2310 if (hash_arg_in_memory_p
&& !MEM_READONLY_P (x
))
2311 *hash_arg_in_memory_p
= 1;
2313 /* Now that we have already found this special case,
2314 might as well speed it up as much as possible. */
2315 hash
+= (unsigned) MEM
;
2320 /* A USE that mentions non-volatile memory needs special
2321 handling since the MEM may be BLKmode which normally
2322 prevents an entry from being made. Pure calls are
2323 marked by a USE which mentions BLKmode memory.
2324 See calls.c:emit_call_1. */
2325 if (MEM_P (XEXP (x
, 0))
2326 && ! MEM_VOLATILE_P (XEXP (x
, 0)))
2328 hash
+= (unsigned) USE
;
2331 if (hash_arg_in_memory_p
&& !MEM_READONLY_P (x
))
2332 *hash_arg_in_memory_p
= 1;
2334 /* Now that we have already found this special case,
2335 might as well speed it up as much as possible. */
2336 hash
+= (unsigned) MEM
;
2351 case UNSPEC_VOLATILE
:
2352 *do_not_record_p
= 1;
2356 if (MEM_VOLATILE_P (x
))
2358 *do_not_record_p
= 1;
2363 /* We don't want to take the filename and line into account. */
2364 hash
+= (unsigned) code
+ (unsigned) GET_MODE (x
)
2365 + hash_rtx_string (ASM_OPERANDS_TEMPLATE (x
))
2366 + hash_rtx_string (ASM_OPERANDS_OUTPUT_CONSTRAINT (x
))
2367 + (unsigned) ASM_OPERANDS_OUTPUT_IDX (x
);
2369 if (ASM_OPERANDS_INPUT_LENGTH (x
))
2371 for (i
= 1; i
< ASM_OPERANDS_INPUT_LENGTH (x
); i
++)
2373 hash
+= (hash_rtx (ASM_OPERANDS_INPUT (x
, i
),
2374 GET_MODE (ASM_OPERANDS_INPUT (x
, i
)),
2375 do_not_record_p
, hash_arg_in_memory_p
,
2378 (ASM_OPERANDS_INPUT_CONSTRAINT (x
, i
)));
2381 hash
+= hash_rtx_string (ASM_OPERANDS_INPUT_CONSTRAINT (x
, 0));
2382 x
= ASM_OPERANDS_INPUT (x
, 0);
2383 mode
= GET_MODE (x
);
2395 i
= GET_RTX_LENGTH (code
) - 1;
2396 hash
+= (unsigned) code
+ (unsigned) GET_MODE (x
);
2397 fmt
= GET_RTX_FORMAT (code
);
2403 /* If we are about to do the last recursive call
2404 needed at this level, change it into iteration.
2405 This function is called enough to be worth it. */
2412 hash
+= hash_rtx (XEXP (x
, i
), 0, do_not_record_p
,
2413 hash_arg_in_memory_p
, have_reg_qty
);
2417 for (j
= 0; j
< XVECLEN (x
, i
); j
++)
2418 hash
+= hash_rtx (XVECEXP (x
, i
, j
), 0, do_not_record_p
,
2419 hash_arg_in_memory_p
, have_reg_qty
);
2423 hash
+= hash_rtx_string (XSTR (x
, i
));
2427 hash
+= (unsigned int) XINT (x
, i
);
2442 /* Hash an rtx X for cse via hash_rtx.
2443 Stores 1 in do_not_record if any subexpression is volatile.
2444 Stores 1 in hash_arg_in_memory if X contains a mem rtx which
2445 does not have the RTX_UNCHANGING_P bit set. */
2447 static inline unsigned
2448 canon_hash (rtx x
, enum machine_mode mode
)
2450 return hash_rtx (x
, mode
, &do_not_record
, &hash_arg_in_memory
, true);
2453 /* Like canon_hash but with no side effects, i.e. do_not_record
2454 and hash_arg_in_memory are not changed. */
2456 static inline unsigned
2457 safe_hash (rtx x
, enum machine_mode mode
)
2459 int dummy_do_not_record
;
2460 return hash_rtx (x
, mode
, &dummy_do_not_record
, NULL
, true);
2463 /* Return 1 iff X and Y would canonicalize into the same thing,
2464 without actually constructing the canonicalization of either one.
2465 If VALIDATE is nonzero,
2466 we assume X is an expression being processed from the rtl
2467 and Y was found in the hash table. We check register refs
2468 in Y for being marked as valid.
2470 If FOR_GCSE is true, we compare X and Y for equivalence for GCSE. */
2473 exp_equiv_p (rtx x
, rtx y
, int validate
, bool for_gcse
)
2479 /* Note: it is incorrect to assume an expression is equivalent to itself
2480 if VALIDATE is nonzero. */
2481 if (x
== y
&& !validate
)
2484 if (x
== 0 || y
== 0)
2487 code
= GET_CODE (x
);
2488 if (code
!= GET_CODE (y
))
2491 /* (MULT:SI x y) and (MULT:HI x y) are NOT equivalent. */
2492 if (GET_MODE (x
) != GET_MODE (y
))
2503 return XEXP (x
, 0) == XEXP (y
, 0);
2506 return XSTR (x
, 0) == XSTR (y
, 0);
2510 return REGNO (x
) == REGNO (y
);
2513 unsigned int regno
= REGNO (y
);
2515 unsigned int endregno
2516 = regno
+ (regno
>= FIRST_PSEUDO_REGISTER
? 1
2517 : hard_regno_nregs
[regno
][GET_MODE (y
)]);
2519 /* If the quantities are not the same, the expressions are not
2520 equivalent. If there are and we are not to validate, they
2521 are equivalent. Otherwise, ensure all regs are up-to-date. */
2523 if (REG_QTY (REGNO (x
)) != REG_QTY (regno
))
2529 for (i
= regno
; i
< endregno
; i
++)
2530 if (REG_IN_TABLE (i
) != REG_TICK (i
))
2539 /* Can't merge two expressions in different alias sets, since we
2540 can decide that the expression is transparent in a block when
2541 it isn't, due to it being set with the different alias set. */
2542 if (MEM_ALIAS_SET (x
) != MEM_ALIAS_SET (y
))
2545 /* A volatile mem should not be considered equivalent to any
2547 if (MEM_VOLATILE_P (x
) || MEM_VOLATILE_P (y
))
2552 /* For commutative operations, check both orders. */
2560 return ((exp_equiv_p (XEXP (x
, 0), XEXP (y
, 0),
2562 && exp_equiv_p (XEXP (x
, 1), XEXP (y
, 1),
2563 validate
, for_gcse
))
2564 || (exp_equiv_p (XEXP (x
, 0), XEXP (y
, 1),
2566 && exp_equiv_p (XEXP (x
, 1), XEXP (y
, 0),
2567 validate
, for_gcse
)));
2570 /* We don't use the generic code below because we want to
2571 disregard filename and line numbers. */
2573 /* A volatile asm isn't equivalent to any other. */
2574 if (MEM_VOLATILE_P (x
) || MEM_VOLATILE_P (y
))
2577 if (GET_MODE (x
) != GET_MODE (y
)
2578 || strcmp (ASM_OPERANDS_TEMPLATE (x
), ASM_OPERANDS_TEMPLATE (y
))
2579 || strcmp (ASM_OPERANDS_OUTPUT_CONSTRAINT (x
),
2580 ASM_OPERANDS_OUTPUT_CONSTRAINT (y
))
2581 || ASM_OPERANDS_OUTPUT_IDX (x
) != ASM_OPERANDS_OUTPUT_IDX (y
)
2582 || ASM_OPERANDS_INPUT_LENGTH (x
) != ASM_OPERANDS_INPUT_LENGTH (y
))
2585 if (ASM_OPERANDS_INPUT_LENGTH (x
))
2587 for (i
= ASM_OPERANDS_INPUT_LENGTH (x
) - 1; i
>= 0; i
--)
2588 if (! exp_equiv_p (ASM_OPERANDS_INPUT (x
, i
),
2589 ASM_OPERANDS_INPUT (y
, i
),
2591 || strcmp (ASM_OPERANDS_INPUT_CONSTRAINT (x
, i
),
2592 ASM_OPERANDS_INPUT_CONSTRAINT (y
, i
)))
2602 /* Compare the elements. If any pair of corresponding elements
2603 fail to match, return 0 for the whole thing. */
2605 fmt
= GET_RTX_FORMAT (code
);
2606 for (i
= GET_RTX_LENGTH (code
) - 1; i
>= 0; i
--)
2611 if (! exp_equiv_p (XEXP (x
, i
), XEXP (y
, i
),
2612 validate
, for_gcse
))
2617 if (XVECLEN (x
, i
) != XVECLEN (y
, i
))
2619 for (j
= 0; j
< XVECLEN (x
, i
); j
++)
2620 if (! exp_equiv_p (XVECEXP (x
, i
, j
), XVECEXP (y
, i
, j
),
2621 validate
, for_gcse
))
2626 if (strcmp (XSTR (x
, i
), XSTR (y
, i
)))
2631 if (XINT (x
, i
) != XINT (y
, i
))
2636 if (XWINT (x
, i
) != XWINT (y
, i
))
2652 /* Return 1 if X has a value that can vary even between two
2653 executions of the program. 0 means X can be compared reliably
2654 against certain constants or near-constants. */
2657 cse_rtx_varies_p (rtx x
, int from_alias
)
2659 /* We need not check for X and the equivalence class being of the same
2660 mode because if X is equivalent to a constant in some mode, it
2661 doesn't vary in any mode. */
2664 && REGNO_QTY_VALID_P (REGNO (x
)))
2666 int x_q
= REG_QTY (REGNO (x
));
2667 struct qty_table_elem
*x_ent
= &qty_table
[x_q
];
2669 if (GET_MODE (x
) == x_ent
->mode
2670 && x_ent
->const_rtx
!= NULL_RTX
)
2674 if (GET_CODE (x
) == PLUS
2675 && GET_CODE (XEXP (x
, 1)) == CONST_INT
2676 && REG_P (XEXP (x
, 0))
2677 && REGNO_QTY_VALID_P (REGNO (XEXP (x
, 0))))
2679 int x0_q
= REG_QTY (REGNO (XEXP (x
, 0)));
2680 struct qty_table_elem
*x0_ent
= &qty_table
[x0_q
];
2682 if ((GET_MODE (XEXP (x
, 0)) == x0_ent
->mode
)
2683 && x0_ent
->const_rtx
!= NULL_RTX
)
2687 /* This can happen as the result of virtual register instantiation, if
2688 the initial constant is too large to be a valid address. This gives
2689 us a three instruction sequence, load large offset into a register,
2690 load fp minus a constant into a register, then a MEM which is the
2691 sum of the two `constant' registers. */
2692 if (GET_CODE (x
) == PLUS
2693 && REG_P (XEXP (x
, 0))
2694 && REG_P (XEXP (x
, 1))
2695 && REGNO_QTY_VALID_P (REGNO (XEXP (x
, 0)))
2696 && REGNO_QTY_VALID_P (REGNO (XEXP (x
, 1))))
2698 int x0_q
= REG_QTY (REGNO (XEXP (x
, 0)));
2699 int x1_q
= REG_QTY (REGNO (XEXP (x
, 1)));
2700 struct qty_table_elem
*x0_ent
= &qty_table
[x0_q
];
2701 struct qty_table_elem
*x1_ent
= &qty_table
[x1_q
];
2703 if ((GET_MODE (XEXP (x
, 0)) == x0_ent
->mode
)
2704 && x0_ent
->const_rtx
!= NULL_RTX
2705 && (GET_MODE (XEXP (x
, 1)) == x1_ent
->mode
)
2706 && x1_ent
->const_rtx
!= NULL_RTX
)
2710 return rtx_varies_p (x
, from_alias
);
2713 /* Subroutine of canon_reg. Pass *XLOC through canon_reg, and validate
2714 the result if necessary. INSN is as for canon_reg. */
2717 validate_canon_reg (rtx
*xloc
, rtx insn
)
2719 rtx
new = canon_reg (*xloc
, insn
);
2722 /* If replacing pseudo with hard reg or vice versa, ensure the
2723 insn remains valid. Likewise if the insn has MATCH_DUPs. */
2724 if (insn
!= 0 && new != 0
2725 && REG_P (new) && REG_P (*xloc
)
2726 && (((REGNO (new) < FIRST_PSEUDO_REGISTER
)
2727 != (REGNO (*xloc
) < FIRST_PSEUDO_REGISTER
))
2728 || GET_MODE (new) != GET_MODE (*xloc
)
2729 || (insn_code
= recog_memoized (insn
)) < 0
2730 || insn_data
[insn_code
].n_dups
> 0))
2731 validate_change (insn
, xloc
, new, 1);
2736 /* Canonicalize an expression:
2737 replace each register reference inside it
2738 with the "oldest" equivalent register.
2740 If INSN is nonzero and we are replacing a pseudo with a hard register
2741 or vice versa, validate_change is used to ensure that INSN remains valid
2742 after we make our substitution. The calls are made with IN_GROUP nonzero
2743 so apply_change_group must be called upon the outermost return from this
2744 function (unless INSN is zero). The result of apply_change_group can
2745 generally be discarded since the changes we are making are optional. */
2748 canon_reg (rtx x
, rtx insn
)
2757 code
= GET_CODE (x
);
2776 struct qty_table_elem
*ent
;
2778 /* Never replace a hard reg, because hard regs can appear
2779 in more than one machine mode, and we must preserve the mode
2780 of each occurrence. Also, some hard regs appear in
2781 MEMs that are shared and mustn't be altered. Don't try to
2782 replace any reg that maps to a reg of class NO_REGS. */
2783 if (REGNO (x
) < FIRST_PSEUDO_REGISTER
2784 || ! REGNO_QTY_VALID_P (REGNO (x
)))
2787 q
= REG_QTY (REGNO (x
));
2788 ent
= &qty_table
[q
];
2789 first
= ent
->first_reg
;
2790 return (first
>= FIRST_PSEUDO_REGISTER
? regno_reg_rtx
[first
]
2791 : REGNO_REG_CLASS (first
) == NO_REGS
? x
2792 : gen_rtx_REG (ent
->mode
, first
));
2799 fmt
= GET_RTX_FORMAT (code
);
2800 for (i
= GET_RTX_LENGTH (code
) - 1; i
>= 0; i
--)
2805 validate_canon_reg (&XEXP (x
, i
), insn
);
2806 else if (fmt
[i
] == 'E')
2807 for (j
= 0; j
< XVECLEN (x
, i
); j
++)
2808 validate_canon_reg (&XVECEXP (x
, i
, j
), insn
);
2814 /* LOC is a location within INSN that is an operand address (the contents of
2815 a MEM). Find the best equivalent address to use that is valid for this
2818 On most CISC machines, complicated address modes are costly, and rtx_cost
2819 is a good approximation for that cost. However, most RISC machines have
2820 only a few (usually only one) memory reference formats. If an address is
2821 valid at all, it is often just as cheap as any other address. Hence, for
2822 RISC machines, we use `address_cost' to compare the costs of various
2823 addresses. For two addresses of equal cost, choose the one with the
2824 highest `rtx_cost' value as that has the potential of eliminating the
2825 most insns. For equal costs, we choose the first in the equivalence
2826 class. Note that we ignore the fact that pseudo registers are cheaper than
2827 hard registers here because we would also prefer the pseudo registers. */
2830 find_best_addr (rtx insn
, rtx
*loc
, enum machine_mode mode
)
2832 struct table_elt
*elt
;
2834 struct table_elt
*p
;
2835 int found_better
= 1;
2836 int save_do_not_record
= do_not_record
;
2837 int save_hash_arg_in_memory
= hash_arg_in_memory
;
2842 /* Do not try to replace constant addresses or addresses of local and
2843 argument slots. These MEM expressions are made only once and inserted
2844 in many instructions, as well as being used to control symbol table
2845 output. It is not safe to clobber them.
2847 There are some uncommon cases where the address is already in a register
2848 for some reason, but we cannot take advantage of that because we have
2849 no easy way to unshare the MEM. In addition, looking up all stack
2850 addresses is costly. */
2851 if ((GET_CODE (addr
) == PLUS
2852 && REG_P (XEXP (addr
, 0))
2853 && GET_CODE (XEXP (addr
, 1)) == CONST_INT
2854 && (regno
= REGNO (XEXP (addr
, 0)),
2855 regno
== FRAME_POINTER_REGNUM
|| regno
== HARD_FRAME_POINTER_REGNUM
2856 || regno
== ARG_POINTER_REGNUM
))
2858 && (regno
= REGNO (addr
), regno
== FRAME_POINTER_REGNUM
2859 || regno
== HARD_FRAME_POINTER_REGNUM
2860 || regno
== ARG_POINTER_REGNUM
))
2861 || CONSTANT_ADDRESS_P (addr
))
2864 /* If this address is not simply a register, try to fold it. This will
2865 sometimes simplify the expression. Many simplifications
2866 will not be valid, but some, usually applying the associative rule, will
2867 be valid and produce better code. */
2870 rtx folded
= canon_for_address (fold_rtx (addr
, NULL_RTX
));
2874 int addr_folded_cost
= address_cost (folded
, mode
);
2875 int addr_cost
= address_cost (addr
, mode
);
2877 if ((addr_folded_cost
< addr_cost
2878 || (addr_folded_cost
== addr_cost
2879 /* ??? The rtx_cost comparison is left over from an older
2880 version of this code. It is probably no longer helpful.*/
2881 && (rtx_cost (folded
, MEM
) > rtx_cost (addr
, MEM
)
2882 || approx_reg_cost (folded
) < approx_reg_cost (addr
))))
2883 && validate_change (insn
, loc
, folded
, 0))
2888 /* If this address is not in the hash table, we can't look for equivalences
2889 of the whole address. Also, ignore if volatile. */
2892 hash
= HASH (addr
, Pmode
);
2893 addr_volatile
= do_not_record
;
2894 do_not_record
= save_do_not_record
;
2895 hash_arg_in_memory
= save_hash_arg_in_memory
;
2900 elt
= lookup (addr
, hash
, Pmode
);
2904 /* We need to find the best (under the criteria documented above) entry
2905 in the class that is valid. We use the `flag' field to indicate
2906 choices that were invalid and iterate until we can't find a better
2907 one that hasn't already been tried. */
2909 for (p
= elt
->first_same_value
; p
; p
= p
->next_same_value
)
2912 while (found_better
)
2914 int best_addr_cost
= address_cost (*loc
, mode
);
2915 int best_rtx_cost
= (elt
->cost
+ 1) >> 1;
2917 struct table_elt
*best_elt
= elt
;
2920 for (p
= elt
->first_same_value
; p
; p
= p
->next_same_value
)
2924 || exp_equiv_p (p
->exp
, p
->exp
, 1, false))
2925 && ((exp_cost
= address_cost (p
->exp
, mode
)) < best_addr_cost
2926 || (exp_cost
== best_addr_cost
2927 && ((p
->cost
+ 1) >> 1) > best_rtx_cost
)))
2930 best_addr_cost
= exp_cost
;
2931 best_rtx_cost
= (p
->cost
+ 1) >> 1;
2938 if (validate_change (insn
, loc
,
2939 canon_reg (copy_rtx (best_elt
->exp
),
2948 /* If the address is a binary operation with the first operand a register
2949 and the second a constant, do the same as above, but looking for
2950 equivalences of the register. Then try to simplify before checking for
2951 the best address to use. This catches a few cases: First is when we
2952 have REG+const and the register is another REG+const. We can often merge
2953 the constants and eliminate one insn and one register. It may also be
2954 that a machine has a cheap REG+REG+const. Finally, this improves the
2955 code on the Alpha for unaligned byte stores. */
2957 if (flag_expensive_optimizations
2958 && ARITHMETIC_P (*loc
)
2959 && REG_P (XEXP (*loc
, 0)))
2961 rtx op1
= XEXP (*loc
, 1);
2964 hash
= HASH (XEXP (*loc
, 0), Pmode
);
2965 do_not_record
= save_do_not_record
;
2966 hash_arg_in_memory
= save_hash_arg_in_memory
;
2968 elt
= lookup (XEXP (*loc
, 0), hash
, Pmode
);
2972 /* We need to find the best (under the criteria documented above) entry
2973 in the class that is valid. We use the `flag' field to indicate
2974 choices that were invalid and iterate until we can't find a better
2975 one that hasn't already been tried. */
2977 for (p
= elt
->first_same_value
; p
; p
= p
->next_same_value
)
2980 while (found_better
)
2982 int best_addr_cost
= address_cost (*loc
, mode
);
2983 int best_rtx_cost
= (COST (*loc
) + 1) >> 1;
2984 struct table_elt
*best_elt
= elt
;
2985 rtx best_rtx
= *loc
;
2988 /* This is at worst case an O(n^2) algorithm, so limit our search
2989 to the first 32 elements on the list. This avoids trouble
2990 compiling code with very long basic blocks that can easily
2991 call simplify_gen_binary so many times that we run out of
2995 for (p
= elt
->first_same_value
, count
= 0;
2997 p
= p
->next_same_value
, count
++)
3000 || exp_equiv_p (p
->exp
, p
->exp
, 1, false)))
3002 rtx
new = simplify_gen_binary (GET_CODE (*loc
), Pmode
,
3006 /* Get the canonical version of the address so we can accept
3008 new = canon_for_address (new);
3010 new_cost
= address_cost (new, mode
);
3012 if (new_cost
< best_addr_cost
3013 || (new_cost
== best_addr_cost
3014 && (COST (new) + 1) >> 1 > best_rtx_cost
))
3017 best_addr_cost
= new_cost
;
3018 best_rtx_cost
= (COST (new) + 1) >> 1;
3026 if (validate_change (insn
, loc
,
3027 canon_reg (copy_rtx (best_rtx
),
3037 /* Given an operation (CODE, *PARG1, *PARG2), where code is a comparison
3038 operation (EQ, NE, GT, etc.), follow it back through the hash table and
3039 what values are being compared.
3041 *PARG1 and *PARG2 are updated to contain the rtx representing the values
3042 actually being compared. For example, if *PARG1 was (cc0) and *PARG2
3043 was (const_int 0), *PARG1 and *PARG2 will be set to the objects that were
3044 compared to produce cc0.
3046 The return value is the comparison operator and is either the code of
3047 A or the code corresponding to the inverse of the comparison. */
3049 static enum rtx_code
3050 find_comparison_args (enum rtx_code code
, rtx
*parg1
, rtx
*parg2
,
3051 enum machine_mode
*pmode1
, enum machine_mode
*pmode2
)
3055 arg1
= *parg1
, arg2
= *parg2
;
3057 /* If ARG2 is const0_rtx, see what ARG1 is equivalent to. */
3059 while (arg2
== CONST0_RTX (GET_MODE (arg1
)))
3061 /* Set nonzero when we find something of interest. */
3063 int reverse_code
= 0;
3064 struct table_elt
*p
= 0;
3066 /* If arg1 is a COMPARE, extract the comparison arguments from it.
3067 On machines with CC0, this is the only case that can occur, since
3068 fold_rtx will return the COMPARE or item being compared with zero
3071 if (GET_CODE (arg1
) == COMPARE
&& arg2
== const0_rtx
)
3074 /* If ARG1 is a comparison operator and CODE is testing for
3075 STORE_FLAG_VALUE, get the inner arguments. */
3077 else if (COMPARISON_P (arg1
))
3079 #ifdef FLOAT_STORE_FLAG_VALUE
3080 REAL_VALUE_TYPE fsfv
;
3084 || (GET_MODE_CLASS (GET_MODE (arg1
)) == MODE_INT
3085 && code
== LT
&& STORE_FLAG_VALUE
== -1)
3086 #ifdef FLOAT_STORE_FLAG_VALUE
3087 || (GET_MODE_CLASS (GET_MODE (arg1
)) == MODE_FLOAT
3088 && (fsfv
= FLOAT_STORE_FLAG_VALUE (GET_MODE (arg1
)),
3089 REAL_VALUE_NEGATIVE (fsfv
)))
3094 || (GET_MODE_CLASS (GET_MODE (arg1
)) == MODE_INT
3095 && code
== GE
&& STORE_FLAG_VALUE
== -1)
3096 #ifdef FLOAT_STORE_FLAG_VALUE
3097 || (GET_MODE_CLASS (GET_MODE (arg1
)) == MODE_FLOAT
3098 && (fsfv
= FLOAT_STORE_FLAG_VALUE (GET_MODE (arg1
)),
3099 REAL_VALUE_NEGATIVE (fsfv
)))
3102 x
= arg1
, reverse_code
= 1;
3105 /* ??? We could also check for
3107 (ne (and (eq (...) (const_int 1))) (const_int 0))
3109 and related forms, but let's wait until we see them occurring. */
3112 /* Look up ARG1 in the hash table and see if it has an equivalence
3113 that lets us see what is being compared. */
3114 p
= lookup (arg1
, SAFE_HASH (arg1
, GET_MODE (arg1
)), GET_MODE (arg1
));
3117 p
= p
->first_same_value
;
3119 /* If what we compare is already known to be constant, that is as
3121 We need to break the loop in this case, because otherwise we
3122 can have an infinite loop when looking at a reg that is known
3123 to be a constant which is the same as a comparison of a reg
3124 against zero which appears later in the insn stream, which in
3125 turn is constant and the same as the comparison of the first reg
3131 for (; p
; p
= p
->next_same_value
)
3133 enum machine_mode inner_mode
= GET_MODE (p
->exp
);
3134 #ifdef FLOAT_STORE_FLAG_VALUE
3135 REAL_VALUE_TYPE fsfv
;
3138 /* If the entry isn't valid, skip it. */
3139 if (! exp_equiv_p (p
->exp
, p
->exp
, 1, false))
3142 if (GET_CODE (p
->exp
) == COMPARE
3143 /* Another possibility is that this machine has a compare insn
3144 that includes the comparison code. In that case, ARG1 would
3145 be equivalent to a comparison operation that would set ARG1 to
3146 either STORE_FLAG_VALUE or zero. If this is an NE operation,
3147 ORIG_CODE is the actual comparison being done; if it is an EQ,
3148 we must reverse ORIG_CODE. On machine with a negative value
3149 for STORE_FLAG_VALUE, also look at LT and GE operations. */
3152 && GET_MODE_CLASS (inner_mode
) == MODE_INT
3153 && (GET_MODE_BITSIZE (inner_mode
)
3154 <= HOST_BITS_PER_WIDE_INT
)
3155 && (STORE_FLAG_VALUE
3156 & ((HOST_WIDE_INT
) 1
3157 << (GET_MODE_BITSIZE (inner_mode
) - 1))))
3158 #ifdef FLOAT_STORE_FLAG_VALUE
3160 && GET_MODE_CLASS (inner_mode
) == MODE_FLOAT
3161 && (fsfv
= FLOAT_STORE_FLAG_VALUE (GET_MODE (arg1
)),
3162 REAL_VALUE_NEGATIVE (fsfv
)))
3165 && COMPARISON_P (p
->exp
)))
3170 else if ((code
== EQ
3172 && GET_MODE_CLASS (inner_mode
) == MODE_INT
3173 && (GET_MODE_BITSIZE (inner_mode
)
3174 <= HOST_BITS_PER_WIDE_INT
)
3175 && (STORE_FLAG_VALUE
3176 & ((HOST_WIDE_INT
) 1
3177 << (GET_MODE_BITSIZE (inner_mode
) - 1))))
3178 #ifdef FLOAT_STORE_FLAG_VALUE
3180 && GET_MODE_CLASS (inner_mode
) == MODE_FLOAT
3181 && (fsfv
= FLOAT_STORE_FLAG_VALUE (GET_MODE (arg1
)),
3182 REAL_VALUE_NEGATIVE (fsfv
)))
3185 && COMPARISON_P (p
->exp
))
3192 /* If this non-trapping address, e.g. fp + constant, the
3193 equivalent is a better operand since it may let us predict
3194 the value of the comparison. */
3195 else if (!rtx_addr_can_trap_p (p
->exp
))
3202 /* If we didn't find a useful equivalence for ARG1, we are done.
3203 Otherwise, set up for the next iteration. */
3207 /* If we need to reverse the comparison, make sure that that is
3208 possible -- we can't necessarily infer the value of GE from LT
3209 with floating-point operands. */
3212 enum rtx_code reversed
= reversed_comparison_code (x
, NULL_RTX
);
3213 if (reversed
== UNKNOWN
)
3218 else if (COMPARISON_P (x
))
3219 code
= GET_CODE (x
);
3220 arg1
= XEXP (x
, 0), arg2
= XEXP (x
, 1);
3223 /* Return our results. Return the modes from before fold_rtx
3224 because fold_rtx might produce const_int, and then it's too late. */
3225 *pmode1
= GET_MODE (arg1
), *pmode2
= GET_MODE (arg2
);
3226 *parg1
= fold_rtx (arg1
, 0), *parg2
= fold_rtx (arg2
, 0);
3234 fold_rtx_subreg (rtx x
, rtx insn
)
3236 enum machine_mode mode
= GET_MODE (x
);
3241 /* See if we previously assigned a constant value to this SUBREG. */
3242 if ((new = lookup_as_function (x
, CONST_INT
)) != 0
3243 || (new = lookup_as_function (x
, CONST_DOUBLE
)) != 0)
3246 /* If this is a paradoxical SUBREG, we have no idea what value the
3247 extra bits would have. However, if the operand is equivalent to
3248 a SUBREG whose operand is the same as our mode, and all the modes
3249 are within a word, we can just use the inner operand because
3250 these SUBREGs just say how to treat the register.
3252 Similarly if we find an integer constant. */
3254 if (GET_MODE_SIZE (mode
) > GET_MODE_SIZE (GET_MODE (SUBREG_REG (x
))))
3256 enum machine_mode imode
= GET_MODE (SUBREG_REG (x
));
3257 struct table_elt
*elt
;
3259 if (GET_MODE_SIZE (mode
) <= UNITS_PER_WORD
3260 && GET_MODE_SIZE (imode
) <= UNITS_PER_WORD
3261 && (elt
= lookup (SUBREG_REG (x
), HASH (SUBREG_REG (x
), imode
),
3263 for (elt
= elt
->first_same_value
; elt
; elt
= elt
->next_same_value
)
3265 if (CONSTANT_P (elt
->exp
)
3266 && GET_MODE (elt
->exp
) == VOIDmode
)
3269 if (GET_CODE (elt
->exp
) == SUBREG
3270 && GET_MODE (SUBREG_REG (elt
->exp
)) == mode
3271 && exp_equiv_p (elt
->exp
, elt
->exp
, 1, false))
3272 return copy_rtx (SUBREG_REG (elt
->exp
));
3278 /* Fold SUBREG_REG. If it changed, see if we can simplify the
3279 SUBREG. We might be able to if the SUBREG is extracting a single
3280 word in an integral mode or extracting the low part. */
3282 folded_arg0
= fold_rtx (SUBREG_REG (x
), insn
);
3283 const_arg0
= equiv_constant (folded_arg0
);
3285 folded_arg0
= const_arg0
;
3287 if (folded_arg0
!= SUBREG_REG (x
))
3289 new = simplify_subreg (mode
, folded_arg0
,
3290 GET_MODE (SUBREG_REG (x
)), SUBREG_BYTE (x
));
3295 if (REG_P (folded_arg0
)
3296 && GET_MODE_SIZE (mode
) < GET_MODE_SIZE (GET_MODE (folded_arg0
)))
3298 struct table_elt
*elt
;
3300 elt
= lookup (folded_arg0
,
3301 HASH (folded_arg0
, GET_MODE (folded_arg0
)),
3302 GET_MODE (folded_arg0
));
3305 elt
= elt
->first_same_value
;
3307 if (subreg_lowpart_p (x
))
3308 /* If this is a narrowing SUBREG and our operand is a REG, see
3309 if we can find an equivalence for REG that is an arithmetic
3310 operation in a wider mode where both operands are
3311 paradoxical SUBREGs from objects of our result mode. In
3312 that case, we couldn-t report an equivalent value for that
3313 operation, since we don't know what the extra bits will be.
3314 But we can find an equivalence for this SUBREG by folding
3315 that operation in the narrow mode. This allows us to fold
3316 arithmetic in narrow modes when the machine only supports
3317 word-sized arithmetic.
3319 Also look for a case where we have a SUBREG whose operand
3320 is the same as our result. If both modes are smaller than
3321 a word, we are simply interpreting a register in different
3322 modes and we can use the inner value. */
3324 for (; elt
; elt
= elt
->next_same_value
)
3326 enum rtx_code eltcode
= GET_CODE (elt
->exp
);
3328 /* Just check for unary and binary operations. */
3329 if (UNARY_P (elt
->exp
)
3330 && eltcode
!= SIGN_EXTEND
3331 && eltcode
!= ZERO_EXTEND
3332 && GET_CODE (XEXP (elt
->exp
, 0)) == SUBREG
3333 && GET_MODE (SUBREG_REG (XEXP (elt
->exp
, 0))) == mode
3334 && (GET_MODE_CLASS (mode
)
3335 == GET_MODE_CLASS (GET_MODE (XEXP (elt
->exp
, 0)))))
3337 rtx op0
= SUBREG_REG (XEXP (elt
->exp
, 0));
3339 if (!REG_P (op0
) && ! CONSTANT_P (op0
))
3340 op0
= fold_rtx (op0
, NULL_RTX
);
3342 op0
= equiv_constant (op0
);
3344 new = simplify_unary_operation (GET_CODE (elt
->exp
), mode
,
3347 else if (ARITHMETIC_P (elt
->exp
)
3348 && eltcode
!= DIV
&& eltcode
!= MOD
3349 && eltcode
!= UDIV
&& eltcode
!= UMOD
3350 && eltcode
!= ASHIFTRT
&& eltcode
!= LSHIFTRT
3351 && eltcode
!= ROTATE
&& eltcode
!= ROTATERT
3352 && ((GET_CODE (XEXP (elt
->exp
, 0)) == SUBREG
3353 && (GET_MODE (SUBREG_REG (XEXP (elt
->exp
, 0)))
3355 || CONSTANT_P (XEXP (elt
->exp
, 0)))
3356 && ((GET_CODE (XEXP (elt
->exp
, 1)) == SUBREG
3357 && (GET_MODE (SUBREG_REG (XEXP (elt
->exp
, 1)))
3359 || CONSTANT_P (XEXP (elt
->exp
, 1))))
3361 rtx op0
= gen_lowpart_common (mode
, XEXP (elt
->exp
, 0));
3362 rtx op1
= gen_lowpart_common (mode
, XEXP (elt
->exp
, 1));
3364 if (op0
&& !REG_P (op0
) && ! CONSTANT_P (op0
))
3365 op0
= fold_rtx (op0
, NULL_RTX
);
3368 op0
= equiv_constant (op0
);
3370 if (op1
&& !REG_P (op1
) && ! CONSTANT_P (op1
))
3371 op1
= fold_rtx (op1
, NULL_RTX
);
3374 op1
= equiv_constant (op1
);
3376 /* If we are looking for the low SImode part of
3377 (ashift:DI c (const_int 32)), it doesn't work to
3378 compute that in SImode, because a 32-bit shift in
3379 SImode is unpredictable. We know the value is
3382 && GET_CODE (elt
->exp
) == ASHIFT
3383 && GET_CODE (op1
) == CONST_INT
3384 && INTVAL (op1
) >= GET_MODE_BITSIZE (mode
))
3387 < GET_MODE_BITSIZE (GET_MODE (elt
->exp
)))
3388 /* If the count fits in the inner mode's width,
3389 but exceeds the outer mode's width, the value
3390 will get truncated to 0 by the subreg. */
3391 new = CONST0_RTX (mode
);
3393 /* If the count exceeds even the inner mode's width,
3394 don't fold this expression. */
3397 else if (op0
&& op1
)
3398 new = simplify_binary_operation (GET_CODE (elt
->exp
),
3402 else if (GET_CODE (elt
->exp
) == SUBREG
3403 && GET_MODE (SUBREG_REG (elt
->exp
)) == mode
3404 && (GET_MODE_SIZE (GET_MODE (folded_arg0
))
3406 && exp_equiv_p (elt
->exp
, elt
->exp
, 1, false))
3407 new = copy_rtx (SUBREG_REG (elt
->exp
));
3413 /* A SUBREG resulting from a zero extension may fold to zero
3414 if it extracts higher bits than the ZERO_EXTEND's source
3415 bits. FIXME: if combine tried to, er, combine these
3416 instructions, this transformation may be moved to
3418 for (; elt
; elt
= elt
->next_same_value
)
3420 if (GET_CODE (elt
->exp
) == ZERO_EXTEND
3422 >= GET_MODE_BITSIZE (GET_MODE (XEXP (elt
->exp
, 0))))
3423 return CONST0_RTX (mode
);
3433 fold_rtx_mem (rtx x
, rtx insn
)
3435 enum machine_mode mode
= GET_MODE (x
);
3438 /* If we are not actually processing an insn, don't try to find the
3439 best address. Not only don't we care, but we could modify the
3440 MEM in an invalid way since we have no insn to validate
3443 find_best_addr (insn
, &XEXP (x
, 0), mode
);
3446 /* Even if we don't fold in the insn itself, we can safely do so
3447 here, in hopes of getting a constant. */
3448 rtx addr
= fold_rtx (XEXP (x
, 0), NULL_RTX
);
3450 HOST_WIDE_INT offset
= 0;
3453 && REGNO_QTY_VALID_P (REGNO (addr
)))
3455 int addr_q
= REG_QTY (REGNO (addr
));
3456 struct qty_table_elem
*addr_ent
= &qty_table
[addr_q
];
3458 if (GET_MODE (addr
) == addr_ent
->mode
3459 && addr_ent
->const_rtx
!= NULL_RTX
)
3460 addr
= addr_ent
->const_rtx
;
3463 /* If address is constant, split it into a base and integer
3465 if (GET_CODE (addr
) == SYMBOL_REF
|| GET_CODE (addr
) == LABEL_REF
)
3467 else if (GET_CODE (addr
) == CONST
&& GET_CODE (XEXP (addr
, 0)) == PLUS
3468 && GET_CODE (XEXP (XEXP (addr
, 0), 1)) == CONST_INT
)
3470 base
= XEXP (XEXP (addr
, 0), 0);
3471 offset
= INTVAL (XEXP (XEXP (addr
, 0), 1));
3473 else if (GET_CODE (addr
) == LO_SUM
3474 && GET_CODE (XEXP (addr
, 1)) == SYMBOL_REF
)
3475 base
= XEXP (addr
, 1);
3477 /* If this is a constant pool reference, we can fold it into its
3478 constant to allow better value tracking. */
3479 if (base
&& GET_CODE (base
) == SYMBOL_REF
3480 && CONSTANT_POOL_ADDRESS_P (base
))
3482 rtx constant
= get_pool_constant (base
);
3483 enum machine_mode const_mode
= get_pool_mode (base
);
3486 if (CONSTANT_P (constant
) && GET_CODE (constant
) != CONST_INT
)
3488 constant_pool_entries_cost
= COST (constant
);
3489 constant_pool_entries_regcost
= approx_reg_cost (constant
);
3492 /* If we are loading the full constant, we have an
3494 if (offset
== 0 && mode
== const_mode
)
3497 /* If this actually isn't a constant (weird!), we can't do
3498 anything. Otherwise, handle the two most common cases:
3499 extracting a word from a multi-word constant, and
3500 extracting the low-order bits. Other cases don't seem
3501 common enough to worry about. */
3502 if (! CONSTANT_P (constant
))
3505 if (GET_MODE_CLASS (mode
) == MODE_INT
3506 && GET_MODE_SIZE (mode
) == UNITS_PER_WORD
3507 && offset
% UNITS_PER_WORD
== 0
3508 && (new = operand_subword (constant
,
3509 offset
/ UNITS_PER_WORD
,
3510 0, const_mode
)) != 0)
3513 if (((BYTES_BIG_ENDIAN
3514 && offset
== GET_MODE_SIZE (GET_MODE (constant
)) - 1)
3515 || (! BYTES_BIG_ENDIAN
&& offset
== 0))
3516 && (new = gen_lowpart (mode
, constant
)) != 0)
3520 /* If this is a reference to a label at a known position in a jump
3521 table, we also know its value. */
3522 if (base
&& GET_CODE (base
) == LABEL_REF
)
3524 rtx label
= XEXP (base
, 0);
3525 rtx table_insn
= NEXT_INSN (label
);
3527 if (table_insn
&& JUMP_P (table_insn
)
3528 && GET_CODE (PATTERN (table_insn
)) == ADDR_VEC
)
3530 rtx table
= PATTERN (table_insn
);
3533 && (offset
/ GET_MODE_SIZE (GET_MODE (table
))
3534 < XVECLEN (table
, 0)))
3537 (table
, 0, offset
/ GET_MODE_SIZE (GET_MODE (table
)));
3540 /* If we have an insn that loads the label from the
3541 jumptable into a reg, we don't want to set the reg
3542 to the label, because this may cause a reference to
3543 the label to remain after the label is removed in
3544 some very obscure cases (PR middle-end/18628). */
3548 set
= single_set (insn
);
3550 if (! set
|| SET_SRC (set
) != x
)
3553 /* If it's a jump, it's safe to reference the label. */
3554 if (SET_DEST (set
) == pc_rtx
)
3560 if (table_insn
&& JUMP_P (table_insn
)
3561 && GET_CODE (PATTERN (table_insn
)) == ADDR_DIFF_VEC
)
3563 rtx table
= PATTERN (table_insn
);
3566 && (offset
/ GET_MODE_SIZE (GET_MODE (table
))
3567 < XVECLEN (table
, 1)))
3569 offset
/= GET_MODE_SIZE (GET_MODE (table
));
3570 new = gen_rtx_MINUS (Pmode
, XVECEXP (table
, 1, offset
),
3573 if (GET_MODE (table
) != Pmode
)
3574 new = gen_rtx_TRUNCATE (GET_MODE (table
), new);
3576 /* Indicate this is a constant. This isn't a valid
3577 form of CONST, but it will only be used to fold the
3578 next insns and then discarded, so it should be
3581 Note this expression must be explicitly discarded,
3582 by cse_insn, else it may end up in a REG_EQUAL note
3583 and "escape" to cause problems elsewhere. */
3584 return gen_rtx_CONST (GET_MODE (new), new);
3593 /* If X is a nontrivial arithmetic operation on an argument
3594 for which a constant value can be determined, return
3595 the result of operating on that value, as a constant.
3596 Otherwise, return X, possibly with one or more operands
3597 modified by recursive calls to this function.
3599 If X is a register whose contents are known, we do NOT
3600 return those contents here. equiv_constant is called to
3603 INSN is the insn that we may be modifying. If it is 0, make a copy
3604 of X before modifying it. */
3607 fold_rtx (rtx x
, rtx insn
)
3610 enum machine_mode mode
;
3617 /* Folded equivalents of first two operands of X. */
3621 /* Constant equivalents of first three operands of X;
3622 0 when no such equivalent is known. */
3627 /* The mode of the first operand of X. We need this for sign and zero
3629 enum machine_mode mode_arg0
;
3634 mode
= GET_MODE (x
);
3635 code
= GET_CODE (x
);
3646 /* No use simplifying an EXPR_LIST
3647 since they are used only for lists of args
3648 in a function call's REG_EQUAL note. */
3654 return prev_insn_cc0
;
3658 return fold_rtx_subreg (x
, insn
);
3662 /* If we have (NOT Y), see if Y is known to be (NOT Z).
3663 If so, (NOT Y) simplifies to Z. Similarly for NEG. */
3664 new = lookup_as_function (XEXP (x
, 0), code
);
3666 return fold_rtx (copy_rtx (XEXP (new, 0)), insn
);
3670 return fold_rtx_mem (x
, insn
);
3672 #ifdef NO_FUNCTION_CSE
3674 if (CONSTANT_P (XEXP (XEXP (x
, 0), 0)))
3682 for (i
= ASM_OPERANDS_INPUT_LENGTH (x
) - 1; i
>= 0; i
--)
3683 validate_change (insn
, &ASM_OPERANDS_INPUT (x
, i
),
3684 fold_rtx (ASM_OPERANDS_INPUT (x
, i
), insn
), 0);
3695 mode_arg0
= VOIDmode
;
3697 /* Try folding our operands.
3698 Then see which ones have constant values known. */
3700 fmt
= GET_RTX_FORMAT (code
);
3701 for (i
= GET_RTX_LENGTH (code
) - 1; i
>= 0; i
--)
3704 rtx arg
= XEXP (x
, i
);
3705 rtx folded_arg
= arg
, const_arg
= 0;
3706 enum machine_mode mode_arg
= GET_MODE (arg
);
3707 rtx cheap_arg
, expensive_arg
;
3708 rtx replacements
[2];
3710 int old_cost
= COST_IN (XEXP (x
, i
), code
);
3712 /* Most arguments are cheap, so handle them specially. */
3713 switch (GET_CODE (arg
))
3716 /* This is the same as calling equiv_constant; it is duplicated
3718 if (REGNO_QTY_VALID_P (REGNO (arg
)))
3720 int arg_q
= REG_QTY (REGNO (arg
));
3721 struct qty_table_elem
*arg_ent
= &qty_table
[arg_q
];
3723 if (arg_ent
->const_rtx
!= NULL_RTX
3724 && !REG_P (arg_ent
->const_rtx
)
3725 && GET_CODE (arg_ent
->const_rtx
) != PLUS
)
3727 = gen_lowpart (GET_MODE (arg
),
3728 arg_ent
->const_rtx
);
3743 folded_arg
= prev_insn_cc0
;
3744 mode_arg
= prev_insn_cc0_mode
;
3745 const_arg
= equiv_constant (folded_arg
);
3750 folded_arg
= fold_rtx (arg
, insn
);
3751 const_arg
= equiv_constant (folded_arg
);
3754 /* For the first three operands, see if the operand
3755 is constant or equivalent to a constant. */
3759 folded_arg0
= folded_arg
;
3760 const_arg0
= const_arg
;
3761 mode_arg0
= mode_arg
;
3764 folded_arg1
= folded_arg
;
3765 const_arg1
= const_arg
;
3768 const_arg2
= const_arg
;
3772 /* Pick the least expensive of the folded argument and an
3773 equivalent constant argument. */
3774 if (const_arg
== 0 || const_arg
== folded_arg
3775 || COST_IN (const_arg
, code
) > COST_IN (folded_arg
, code
))
3776 cheap_arg
= folded_arg
, expensive_arg
= const_arg
;
3778 cheap_arg
= const_arg
, expensive_arg
= folded_arg
;
3780 /* Try to replace the operand with the cheapest of the two
3781 possibilities. If it doesn't work and this is either of the first
3782 two operands of a commutative operation, try swapping them.
3783 If THAT fails, try the more expensive, provided it is cheaper
3784 than what is already there. */
3786 if (cheap_arg
== XEXP (x
, i
))
3789 if (insn
== 0 && ! copied
)
3795 /* Order the replacements from cheapest to most expensive. */
3796 replacements
[0] = cheap_arg
;
3797 replacements
[1] = expensive_arg
;
3799 for (j
= 0; j
< 2 && replacements
[j
]; j
++)
3801 int new_cost
= COST_IN (replacements
[j
], code
);
3803 /* Stop if what existed before was cheaper. Prefer constants
3804 in the case of a tie. */
3805 if (new_cost
> old_cost
3806 || (new_cost
== old_cost
&& CONSTANT_P (XEXP (x
, i
))))
3809 /* It's not safe to substitute the operand of a conversion
3810 operator with a constant, as the conversion's identity
3811 depends upon the mode of its operand. This optimization
3812 is handled by the call to simplify_unary_operation. */
3813 if (GET_RTX_CLASS (code
) == RTX_UNARY
3814 && GET_MODE (replacements
[j
]) != mode_arg0
3815 && (code
== ZERO_EXTEND
3816 || code
== SIGN_EXTEND
3818 || code
== FLOAT_TRUNCATE
3819 || code
== FLOAT_EXTEND
3822 || code
== UNSIGNED_FLOAT
3823 || code
== UNSIGNED_FIX
))
3826 if (validate_change (insn
, &XEXP (x
, i
), replacements
[j
], 0))
3829 if (GET_RTX_CLASS (code
) == RTX_COMM_COMPARE
3830 || GET_RTX_CLASS (code
) == RTX_COMM_ARITH
)
3832 validate_change (insn
, &XEXP (x
, i
), XEXP (x
, 1 - i
), 1);
3833 validate_change (insn
, &XEXP (x
, 1 - i
), replacements
[j
], 1);
3835 if (apply_change_group ())
3837 /* Swap them back to be invalid so that this loop can
3838 continue and flag them to be swapped back later. */
3841 tem
= XEXP (x
, 0); XEXP (x
, 0) = XEXP (x
, 1);
3853 /* Don't try to fold inside of a vector of expressions.
3854 Doing nothing is harmless. */
3858 /* If a commutative operation, place a constant integer as the second
3859 operand unless the first operand is also a constant integer. Otherwise,
3860 place any constant second unless the first operand is also a constant. */
3862 if (COMMUTATIVE_P (x
))
3865 || swap_commutative_operands_p (const_arg0
? const_arg0
3867 const_arg1
? const_arg1
3870 rtx tem
= XEXP (x
, 0);
3872 if (insn
== 0 && ! copied
)
3878 validate_change (insn
, &XEXP (x
, 0), XEXP (x
, 1), 1);
3879 validate_change (insn
, &XEXP (x
, 1), tem
, 1);
3880 if (apply_change_group ())
3882 tem
= const_arg0
, const_arg0
= const_arg1
, const_arg1
= tem
;
3883 tem
= folded_arg0
, folded_arg0
= folded_arg1
, folded_arg1
= tem
;
3888 /* If X is an arithmetic operation, see if we can simplify it. */
3890 switch (GET_RTX_CLASS (code
))
3896 /* We can't simplify extension ops unless we know the
3898 if ((code
== ZERO_EXTEND
|| code
== SIGN_EXTEND
)
3899 && mode_arg0
== VOIDmode
)
3902 /* If we had a CONST, strip it off and put it back later if we
3904 if (const_arg0
!= 0 && GET_CODE (const_arg0
) == CONST
)
3905 is_const
= 1, const_arg0
= XEXP (const_arg0
, 0);
3907 new = simplify_unary_operation (code
, mode
,
3908 const_arg0
? const_arg0
: folded_arg0
,
3910 /* NEG of PLUS could be converted into MINUS, but that causes
3911 expressions of the form
3912 (CONST (MINUS (CONST_INT) (SYMBOL_REF)))
3913 which many ports mistakenly treat as LEGITIMATE_CONSTANT_P.
3914 FIXME: those ports should be fixed. */
3915 if (new != 0 && is_const
3916 && GET_CODE (new) == PLUS
3917 && (GET_CODE (XEXP (new, 0)) == SYMBOL_REF
3918 || GET_CODE (XEXP (new, 0)) == LABEL_REF
)
3919 && GET_CODE (XEXP (new, 1)) == CONST_INT
)
3920 new = gen_rtx_CONST (mode
, new);
3925 case RTX_COMM_COMPARE
:
3926 /* See what items are actually being compared and set FOLDED_ARG[01]
3927 to those values and CODE to the actual comparison code. If any are
3928 constant, set CONST_ARG0 and CONST_ARG1 appropriately. We needn't
3929 do anything if both operands are already known to be constant. */
3931 /* ??? Vector mode comparisons are not supported yet. */
3932 if (VECTOR_MODE_P (mode
))
3935 if (const_arg0
== 0 || const_arg1
== 0)
3937 struct table_elt
*p0
, *p1
;
3938 rtx true_rtx
= const_true_rtx
, false_rtx
= const0_rtx
;
3939 enum machine_mode mode_arg1
;
3941 #ifdef FLOAT_STORE_FLAG_VALUE
3942 if (GET_MODE_CLASS (mode
) == MODE_FLOAT
)
3944 true_rtx
= (CONST_DOUBLE_FROM_REAL_VALUE
3945 (FLOAT_STORE_FLAG_VALUE (mode
), mode
));
3946 false_rtx
= CONST0_RTX (mode
);
3950 code
= find_comparison_args (code
, &folded_arg0
, &folded_arg1
,
3951 &mode_arg0
, &mode_arg1
);
3953 /* If the mode is VOIDmode or a MODE_CC mode, we don't know
3954 what kinds of things are being compared, so we can't do
3955 anything with this comparison. */
3957 if (mode_arg0
== VOIDmode
|| GET_MODE_CLASS (mode_arg0
) == MODE_CC
)
3960 const_arg0
= equiv_constant (folded_arg0
);
3961 const_arg1
= equiv_constant (folded_arg1
);
3963 /* If we do not now have two constants being compared, see
3964 if we can nevertheless deduce some things about the
3966 if (const_arg0
== 0 || const_arg1
== 0)
3968 /* Some addresses are known to be nonzero. We don't know
3969 their sign, but equality comparisons are known. */
3970 if (const_arg1
== const0_rtx
3971 && nonzero_address_p (folded_arg0
))
3975 else if (code
== NE
)
3979 /* See if the two operands are the same. */
3981 if (folded_arg0
== folded_arg1
3982 || (REG_P (folded_arg0
)
3983 && REG_P (folded_arg1
)
3984 && (REG_QTY (REGNO (folded_arg0
))
3985 == REG_QTY (REGNO (folded_arg1
))))
3986 || ((p0
= lookup (folded_arg0
,
3987 SAFE_HASH (folded_arg0
, mode_arg0
),
3989 && (p1
= lookup (folded_arg1
,
3990 SAFE_HASH (folded_arg1
, mode_arg0
),
3992 && p0
->first_same_value
== p1
->first_same_value
))
3994 /* Sadly two equal NaNs are not equivalent. */
3995 if (!HONOR_NANS (mode_arg0
))
3996 return ((code
== EQ
|| code
== LE
|| code
== GE
3997 || code
== LEU
|| code
== GEU
|| code
== UNEQ
3998 || code
== UNLE
|| code
== UNGE
4000 ? true_rtx
: false_rtx
);
4001 /* Take care for the FP compares we can resolve. */
4002 if (code
== UNEQ
|| code
== UNLE
|| code
== UNGE
)
4004 if (code
== LTGT
|| code
== LT
|| code
== GT
)
4008 /* If FOLDED_ARG0 is a register, see if the comparison we are
4009 doing now is either the same as we did before or the reverse
4010 (we only check the reverse if not floating-point). */
4011 else if (REG_P (folded_arg0
))
4013 int qty
= REG_QTY (REGNO (folded_arg0
));
4015 if (REGNO_QTY_VALID_P (REGNO (folded_arg0
)))
4017 struct qty_table_elem
*ent
= &qty_table
[qty
];
4019 if ((comparison_dominates_p (ent
->comparison_code
, code
)
4020 || (! FLOAT_MODE_P (mode_arg0
)
4021 && comparison_dominates_p (ent
->comparison_code
,
4022 reverse_condition (code
))))
4023 && (rtx_equal_p (ent
->comparison_const
, folded_arg1
)
4025 && rtx_equal_p (ent
->comparison_const
,
4027 || (REG_P (folded_arg1
)
4028 && (REG_QTY (REGNO (folded_arg1
)) == ent
->comparison_qty
))))
4029 return (comparison_dominates_p (ent
->comparison_code
, code
)
4030 ? true_rtx
: false_rtx
);
4036 /* If we are comparing against zero, see if the first operand is
4037 equivalent to an IOR with a constant. If so, we may be able to
4038 determine the result of this comparison. */
4040 if (const_arg1
== const0_rtx
)
4042 rtx y
= lookup_as_function (folded_arg0
, IOR
);
4046 && (inner_const
= equiv_constant (XEXP (y
, 1))) != 0
4047 && GET_CODE (inner_const
) == CONST_INT
4048 && INTVAL (inner_const
) != 0)
4050 int sign_bitnum
= GET_MODE_BITSIZE (mode_arg0
) - 1;
4051 int has_sign
= (HOST_BITS_PER_WIDE_INT
>= sign_bitnum
4052 && (INTVAL (inner_const
)
4053 & ((HOST_WIDE_INT
) 1 << sign_bitnum
)));
4054 rtx true_rtx
= const_true_rtx
, false_rtx
= const0_rtx
;
4056 #ifdef FLOAT_STORE_FLAG_VALUE
4057 if (GET_MODE_CLASS (mode
) == MODE_FLOAT
)
4059 true_rtx
= (CONST_DOUBLE_FROM_REAL_VALUE
4060 (FLOAT_STORE_FLAG_VALUE (mode
), mode
));
4061 false_rtx
= CONST0_RTX (mode
);
4086 rtx op0
= const_arg0
? const_arg0
: folded_arg0
;
4087 rtx op1
= const_arg1
? const_arg1
: folded_arg1
;
4088 new = simplify_relational_operation (code
, mode
, mode_arg0
, op0
, op1
);
4093 case RTX_COMM_ARITH
:
4097 /* If the second operand is a LABEL_REF, see if the first is a MINUS
4098 with that LABEL_REF as its second operand. If so, the result is
4099 the first operand of that MINUS. This handles switches with an
4100 ADDR_DIFF_VEC table. */
4101 if (const_arg1
&& GET_CODE (const_arg1
) == LABEL_REF
)
4104 = GET_CODE (folded_arg0
) == MINUS
? folded_arg0
4105 : lookup_as_function (folded_arg0
, MINUS
);
4107 if (y
!= 0 && GET_CODE (XEXP (y
, 1)) == LABEL_REF
4108 && XEXP (XEXP (y
, 1), 0) == XEXP (const_arg1
, 0))
4111 /* Now try for a CONST of a MINUS like the above. */
4112 if ((y
= (GET_CODE (folded_arg0
) == CONST
? folded_arg0
4113 : lookup_as_function (folded_arg0
, CONST
))) != 0
4114 && GET_CODE (XEXP (y
, 0)) == MINUS
4115 && GET_CODE (XEXP (XEXP (y
, 0), 1)) == LABEL_REF
4116 && XEXP (XEXP (XEXP (y
, 0), 1), 0) == XEXP (const_arg1
, 0))
4117 return XEXP (XEXP (y
, 0), 0);
4120 /* Likewise if the operands are in the other order. */
4121 if (const_arg0
&& GET_CODE (const_arg0
) == LABEL_REF
)
4124 = GET_CODE (folded_arg1
) == MINUS
? folded_arg1
4125 : lookup_as_function (folded_arg1
, MINUS
);
4127 if (y
!= 0 && GET_CODE (XEXP (y
, 1)) == LABEL_REF
4128 && XEXP (XEXP (y
, 1), 0) == XEXP (const_arg0
, 0))
4131 /* Now try for a CONST of a MINUS like the above. */
4132 if ((y
= (GET_CODE (folded_arg1
) == CONST
? folded_arg1
4133 : lookup_as_function (folded_arg1
, CONST
))) != 0
4134 && GET_CODE (XEXP (y
, 0)) == MINUS
4135 && GET_CODE (XEXP (XEXP (y
, 0), 1)) == LABEL_REF
4136 && XEXP (XEXP (XEXP (y
, 0), 1), 0) == XEXP (const_arg0
, 0))
4137 return XEXP (XEXP (y
, 0), 0);
4140 /* If second operand is a register equivalent to a negative
4141 CONST_INT, see if we can find a register equivalent to the
4142 positive constant. Make a MINUS if so. Don't do this for
4143 a non-negative constant since we might then alternate between
4144 choosing positive and negative constants. Having the positive
4145 constant previously-used is the more common case. Be sure
4146 the resulting constant is non-negative; if const_arg1 were
4147 the smallest negative number this would overflow: depending
4148 on the mode, this would either just be the same value (and
4149 hence not save anything) or be incorrect. */
4150 if (const_arg1
!= 0 && GET_CODE (const_arg1
) == CONST_INT
4151 && INTVAL (const_arg1
) < 0
4152 /* This used to test
4154 -INTVAL (const_arg1) >= 0
4156 But The Sun V5.0 compilers mis-compiled that test. So
4157 instead we test for the problematic value in a more direct
4158 manner and hope the Sun compilers get it correct. */
4159 && INTVAL (const_arg1
) !=
4160 ((HOST_WIDE_INT
) 1 << (HOST_BITS_PER_WIDE_INT
- 1))
4161 && REG_P (folded_arg1
))
4163 rtx new_const
= GEN_INT (-INTVAL (const_arg1
));
4165 = lookup (new_const
, SAFE_HASH (new_const
, mode
), mode
);
4168 for (p
= p
->first_same_value
; p
; p
= p
->next_same_value
)
4170 return simplify_gen_binary (MINUS
, mode
, folded_arg0
,
4171 canon_reg (p
->exp
, NULL_RTX
));
4176 /* If we have (MINUS Y C), see if Y is known to be (PLUS Z C2).
4177 If so, produce (PLUS Z C2-C). */
4178 if (const_arg1
!= 0 && GET_CODE (const_arg1
) == CONST_INT
)
4180 rtx y
= lookup_as_function (XEXP (x
, 0), PLUS
);
4181 if (y
&& GET_CODE (XEXP (y
, 1)) == CONST_INT
)
4182 return fold_rtx (plus_constant (copy_rtx (y
),
4183 -INTVAL (const_arg1
)),
4190 case SMIN
: case SMAX
: case UMIN
: case UMAX
:
4191 case IOR
: case AND
: case XOR
:
4193 case ASHIFT
: case LSHIFTRT
: case ASHIFTRT
:
4194 /* If we have (<op> <reg> <const_int>) for an associative OP and REG
4195 is known to be of similar form, we may be able to replace the
4196 operation with a combined operation. This may eliminate the
4197 intermediate operation if every use is simplified in this way.
4198 Note that the similar optimization done by combine.c only works
4199 if the intermediate operation's result has only one reference. */
4201 if (REG_P (folded_arg0
)
4202 && const_arg1
&& GET_CODE (const_arg1
) == CONST_INT
)
4205 = (code
== ASHIFT
|| code
== ASHIFTRT
|| code
== LSHIFTRT
);
4206 rtx y
= lookup_as_function (folded_arg0
, code
);
4208 enum rtx_code associate_code
;
4212 || 0 == (inner_const
4213 = equiv_constant (fold_rtx (XEXP (y
, 1), 0)))
4214 || GET_CODE (inner_const
) != CONST_INT
4215 /* If we have compiled a statement like
4216 "if (x == (x & mask1))", and now are looking at
4217 "x & mask2", we will have a case where the first operand
4218 of Y is the same as our first operand. Unless we detect
4219 this case, an infinite loop will result. */
4220 || XEXP (y
, 0) == folded_arg0
)
4223 /* Don't associate these operations if they are a PLUS with the
4224 same constant and it is a power of two. These might be doable
4225 with a pre- or post-increment. Similarly for two subtracts of
4226 identical powers of two with post decrement. */
4228 if (code
== PLUS
&& const_arg1
== inner_const
4229 && ((HAVE_PRE_INCREMENT
4230 && exact_log2 (INTVAL (const_arg1
)) >= 0)
4231 || (HAVE_POST_INCREMENT
4232 && exact_log2 (INTVAL (const_arg1
)) >= 0)
4233 || (HAVE_PRE_DECREMENT
4234 && exact_log2 (- INTVAL (const_arg1
)) >= 0)
4235 || (HAVE_POST_DECREMENT
4236 && exact_log2 (- INTVAL (const_arg1
)) >= 0)))
4239 /* Compute the code used to compose the constants. For example,
4240 A-C1-C2 is A-(C1 + C2), so if CODE == MINUS, we want PLUS. */
4242 associate_code
= (is_shift
|| code
== MINUS
? PLUS
: code
);
4244 new_const
= simplify_binary_operation (associate_code
, mode
,
4245 const_arg1
, inner_const
);
4250 /* If we are associating shift operations, don't let this
4251 produce a shift of the size of the object or larger.
4252 This could occur when we follow a sign-extend by a right
4253 shift on a machine that does a sign-extend as a pair
4256 if (is_shift
&& GET_CODE (new_const
) == CONST_INT
4257 && INTVAL (new_const
) >= GET_MODE_BITSIZE (mode
))
4259 /* As an exception, we can turn an ASHIFTRT of this
4260 form into a shift of the number of bits - 1. */
4261 if (code
== ASHIFTRT
)
4262 new_const
= GEN_INT (GET_MODE_BITSIZE (mode
) - 1);
4267 y
= copy_rtx (XEXP (y
, 0));
4269 /* If Y contains our first operand (the most common way this
4270 can happen is if Y is a MEM), we would do into an infinite
4271 loop if we tried to fold it. So don't in that case. */
4273 if (! reg_mentioned_p (folded_arg0
, y
))
4274 y
= fold_rtx (y
, insn
);
4276 return simplify_gen_binary (code
, mode
, y
, new_const
);
4280 case DIV
: case UDIV
:
4281 /* ??? The associative optimization performed immediately above is
4282 also possible for DIV and UDIV using associate_code of MULT.
4283 However, we would need extra code to verify that the
4284 multiplication does not overflow, that is, there is no overflow
4285 in the calculation of new_const. */
4292 new = simplify_binary_operation (code
, mode
,
4293 const_arg0
? const_arg0
: folded_arg0
,
4294 const_arg1
? const_arg1
: folded_arg1
);
4298 /* (lo_sum (high X) X) is simply X. */
4299 if (code
== LO_SUM
&& const_arg0
!= 0
4300 && GET_CODE (const_arg0
) == HIGH
4301 && rtx_equal_p (XEXP (const_arg0
, 0), const_arg1
))
4306 case RTX_BITFIELD_OPS
:
4307 new = simplify_ternary_operation (code
, mode
, mode_arg0
,
4308 const_arg0
? const_arg0
: folded_arg0
,
4309 const_arg1
? const_arg1
: folded_arg1
,
4310 const_arg2
? const_arg2
: XEXP (x
, 2));
4317 return new ? new : x
;
4320 /* Return a constant value currently equivalent to X.
4321 Return 0 if we don't know one. */
4324 equiv_constant (rtx x
)
4327 && REGNO_QTY_VALID_P (REGNO (x
)))
4329 int x_q
= REG_QTY (REGNO (x
));
4330 struct qty_table_elem
*x_ent
= &qty_table
[x_q
];
4332 if (x_ent
->const_rtx
)
4333 x
= gen_lowpart (GET_MODE (x
), x_ent
->const_rtx
);
4336 if (x
== 0 || CONSTANT_P (x
))
4339 /* If X is a MEM, try to fold it outside the context of any insn to see if
4340 it might be equivalent to a constant. That handles the case where it
4341 is a constant-pool reference. Then try to look it up in the hash table
4342 in case it is something whose value we have seen before. */
4346 struct table_elt
*elt
;
4348 x
= fold_rtx (x
, NULL_RTX
);
4352 elt
= lookup (x
, SAFE_HASH (x
, GET_MODE (x
)), GET_MODE (x
));
4356 for (elt
= elt
->first_same_value
; elt
; elt
= elt
->next_same_value
)
4357 if (elt
->is_const
&& CONSTANT_P (elt
->exp
))
4364 /* Given INSN, a jump insn, PATH_TAKEN indicates if we are following the "taken"
4365 branch. It will be zero if not.
4367 In certain cases, this can cause us to add an equivalence. For example,
4368 if we are following the taken case of
4370 we can add the fact that `i' and '2' are now equivalent.
4372 In any case, we can record that this comparison was passed. If the same
4373 comparison is seen later, we will know its value. */
4376 record_jump_equiv (rtx insn
, int taken
)
4378 int cond_known_true
;
4381 enum machine_mode mode
, mode0
, mode1
;
4382 int reversed_nonequality
= 0;
4385 /* Ensure this is the right kind of insn. */
4386 if (! any_condjump_p (insn
))
4388 set
= pc_set (insn
);
4390 /* See if this jump condition is known true or false. */
4392 cond_known_true
= (XEXP (SET_SRC (set
), 2) == pc_rtx
);
4394 cond_known_true
= (XEXP (SET_SRC (set
), 1) == pc_rtx
);
4396 /* Get the type of comparison being done and the operands being compared.
4397 If we had to reverse a non-equality condition, record that fact so we
4398 know that it isn't valid for floating-point. */
4399 code
= GET_CODE (XEXP (SET_SRC (set
), 0));
4400 op0
= fold_rtx (XEXP (XEXP (SET_SRC (set
), 0), 0), insn
);
4401 op1
= fold_rtx (XEXP (XEXP (SET_SRC (set
), 0), 1), insn
);
4403 code
= find_comparison_args (code
, &op0
, &op1
, &mode0
, &mode1
);
4404 if (! cond_known_true
)
4406 code
= reversed_comparison_code_parts (code
, op0
, op1
, insn
);
4408 /* Don't remember if we can't find the inverse. */
4409 if (code
== UNKNOWN
)
4413 /* The mode is the mode of the non-constant. */
4415 if (mode1
!= VOIDmode
)
4418 record_jump_cond (code
, mode
, op0
, op1
, reversed_nonequality
);
4421 /* Yet another form of subreg creation. In this case, we want something in
4422 MODE, and we should assume OP has MODE iff it is naturally modeless. */
4425 record_jump_cond_subreg (enum machine_mode mode
, rtx op
)
4427 enum machine_mode op_mode
= GET_MODE (op
);
4428 if (op_mode
== mode
|| op_mode
== VOIDmode
)
4430 return lowpart_subreg (mode
, op
, op_mode
);
4433 /* We know that comparison CODE applied to OP0 and OP1 in MODE is true.
4434 REVERSED_NONEQUALITY is nonzero if CODE had to be swapped.
4435 Make any useful entries we can with that information. Called from
4436 above function and called recursively. */
4439 record_jump_cond (enum rtx_code code
, enum machine_mode mode
, rtx op0
,
4440 rtx op1
, int reversed_nonequality
)
4442 unsigned op0_hash
, op1_hash
;
4443 int op0_in_memory
, op1_in_memory
;
4444 struct table_elt
*op0_elt
, *op1_elt
;
4446 /* If OP0 and OP1 are known equal, and either is a paradoxical SUBREG,
4447 we know that they are also equal in the smaller mode (this is also
4448 true for all smaller modes whether or not there is a SUBREG, but
4449 is not worth testing for with no SUBREG). */
4451 /* Note that GET_MODE (op0) may not equal MODE. */
4452 if (code
== EQ
&& GET_CODE (op0
) == SUBREG
4453 && (GET_MODE_SIZE (GET_MODE (op0
))
4454 > GET_MODE_SIZE (GET_MODE (SUBREG_REG (op0
)))))
4456 enum machine_mode inner_mode
= GET_MODE (SUBREG_REG (op0
));
4457 rtx tem
= record_jump_cond_subreg (inner_mode
, op1
);
4459 record_jump_cond (code
, mode
, SUBREG_REG (op0
), tem
,
4460 reversed_nonequality
);
4463 if (code
== EQ
&& GET_CODE (op1
) == SUBREG
4464 && (GET_MODE_SIZE (GET_MODE (op1
))
4465 > GET_MODE_SIZE (GET_MODE (SUBREG_REG (op1
)))))
4467 enum machine_mode inner_mode
= GET_MODE (SUBREG_REG (op1
));
4468 rtx tem
= record_jump_cond_subreg (inner_mode
, op0
);
4470 record_jump_cond (code
, mode
, SUBREG_REG (op1
), tem
,
4471 reversed_nonequality
);
4474 /* Similarly, if this is an NE comparison, and either is a SUBREG
4475 making a smaller mode, we know the whole thing is also NE. */
4477 /* Note that GET_MODE (op0) may not equal MODE;
4478 if we test MODE instead, we can get an infinite recursion
4479 alternating between two modes each wider than MODE. */
4481 if (code
== NE
&& GET_CODE (op0
) == SUBREG
4482 && subreg_lowpart_p (op0
)
4483 && (GET_MODE_SIZE (GET_MODE (op0
))
4484 < GET_MODE_SIZE (GET_MODE (SUBREG_REG (op0
)))))
4486 enum machine_mode inner_mode
= GET_MODE (SUBREG_REG (op0
));
4487 rtx tem
= record_jump_cond_subreg (inner_mode
, op1
);
4489 record_jump_cond (code
, mode
, SUBREG_REG (op0
), tem
,
4490 reversed_nonequality
);
4493 if (code
== NE
&& GET_CODE (op1
) == SUBREG
4494 && subreg_lowpart_p (op1
)
4495 && (GET_MODE_SIZE (GET_MODE (op1
))
4496 < GET_MODE_SIZE (GET_MODE (SUBREG_REG (op1
)))))
4498 enum machine_mode inner_mode
= GET_MODE (SUBREG_REG (op1
));
4499 rtx tem
= record_jump_cond_subreg (inner_mode
, op0
);
4501 record_jump_cond (code
, mode
, SUBREG_REG (op1
), tem
,
4502 reversed_nonequality
);
4505 /* Hash both operands. */
4508 hash_arg_in_memory
= 0;
4509 op0_hash
= HASH (op0
, mode
);
4510 op0_in_memory
= hash_arg_in_memory
;
4516 hash_arg_in_memory
= 0;
4517 op1_hash
= HASH (op1
, mode
);
4518 op1_in_memory
= hash_arg_in_memory
;
4523 /* Look up both operands. */
4524 op0_elt
= lookup (op0
, op0_hash
, mode
);
4525 op1_elt
= lookup (op1
, op1_hash
, mode
);
4527 /* If both operands are already equivalent or if they are not in the
4528 table but are identical, do nothing. */
4529 if ((op0_elt
!= 0 && op1_elt
!= 0
4530 && op0_elt
->first_same_value
== op1_elt
->first_same_value
)
4531 || op0
== op1
|| rtx_equal_p (op0
, op1
))
4534 /* If we aren't setting two things equal all we can do is save this
4535 comparison. Similarly if this is floating-point. In the latter
4536 case, OP1 might be zero and both -0.0 and 0.0 are equal to it.
4537 If we record the equality, we might inadvertently delete code
4538 whose intent was to change -0 to +0. */
4540 if (code
!= EQ
|| FLOAT_MODE_P (GET_MODE (op0
)))
4542 struct qty_table_elem
*ent
;
4545 /* If we reversed a floating-point comparison, if OP0 is not a
4546 register, or if OP1 is neither a register or constant, we can't
4550 op1
= equiv_constant (op1
);
4552 if ((reversed_nonequality
&& FLOAT_MODE_P (mode
))
4553 || !REG_P (op0
) || op1
== 0)
4556 /* Put OP0 in the hash table if it isn't already. This gives it a
4557 new quantity number. */
4560 if (insert_regs (op0
, NULL
, 0))
4562 rehash_using_reg (op0
);
4563 op0_hash
= HASH (op0
, mode
);
4565 /* If OP0 is contained in OP1, this changes its hash code
4566 as well. Faster to rehash than to check, except
4567 for the simple case of a constant. */
4568 if (! CONSTANT_P (op1
))
4569 op1_hash
= HASH (op1
,mode
);
4572 op0_elt
= insert (op0
, NULL
, op0_hash
, mode
);
4573 op0_elt
->in_memory
= op0_in_memory
;
4576 qty
= REG_QTY (REGNO (op0
));
4577 ent
= &qty_table
[qty
];
4579 ent
->comparison_code
= code
;
4582 /* Look it up again--in case op0 and op1 are the same. */
4583 op1_elt
= lookup (op1
, op1_hash
, mode
);
4585 /* Put OP1 in the hash table so it gets a new quantity number. */
4588 if (insert_regs (op1
, NULL
, 0))
4590 rehash_using_reg (op1
);
4591 op1_hash
= HASH (op1
, mode
);
4594 op1_elt
= insert (op1
, NULL
, op1_hash
, mode
);
4595 op1_elt
->in_memory
= op1_in_memory
;
4598 ent
->comparison_const
= NULL_RTX
;
4599 ent
->comparison_qty
= REG_QTY (REGNO (op1
));
4603 ent
->comparison_const
= op1
;
4604 ent
->comparison_qty
= -1;
4610 /* If either side is still missing an equivalence, make it now,
4611 then merge the equivalences. */
4615 if (insert_regs (op0
, NULL
, 0))
4617 rehash_using_reg (op0
);
4618 op0_hash
= HASH (op0
, mode
);
4621 op0_elt
= insert (op0
, NULL
, op0_hash
, mode
);
4622 op0_elt
->in_memory
= op0_in_memory
;
4627 if (insert_regs (op1
, NULL
, 0))
4629 rehash_using_reg (op1
);
4630 op1_hash
= HASH (op1
, mode
);
4633 op1_elt
= insert (op1
, NULL
, op1_hash
, mode
);
4634 op1_elt
->in_memory
= op1_in_memory
;
4637 merge_equiv_classes (op0_elt
, op1_elt
);
4640 /* CSE processing for one instruction.
4641 First simplify sources and addresses of all assignments
4642 in the instruction, using previously-computed equivalents values.
4643 Then install the new sources and destinations in the table
4644 of available values.
4646 If LIBCALL_INSN is nonzero, don't record any equivalence made in
4647 the insn. It means that INSN is inside libcall block. In this
4648 case LIBCALL_INSN is the corresponding insn with REG_LIBCALL. */
4650 /* Data on one SET contained in the instruction. */
4654 /* The SET rtx itself. */
4656 /* The SET_SRC of the rtx (the original value, if it is changing). */
4658 /* The hash-table element for the SET_SRC of the SET. */
4659 struct table_elt
*src_elt
;
4660 /* Hash value for the SET_SRC. */
4662 /* Hash value for the SET_DEST. */
4664 /* The SET_DEST, with SUBREG, etc., stripped. */
4666 /* Nonzero if the SET_SRC is in memory. */
4668 /* Nonzero if the SET_SRC contains something
4669 whose value cannot be predicted and understood. */
4671 /* Original machine mode, in case it becomes a CONST_INT.
4672 The size of this field should match the size of the mode
4673 field of struct rtx_def (see rtl.h). */
4674 ENUM_BITFIELD(machine_mode
) mode
: 8;
4675 /* A constant equivalent for SET_SRC, if any. */
4677 /* Original SET_SRC value used for libcall notes. */
4679 /* Hash value of constant equivalent for SET_SRC. */
4680 unsigned src_const_hash
;
4681 /* Table entry for constant equivalent for SET_SRC, if any. */
4682 struct table_elt
*src_const_elt
;
4686 cse_insn (rtx insn
, rtx libcall_insn
)
4688 rtx x
= PATTERN (insn
);
4694 /* Records what this insn does to set CC0. */
4695 rtx this_insn_cc0
= 0;
4696 enum machine_mode this_insn_cc0_mode
= VOIDmode
;
4700 struct table_elt
*src_eqv_elt
= 0;
4701 int src_eqv_volatile
= 0;
4702 int src_eqv_in_memory
= 0;
4703 unsigned src_eqv_hash
= 0;
4705 struct set
*sets
= (struct set
*) 0;
4709 /* Find all the SETs and CLOBBERs in this instruction.
4710 Record all the SETs in the array `set' and count them.
4711 Also determine whether there is a CLOBBER that invalidates
4712 all memory references, or all references at varying addresses. */
4716 for (tem
= CALL_INSN_FUNCTION_USAGE (insn
); tem
; tem
= XEXP (tem
, 1))
4718 if (GET_CODE (XEXP (tem
, 0)) == CLOBBER
)
4719 invalidate (SET_DEST (XEXP (tem
, 0)), VOIDmode
);
4720 XEXP (tem
, 0) = canon_reg (XEXP (tem
, 0), insn
);
4724 if (GET_CODE (x
) == SET
)
4726 sets
= alloca (sizeof (struct set
));
4729 /* Ignore SETs that are unconditional jumps.
4730 They never need cse processing, so this does not hurt.
4731 The reason is not efficiency but rather
4732 so that we can test at the end for instructions
4733 that have been simplified to unconditional jumps
4734 and not be misled by unchanged instructions
4735 that were unconditional jumps to begin with. */
4736 if (SET_DEST (x
) == pc_rtx
4737 && GET_CODE (SET_SRC (x
)) == LABEL_REF
)
4740 /* Don't count call-insns, (set (reg 0) (call ...)), as a set.
4741 The hard function value register is used only once, to copy to
4742 someplace else, so it isn't worth cse'ing (and on 80386 is unsafe)!
4743 Ensure we invalidate the destination register. On the 80386 no
4744 other code would invalidate it since it is a fixed_reg.
4745 We need not check the return of apply_change_group; see canon_reg. */
4747 else if (GET_CODE (SET_SRC (x
)) == CALL
)
4749 canon_reg (SET_SRC (x
), insn
);
4750 apply_change_group ();
4751 fold_rtx (SET_SRC (x
), insn
);
4752 invalidate (SET_DEST (x
), VOIDmode
);
4757 else if (GET_CODE (x
) == PARALLEL
)
4759 int lim
= XVECLEN (x
, 0);
4761 sets
= alloca (lim
* sizeof (struct set
));
4763 /* Find all regs explicitly clobbered in this insn,
4764 and ensure they are not replaced with any other regs
4765 elsewhere in this insn.
4766 When a reg that is clobbered is also used for input,
4767 we should presume that that is for a reason,
4768 and we should not substitute some other register
4769 which is not supposed to be clobbered.
4770 Therefore, this loop cannot be merged into the one below
4771 because a CALL may precede a CLOBBER and refer to the
4772 value clobbered. We must not let a canonicalization do
4773 anything in that case. */
4774 for (i
= 0; i
< lim
; i
++)
4776 rtx y
= XVECEXP (x
, 0, i
);
4777 if (GET_CODE (y
) == CLOBBER
)
4779 rtx clobbered
= XEXP (y
, 0);
4781 if (REG_P (clobbered
)
4782 || GET_CODE (clobbered
) == SUBREG
)
4783 invalidate (clobbered
, VOIDmode
);
4784 else if (GET_CODE (clobbered
) == STRICT_LOW_PART
4785 || GET_CODE (clobbered
) == ZERO_EXTRACT
)
4786 invalidate (XEXP (clobbered
, 0), GET_MODE (clobbered
));
4790 for (i
= 0; i
< lim
; i
++)
4792 rtx y
= XVECEXP (x
, 0, i
);
4793 if (GET_CODE (y
) == SET
)
4795 /* As above, we ignore unconditional jumps and call-insns and
4796 ignore the result of apply_change_group. */
4797 if (GET_CODE (SET_SRC (y
)) == CALL
)
4799 canon_reg (SET_SRC (y
), insn
);
4800 apply_change_group ();
4801 fold_rtx (SET_SRC (y
), insn
);
4802 invalidate (SET_DEST (y
), VOIDmode
);
4804 else if (SET_DEST (y
) == pc_rtx
4805 && GET_CODE (SET_SRC (y
)) == LABEL_REF
)
4808 sets
[n_sets
++].rtl
= y
;
4810 else if (GET_CODE (y
) == CLOBBER
)
4812 /* If we clobber memory, canon the address.
4813 This does nothing when a register is clobbered
4814 because we have already invalidated the reg. */
4815 if (MEM_P (XEXP (y
, 0)))
4816 canon_reg (XEXP (y
, 0), NULL_RTX
);
4818 else if (GET_CODE (y
) == USE
4819 && ! (REG_P (XEXP (y
, 0))
4820 && REGNO (XEXP (y
, 0)) < FIRST_PSEUDO_REGISTER
))
4821 canon_reg (y
, NULL_RTX
);
4822 else if (GET_CODE (y
) == CALL
)
4824 /* The result of apply_change_group can be ignored; see
4826 canon_reg (y
, insn
);
4827 apply_change_group ();
4832 else if (GET_CODE (x
) == CLOBBER
)
4834 if (MEM_P (XEXP (x
, 0)))
4835 canon_reg (XEXP (x
, 0), NULL_RTX
);
4838 /* Canonicalize a USE of a pseudo register or memory location. */
4839 else if (GET_CODE (x
) == USE
4840 && ! (REG_P (XEXP (x
, 0))
4841 && REGNO (XEXP (x
, 0)) < FIRST_PSEUDO_REGISTER
))
4842 canon_reg (XEXP (x
, 0), NULL_RTX
);
4843 else if (GET_CODE (x
) == CALL
)
4845 /* The result of apply_change_group can be ignored; see canon_reg. */
4846 canon_reg (x
, insn
);
4847 apply_change_group ();
4851 /* Store the equivalent value in SRC_EQV, if different, or if the DEST
4852 is a STRICT_LOW_PART. The latter condition is necessary because SRC_EQV
4853 is handled specially for this case, and if it isn't set, then there will
4854 be no equivalence for the destination. */
4855 if (n_sets
== 1 && REG_NOTES (insn
) != 0
4856 && (tem
= find_reg_note (insn
, REG_EQUAL
, NULL_RTX
)) != 0
4857 && (! rtx_equal_p (XEXP (tem
, 0), SET_SRC (sets
[0].rtl
))
4858 || GET_CODE (SET_DEST (sets
[0].rtl
)) == STRICT_LOW_PART
))
4860 src_eqv
= fold_rtx (canon_reg (XEXP (tem
, 0), NULL_RTX
), insn
);
4861 XEXP (tem
, 0) = src_eqv
;
4864 /* Canonicalize sources and addresses of destinations.
4865 We do this in a separate pass to avoid problems when a MATCH_DUP is
4866 present in the insn pattern. In that case, we want to ensure that
4867 we don't break the duplicate nature of the pattern. So we will replace
4868 both operands at the same time. Otherwise, we would fail to find an
4869 equivalent substitution in the loop calling validate_change below.
4871 We used to suppress canonicalization of DEST if it appears in SRC,
4872 but we don't do this any more. */
4874 for (i
= 0; i
< n_sets
; i
++)
4876 rtx dest
= SET_DEST (sets
[i
].rtl
);
4877 rtx src
= SET_SRC (sets
[i
].rtl
);
4878 rtx
new = canon_reg (src
, insn
);
4881 sets
[i
].orig_src
= src
;
4882 if ((REG_P (new) && REG_P (src
)
4883 && ((REGNO (new) < FIRST_PSEUDO_REGISTER
)
4884 != (REGNO (src
) < FIRST_PSEUDO_REGISTER
)))
4885 || (insn_code
= recog_memoized (insn
)) < 0
4886 || insn_data
[insn_code
].n_dups
> 0)
4887 validate_change (insn
, &SET_SRC (sets
[i
].rtl
), new, 1);
4889 SET_SRC (sets
[i
].rtl
) = new;
4891 if (GET_CODE (dest
) == ZERO_EXTRACT
)
4893 validate_change (insn
, &XEXP (dest
, 1),
4894 canon_reg (XEXP (dest
, 1), insn
), 1);
4895 validate_change (insn
, &XEXP (dest
, 2),
4896 canon_reg (XEXP (dest
, 2), insn
), 1);
4899 while (GET_CODE (dest
) == SUBREG
4900 || GET_CODE (dest
) == ZERO_EXTRACT
4901 || GET_CODE (dest
) == STRICT_LOW_PART
)
4902 dest
= XEXP (dest
, 0);
4905 canon_reg (dest
, insn
);
4908 /* Now that we have done all the replacements, we can apply the change
4909 group and see if they all work. Note that this will cause some
4910 canonicalizations that would have worked individually not to be applied
4911 because some other canonicalization didn't work, but this should not
4914 The result of apply_change_group can be ignored; see canon_reg. */
4916 apply_change_group ();
4918 /* Set sets[i].src_elt to the class each source belongs to.
4919 Detect assignments from or to volatile things
4920 and set set[i] to zero so they will be ignored
4921 in the rest of this function.
4923 Nothing in this loop changes the hash table or the register chains. */
4925 for (i
= 0; i
< n_sets
; i
++)
4929 struct table_elt
*elt
= 0, *p
;
4930 enum machine_mode mode
;
4933 rtx src_related
= 0;
4934 struct table_elt
*src_const_elt
= 0;
4935 int src_cost
= MAX_COST
;
4936 int src_eqv_cost
= MAX_COST
;
4937 int src_folded_cost
= MAX_COST
;
4938 int src_related_cost
= MAX_COST
;
4939 int src_elt_cost
= MAX_COST
;
4940 int src_regcost
= MAX_COST
;
4941 int src_eqv_regcost
= MAX_COST
;
4942 int src_folded_regcost
= MAX_COST
;
4943 int src_related_regcost
= MAX_COST
;
4944 int src_elt_regcost
= MAX_COST
;
4945 /* Set nonzero if we need to call force_const_mem on with the
4946 contents of src_folded before using it. */
4947 int src_folded_force_flag
= 0;
4949 dest
= SET_DEST (sets
[i
].rtl
);
4950 src
= SET_SRC (sets
[i
].rtl
);
4952 /* If SRC is a constant that has no machine mode,
4953 hash it with the destination's machine mode.
4954 This way we can keep different modes separate. */
4956 mode
= GET_MODE (src
) == VOIDmode
? GET_MODE (dest
) : GET_MODE (src
);
4957 sets
[i
].mode
= mode
;
4961 enum machine_mode eqvmode
= mode
;
4962 if (GET_CODE (dest
) == STRICT_LOW_PART
)
4963 eqvmode
= GET_MODE (SUBREG_REG (XEXP (dest
, 0)));
4965 hash_arg_in_memory
= 0;
4966 src_eqv_hash
= HASH (src_eqv
, eqvmode
);
4968 /* Find the equivalence class for the equivalent expression. */
4971 src_eqv_elt
= lookup (src_eqv
, src_eqv_hash
, eqvmode
);
4973 src_eqv_volatile
= do_not_record
;
4974 src_eqv_in_memory
= hash_arg_in_memory
;
4977 /* If this is a STRICT_LOW_PART assignment, src_eqv corresponds to the
4978 value of the INNER register, not the destination. So it is not
4979 a valid substitution for the source. But save it for later. */
4980 if (GET_CODE (dest
) == STRICT_LOW_PART
)
4983 src_eqv_here
= src_eqv
;
4985 /* Simplify and foldable subexpressions in SRC. Then get the fully-
4986 simplified result, which may not necessarily be valid. */
4987 src_folded
= fold_rtx (src
, insn
);
4990 /* ??? This caused bad code to be generated for the m68k port with -O2.
4991 Suppose src is (CONST_INT -1), and that after truncation src_folded
4992 is (CONST_INT 3). Suppose src_folded is then used for src_const.
4993 At the end we will add src and src_const to the same equivalence
4994 class. We now have 3 and -1 on the same equivalence class. This
4995 causes later instructions to be mis-optimized. */
4996 /* If storing a constant in a bitfield, pre-truncate the constant
4997 so we will be able to record it later. */
4998 if (GET_CODE (SET_DEST (sets
[i
].rtl
)) == ZERO_EXTRACT
)
5000 rtx width
= XEXP (SET_DEST (sets
[i
].rtl
), 1);
5002 if (GET_CODE (src
) == CONST_INT
5003 && GET_CODE (width
) == CONST_INT
5004 && INTVAL (width
) < HOST_BITS_PER_WIDE_INT
5005 && (INTVAL (src
) & ((HOST_WIDE_INT
) (-1) << INTVAL (width
))))
5007 = GEN_INT (INTVAL (src
) & (((HOST_WIDE_INT
) 1
5008 << INTVAL (width
)) - 1));
5012 /* Compute SRC's hash code, and also notice if it
5013 should not be recorded at all. In that case,
5014 prevent any further processing of this assignment. */
5016 hash_arg_in_memory
= 0;
5019 sets
[i
].src_hash
= HASH (src
, mode
);
5020 sets
[i
].src_volatile
= do_not_record
;
5021 sets
[i
].src_in_memory
= hash_arg_in_memory
;
5023 /* If SRC is a MEM, there is a REG_EQUIV note for SRC, and DEST is
5024 a pseudo, do not record SRC. Using SRC as a replacement for
5025 anything else will be incorrect in that situation. Note that
5026 this usually occurs only for stack slots, in which case all the
5027 RTL would be referring to SRC, so we don't lose any optimization
5028 opportunities by not having SRC in the hash table. */
5031 && find_reg_note (insn
, REG_EQUIV
, NULL_RTX
) != 0
5033 && REGNO (dest
) >= FIRST_PSEUDO_REGISTER
)
5034 sets
[i
].src_volatile
= 1;
5037 /* It is no longer clear why we used to do this, but it doesn't
5038 appear to still be needed. So let's try without it since this
5039 code hurts cse'ing widened ops. */
5040 /* If source is a paradoxical subreg (such as QI treated as an SI),
5041 treat it as volatile. It may do the work of an SI in one context
5042 where the extra bits are not being used, but cannot replace an SI
5044 if (GET_CODE (src
) == SUBREG
5045 && (GET_MODE_SIZE (GET_MODE (src
))
5046 > GET_MODE_SIZE (GET_MODE (SUBREG_REG (src
)))))
5047 sets
[i
].src_volatile
= 1;
5050 /* Locate all possible equivalent forms for SRC. Try to replace
5051 SRC in the insn with each cheaper equivalent.
5053 We have the following types of equivalents: SRC itself, a folded
5054 version, a value given in a REG_EQUAL note, or a value related
5057 Each of these equivalents may be part of an additional class
5058 of equivalents (if more than one is in the table, they must be in
5059 the same class; we check for this).
5061 If the source is volatile, we don't do any table lookups.
5063 We note any constant equivalent for possible later use in a
5066 if (!sets
[i
].src_volatile
)
5067 elt
= lookup (src
, sets
[i
].src_hash
, mode
);
5069 sets
[i
].src_elt
= elt
;
5071 if (elt
&& src_eqv_here
&& src_eqv_elt
)
5073 if (elt
->first_same_value
!= src_eqv_elt
->first_same_value
)
5075 /* The REG_EQUAL is indicating that two formerly distinct
5076 classes are now equivalent. So merge them. */
5077 merge_equiv_classes (elt
, src_eqv_elt
);
5078 src_eqv_hash
= HASH (src_eqv
, elt
->mode
);
5079 src_eqv_elt
= lookup (src_eqv
, src_eqv_hash
, elt
->mode
);
5085 else if (src_eqv_elt
)
5088 /* Try to find a constant somewhere and record it in `src_const'.
5089 Record its table element, if any, in `src_const_elt'. Look in
5090 any known equivalences first. (If the constant is not in the
5091 table, also set `sets[i].src_const_hash'). */
5093 for (p
= elt
->first_same_value
; p
; p
= p
->next_same_value
)
5097 src_const_elt
= elt
;
5102 && (CONSTANT_P (src_folded
)
5103 /* Consider (minus (label_ref L1) (label_ref L2)) as
5104 "constant" here so we will record it. This allows us
5105 to fold switch statements when an ADDR_DIFF_VEC is used. */
5106 || (GET_CODE (src_folded
) == MINUS
5107 && GET_CODE (XEXP (src_folded
, 0)) == LABEL_REF
5108 && GET_CODE (XEXP (src_folded
, 1)) == LABEL_REF
)))
5109 src_const
= src_folded
, src_const_elt
= elt
;
5110 else if (src_const
== 0 && src_eqv_here
&& CONSTANT_P (src_eqv_here
))
5111 src_const
= src_eqv_here
, src_const_elt
= src_eqv_elt
;
5113 /* If we don't know if the constant is in the table, get its
5114 hash code and look it up. */
5115 if (src_const
&& src_const_elt
== 0)
5117 sets
[i
].src_const_hash
= HASH (src_const
, mode
);
5118 src_const_elt
= lookup (src_const
, sets
[i
].src_const_hash
, mode
);
5121 sets
[i
].src_const
= src_const
;
5122 sets
[i
].src_const_elt
= src_const_elt
;
5124 /* If the constant and our source are both in the table, mark them as
5125 equivalent. Otherwise, if a constant is in the table but the source
5126 isn't, set ELT to it. */
5127 if (src_const_elt
&& elt
5128 && src_const_elt
->first_same_value
!= elt
->first_same_value
)
5129 merge_equiv_classes (elt
, src_const_elt
);
5130 else if (src_const_elt
&& elt
== 0)
5131 elt
= src_const_elt
;
5133 /* See if there is a register linearly related to a constant
5134 equivalent of SRC. */
5136 && (GET_CODE (src_const
) == CONST
5137 || (src_const_elt
&& src_const_elt
->related_value
!= 0)))
5139 src_related
= use_related_value (src_const
, src_const_elt
);
5142 struct table_elt
*src_related_elt
5143 = lookup (src_related
, HASH (src_related
, mode
), mode
);
5144 if (src_related_elt
&& elt
)
5146 if (elt
->first_same_value
5147 != src_related_elt
->first_same_value
)
5148 /* This can occur when we previously saw a CONST
5149 involving a SYMBOL_REF and then see the SYMBOL_REF
5150 twice. Merge the involved classes. */
5151 merge_equiv_classes (elt
, src_related_elt
);
5154 src_related_elt
= 0;
5156 else if (src_related_elt
&& elt
== 0)
5157 elt
= src_related_elt
;
5161 /* See if we have a CONST_INT that is already in a register in a
5164 if (src_const
&& src_related
== 0 && GET_CODE (src_const
) == CONST_INT
5165 && GET_MODE_CLASS (mode
) == MODE_INT
5166 && GET_MODE_BITSIZE (mode
) < BITS_PER_WORD
)
5168 enum machine_mode wider_mode
;
5170 for (wider_mode
= GET_MODE_WIDER_MODE (mode
);
5171 GET_MODE_BITSIZE (wider_mode
) <= BITS_PER_WORD
5172 && src_related
== 0;
5173 wider_mode
= GET_MODE_WIDER_MODE (wider_mode
))
5175 struct table_elt
*const_elt
5176 = lookup (src_const
, HASH (src_const
, wider_mode
), wider_mode
);
5181 for (const_elt
= const_elt
->first_same_value
;
5182 const_elt
; const_elt
= const_elt
->next_same_value
)
5183 if (REG_P (const_elt
->exp
))
5185 src_related
= gen_lowpart (mode
,
5192 /* Another possibility is that we have an AND with a constant in
5193 a mode narrower than a word. If so, it might have been generated
5194 as part of an "if" which would narrow the AND. If we already
5195 have done the AND in a wider mode, we can use a SUBREG of that
5198 if (flag_expensive_optimizations
&& ! src_related
5199 && GET_CODE (src
) == AND
&& GET_CODE (XEXP (src
, 1)) == CONST_INT
5200 && GET_MODE_SIZE (mode
) < UNITS_PER_WORD
)
5202 enum machine_mode tmode
;
5203 rtx new_and
= gen_rtx_AND (VOIDmode
, NULL_RTX
, XEXP (src
, 1));
5205 for (tmode
= GET_MODE_WIDER_MODE (mode
);
5206 GET_MODE_SIZE (tmode
) <= UNITS_PER_WORD
;
5207 tmode
= GET_MODE_WIDER_MODE (tmode
))
5209 rtx inner
= gen_lowpart (tmode
, XEXP (src
, 0));
5210 struct table_elt
*larger_elt
;
5214 PUT_MODE (new_and
, tmode
);
5215 XEXP (new_and
, 0) = inner
;
5216 larger_elt
= lookup (new_and
, HASH (new_and
, tmode
), tmode
);
5217 if (larger_elt
== 0)
5220 for (larger_elt
= larger_elt
->first_same_value
;
5221 larger_elt
; larger_elt
= larger_elt
->next_same_value
)
5222 if (REG_P (larger_elt
->exp
))
5225 = gen_lowpart (mode
, larger_elt
->exp
);
5235 #ifdef LOAD_EXTEND_OP
5236 /* See if a MEM has already been loaded with a widening operation;
5237 if it has, we can use a subreg of that. Many CISC machines
5238 also have such operations, but this is only likely to be
5239 beneficial on these machines. */
5241 if (flag_expensive_optimizations
&& src_related
== 0
5242 && (GET_MODE_SIZE (mode
) < UNITS_PER_WORD
)
5243 && GET_MODE_CLASS (mode
) == MODE_INT
5244 && MEM_P (src
) && ! do_not_record
5245 && LOAD_EXTEND_OP (mode
) != UNKNOWN
)
5247 struct rtx_def memory_extend_buf
;
5248 rtx memory_extend_rtx
= &memory_extend_buf
;
5249 enum machine_mode tmode
;
5251 /* Set what we are trying to extend and the operation it might
5252 have been extended with. */
5253 memset (memory_extend_rtx
, 0, sizeof(*memory_extend_rtx
));
5254 PUT_CODE (memory_extend_rtx
, LOAD_EXTEND_OP (mode
));
5255 XEXP (memory_extend_rtx
, 0) = src
;
5257 for (tmode
= GET_MODE_WIDER_MODE (mode
);
5258 GET_MODE_SIZE (tmode
) <= UNITS_PER_WORD
;
5259 tmode
= GET_MODE_WIDER_MODE (tmode
))
5261 struct table_elt
*larger_elt
;
5263 PUT_MODE (memory_extend_rtx
, tmode
);
5264 larger_elt
= lookup (memory_extend_rtx
,
5265 HASH (memory_extend_rtx
, tmode
), tmode
);
5266 if (larger_elt
== 0)
5269 for (larger_elt
= larger_elt
->first_same_value
;
5270 larger_elt
; larger_elt
= larger_elt
->next_same_value
)
5271 if (REG_P (larger_elt
->exp
))
5273 src_related
= gen_lowpart (mode
,
5282 #endif /* LOAD_EXTEND_OP */
5284 if (src
== src_folded
)
5287 /* At this point, ELT, if nonzero, points to a class of expressions
5288 equivalent to the source of this SET and SRC, SRC_EQV, SRC_FOLDED,
5289 and SRC_RELATED, if nonzero, each contain additional equivalent
5290 expressions. Prune these latter expressions by deleting expressions
5291 already in the equivalence class.
5293 Check for an equivalent identical to the destination. If found,
5294 this is the preferred equivalent since it will likely lead to
5295 elimination of the insn. Indicate this by placing it in
5299 elt
= elt
->first_same_value
;
5300 for (p
= elt
; p
; p
= p
->next_same_value
)
5302 enum rtx_code code
= GET_CODE (p
->exp
);
5304 /* If the expression is not valid, ignore it. Then we do not
5305 have to check for validity below. In most cases, we can use
5306 `rtx_equal_p', since canonicalization has already been done. */
5307 if (code
!= REG
&& ! exp_equiv_p (p
->exp
, p
->exp
, 1, false))
5310 /* Also skip paradoxical subregs, unless that's what we're
5313 && (GET_MODE_SIZE (GET_MODE (p
->exp
))
5314 > GET_MODE_SIZE (GET_MODE (SUBREG_REG (p
->exp
))))
5316 && GET_CODE (src
) == SUBREG
5317 && GET_MODE (src
) == GET_MODE (p
->exp
)
5318 && (GET_MODE_SIZE (GET_MODE (SUBREG_REG (src
)))
5319 < GET_MODE_SIZE (GET_MODE (SUBREG_REG (p
->exp
))))))
5322 if (src
&& GET_CODE (src
) == code
&& rtx_equal_p (src
, p
->exp
))
5324 else if (src_folded
&& GET_CODE (src_folded
) == code
5325 && rtx_equal_p (src_folded
, p
->exp
))
5327 else if (src_eqv_here
&& GET_CODE (src_eqv_here
) == code
5328 && rtx_equal_p (src_eqv_here
, p
->exp
))
5330 else if (src_related
&& GET_CODE (src_related
) == code
5331 && rtx_equal_p (src_related
, p
->exp
))
5334 /* This is the same as the destination of the insns, we want
5335 to prefer it. Copy it to src_related. The code below will
5336 then give it a negative cost. */
5337 if (GET_CODE (dest
) == code
&& rtx_equal_p (p
->exp
, dest
))
5341 /* Find the cheapest valid equivalent, trying all the available
5342 possibilities. Prefer items not in the hash table to ones
5343 that are when they are equal cost. Note that we can never
5344 worsen an insn as the current contents will also succeed.
5345 If we find an equivalent identical to the destination, use it as best,
5346 since this insn will probably be eliminated in that case. */
5349 if (rtx_equal_p (src
, dest
))
5350 src_cost
= src_regcost
= -1;
5353 src_cost
= COST (src
);
5354 src_regcost
= approx_reg_cost (src
);
5360 if (rtx_equal_p (src_eqv_here
, dest
))
5361 src_eqv_cost
= src_eqv_regcost
= -1;
5364 src_eqv_cost
= COST (src_eqv_here
);
5365 src_eqv_regcost
= approx_reg_cost (src_eqv_here
);
5371 if (rtx_equal_p (src_folded
, dest
))
5372 src_folded_cost
= src_folded_regcost
= -1;
5375 src_folded_cost
= COST (src_folded
);
5376 src_folded_regcost
= approx_reg_cost (src_folded
);
5382 if (rtx_equal_p (src_related
, dest
))
5383 src_related_cost
= src_related_regcost
= -1;
5386 src_related_cost
= COST (src_related
);
5387 src_related_regcost
= approx_reg_cost (src_related
);
5391 /* If this was an indirect jump insn, a known label will really be
5392 cheaper even though it looks more expensive. */
5393 if (dest
== pc_rtx
&& src_const
&& GET_CODE (src_const
) == LABEL_REF
)
5394 src_folded
= src_const
, src_folded_cost
= src_folded_regcost
= -1;
5396 /* Terminate loop when replacement made. This must terminate since
5397 the current contents will be tested and will always be valid. */
5402 /* Skip invalid entries. */
5403 while (elt
&& !REG_P (elt
->exp
)
5404 && ! exp_equiv_p (elt
->exp
, elt
->exp
, 1, false))
5405 elt
= elt
->next_same_value
;
5407 /* A paradoxical subreg would be bad here: it'll be the right
5408 size, but later may be adjusted so that the upper bits aren't
5409 what we want. So reject it. */
5411 && GET_CODE (elt
->exp
) == SUBREG
5412 && (GET_MODE_SIZE (GET_MODE (elt
->exp
))
5413 > GET_MODE_SIZE (GET_MODE (SUBREG_REG (elt
->exp
))))
5414 /* It is okay, though, if the rtx we're trying to match
5415 will ignore any of the bits we can't predict. */
5417 && GET_CODE (src
) == SUBREG
5418 && GET_MODE (src
) == GET_MODE (elt
->exp
)
5419 && (GET_MODE_SIZE (GET_MODE (SUBREG_REG (src
)))
5420 < GET_MODE_SIZE (GET_MODE (SUBREG_REG (elt
->exp
))))))
5422 elt
= elt
->next_same_value
;
5428 src_elt_cost
= elt
->cost
;
5429 src_elt_regcost
= elt
->regcost
;
5432 /* Find cheapest and skip it for the next time. For items
5433 of equal cost, use this order:
5434 src_folded, src, src_eqv, src_related and hash table entry. */
5436 && preferable (src_folded_cost
, src_folded_regcost
,
5437 src_cost
, src_regcost
) <= 0
5438 && preferable (src_folded_cost
, src_folded_regcost
,
5439 src_eqv_cost
, src_eqv_regcost
) <= 0
5440 && preferable (src_folded_cost
, src_folded_regcost
,
5441 src_related_cost
, src_related_regcost
) <= 0
5442 && preferable (src_folded_cost
, src_folded_regcost
,
5443 src_elt_cost
, src_elt_regcost
) <= 0)
5445 trial
= src_folded
, src_folded_cost
= MAX_COST
;
5446 if (src_folded_force_flag
)
5448 rtx forced
= force_const_mem (mode
, trial
);
5454 && preferable (src_cost
, src_regcost
,
5455 src_eqv_cost
, src_eqv_regcost
) <= 0
5456 && preferable (src_cost
, src_regcost
,
5457 src_related_cost
, src_related_regcost
) <= 0
5458 && preferable (src_cost
, src_regcost
,
5459 src_elt_cost
, src_elt_regcost
) <= 0)
5460 trial
= src
, src_cost
= MAX_COST
;
5461 else if (src_eqv_here
5462 && preferable (src_eqv_cost
, src_eqv_regcost
,
5463 src_related_cost
, src_related_regcost
) <= 0
5464 && preferable (src_eqv_cost
, src_eqv_regcost
,
5465 src_elt_cost
, src_elt_regcost
) <= 0)
5466 trial
= copy_rtx (src_eqv_here
), src_eqv_cost
= MAX_COST
;
5467 else if (src_related
5468 && preferable (src_related_cost
, src_related_regcost
,
5469 src_elt_cost
, src_elt_regcost
) <= 0)
5470 trial
= copy_rtx (src_related
), src_related_cost
= MAX_COST
;
5473 trial
= copy_rtx (elt
->exp
);
5474 elt
= elt
->next_same_value
;
5475 src_elt_cost
= MAX_COST
;
5478 /* We don't normally have an insn matching (set (pc) (pc)), so
5479 check for this separately here. We will delete such an
5482 For other cases such as a table jump or conditional jump
5483 where we know the ultimate target, go ahead and replace the
5484 operand. While that may not make a valid insn, we will
5485 reemit the jump below (and also insert any necessary
5487 if (n_sets
== 1 && dest
== pc_rtx
5489 || (GET_CODE (trial
) == LABEL_REF
5490 && ! condjump_p (insn
))))
5492 /* Don't substitute non-local labels, this confuses CFG. */
5493 if (GET_CODE (trial
) == LABEL_REF
5494 && LABEL_REF_NONLOCAL_P (trial
))
5497 SET_SRC (sets
[i
].rtl
) = trial
;
5498 cse_jumps_altered
= 1;
5502 /* Look for a substitution that makes a valid insn. */
5503 else if (validate_change (insn
, &SET_SRC (sets
[i
].rtl
), trial
, 0))
5505 rtx
new = canon_reg (SET_SRC (sets
[i
].rtl
), insn
);
5507 /* If we just made a substitution inside a libcall, then we
5508 need to make the same substitution in any notes attached
5509 to the RETVAL insn. */
5511 && (REG_P (sets
[i
].orig_src
)
5512 || GET_CODE (sets
[i
].orig_src
) == SUBREG
5513 || MEM_P (sets
[i
].orig_src
)))
5515 rtx note
= find_reg_equal_equiv_note (libcall_insn
);
5517 XEXP (note
, 0) = simplify_replace_rtx (XEXP (note
, 0),
5522 /* The result of apply_change_group can be ignored; see
5525 validate_change (insn
, &SET_SRC (sets
[i
].rtl
), new, 1);
5526 apply_change_group ();
5530 /* If we previously found constant pool entries for
5531 constants and this is a constant, try making a
5532 pool entry. Put it in src_folded unless we already have done
5533 this since that is where it likely came from. */
5535 else if (constant_pool_entries_cost
5536 && CONSTANT_P (trial
)
5537 /* Reject cases that will abort in decode_rtx_const.
5538 On the alpha when simplifying a switch, we get
5539 (const (truncate (minus (label_ref) (label_ref)))). */
5540 && ! (GET_CODE (trial
) == CONST
5541 && GET_CODE (XEXP (trial
, 0)) == TRUNCATE
)
5542 /* Likewise on IA-64, except without the truncate. */
5543 && ! (GET_CODE (trial
) == CONST
5544 && GET_CODE (XEXP (trial
, 0)) == MINUS
5545 && GET_CODE (XEXP (XEXP (trial
, 0), 0)) == LABEL_REF
5546 && GET_CODE (XEXP (XEXP (trial
, 0), 1)) == LABEL_REF
)
5548 || (!MEM_P (src_folded
)
5549 && ! src_folded_force_flag
))
5550 && GET_MODE_CLASS (mode
) != MODE_CC
5551 && mode
!= VOIDmode
)
5553 src_folded_force_flag
= 1;
5555 src_folded_cost
= constant_pool_entries_cost
;
5556 src_folded_regcost
= constant_pool_entries_regcost
;
5560 src
= SET_SRC (sets
[i
].rtl
);
5562 /* In general, it is good to have a SET with SET_SRC == SET_DEST.
5563 However, there is an important exception: If both are registers
5564 that are not the head of their equivalence class, replace SET_SRC
5565 with the head of the class. If we do not do this, we will have
5566 both registers live over a portion of the basic block. This way,
5567 their lifetimes will likely abut instead of overlapping. */
5569 && REGNO_QTY_VALID_P (REGNO (dest
)))
5571 int dest_q
= REG_QTY (REGNO (dest
));
5572 struct qty_table_elem
*dest_ent
= &qty_table
[dest_q
];
5574 if (dest_ent
->mode
== GET_MODE (dest
)
5575 && dest_ent
->first_reg
!= REGNO (dest
)
5576 && REG_P (src
) && REGNO (src
) == REGNO (dest
)
5577 /* Don't do this if the original insn had a hard reg as
5578 SET_SRC or SET_DEST. */
5579 && (!REG_P (sets
[i
].src
)
5580 || REGNO (sets
[i
].src
) >= FIRST_PSEUDO_REGISTER
)
5581 && (!REG_P (dest
) || REGNO (dest
) >= FIRST_PSEUDO_REGISTER
))
5582 /* We can't call canon_reg here because it won't do anything if
5583 SRC is a hard register. */
5585 int src_q
= REG_QTY (REGNO (src
));
5586 struct qty_table_elem
*src_ent
= &qty_table
[src_q
];
5587 int first
= src_ent
->first_reg
;
5589 = (first
>= FIRST_PSEUDO_REGISTER
5590 ? regno_reg_rtx
[first
] : gen_rtx_REG (GET_MODE (src
), first
));
5592 /* We must use validate-change even for this, because this
5593 might be a special no-op instruction, suitable only to
5595 if (validate_change (insn
, &SET_SRC (sets
[i
].rtl
), new_src
, 0))
5598 /* If we had a constant that is cheaper than what we are now
5599 setting SRC to, use that constant. We ignored it when we
5600 thought we could make this into a no-op. */
5601 if (src_const
&& COST (src_const
) < COST (src
)
5602 && validate_change (insn
, &SET_SRC (sets
[i
].rtl
),
5609 /* If we made a change, recompute SRC values. */
5610 if (src
!= sets
[i
].src
)
5614 hash_arg_in_memory
= 0;
5616 sets
[i
].src_hash
= HASH (src
, mode
);
5617 sets
[i
].src_volatile
= do_not_record
;
5618 sets
[i
].src_in_memory
= hash_arg_in_memory
;
5619 sets
[i
].src_elt
= lookup (src
, sets
[i
].src_hash
, mode
);
5622 /* If this is a single SET, we are setting a register, and we have an
5623 equivalent constant, we want to add a REG_NOTE. We don't want
5624 to write a REG_EQUAL note for a constant pseudo since verifying that
5625 that pseudo hasn't been eliminated is a pain. Such a note also
5626 won't help anything.
5628 Avoid a REG_EQUAL note for (CONST (MINUS (LABEL_REF) (LABEL_REF)))
5629 which can be created for a reference to a compile time computable
5630 entry in a jump table. */
5632 if (n_sets
== 1 && src_const
&& REG_P (dest
)
5633 && !REG_P (src_const
)
5634 && ! (GET_CODE (src_const
) == CONST
5635 && GET_CODE (XEXP (src_const
, 0)) == MINUS
5636 && GET_CODE (XEXP (XEXP (src_const
, 0), 0)) == LABEL_REF
5637 && GET_CODE (XEXP (XEXP (src_const
, 0), 1)) == LABEL_REF
))
5639 /* We only want a REG_EQUAL note if src_const != src. */
5640 if (! rtx_equal_p (src
, src_const
))
5642 /* Make sure that the rtx is not shared. */
5643 src_const
= copy_rtx (src_const
);
5645 /* Record the actual constant value in a REG_EQUAL note,
5646 making a new one if one does not already exist. */
5647 set_unique_reg_note (insn
, REG_EQUAL
, src_const
);
5651 /* Now deal with the destination. */
5654 /* Look within any ZERO_EXTRACT to the MEM or REG within it. */
5655 while (GET_CODE (dest
) == SUBREG
5656 || GET_CODE (dest
) == ZERO_EXTRACT
5657 || GET_CODE (dest
) == STRICT_LOW_PART
)
5658 dest
= XEXP (dest
, 0);
5660 sets
[i
].inner_dest
= dest
;
5664 #ifdef PUSH_ROUNDING
5665 /* Stack pushes invalidate the stack pointer. */
5666 rtx addr
= XEXP (dest
, 0);
5667 if (GET_RTX_CLASS (GET_CODE (addr
)) == RTX_AUTOINC
5668 && XEXP (addr
, 0) == stack_pointer_rtx
)
5669 invalidate (stack_pointer_rtx
, Pmode
);
5671 dest
= fold_rtx (dest
, insn
);
5674 /* Compute the hash code of the destination now,
5675 before the effects of this instruction are recorded,
5676 since the register values used in the address computation
5677 are those before this instruction. */
5678 sets
[i
].dest_hash
= HASH (dest
, mode
);
5680 /* Don't enter a bit-field in the hash table
5681 because the value in it after the store
5682 may not equal what was stored, due to truncation. */
5684 if (GET_CODE (SET_DEST (sets
[i
].rtl
)) == ZERO_EXTRACT
)
5686 rtx width
= XEXP (SET_DEST (sets
[i
].rtl
), 1);
5688 if (src_const
!= 0 && GET_CODE (src_const
) == CONST_INT
5689 && GET_CODE (width
) == CONST_INT
5690 && INTVAL (width
) < HOST_BITS_PER_WIDE_INT
5691 && ! (INTVAL (src_const
)
5692 & ((HOST_WIDE_INT
) (-1) << INTVAL (width
))))
5693 /* Exception: if the value is constant,
5694 and it won't be truncated, record it. */
5698 /* This is chosen so that the destination will be invalidated
5699 but no new value will be recorded.
5700 We must invalidate because sometimes constant
5701 values can be recorded for bitfields. */
5702 sets
[i
].src_elt
= 0;
5703 sets
[i
].src_volatile
= 1;
5709 /* If only one set in a JUMP_INSN and it is now a no-op, we can delete
5711 else if (n_sets
== 1 && dest
== pc_rtx
&& src
== pc_rtx
)
5713 /* One less use of the label this insn used to jump to. */
5715 cse_jumps_altered
= 1;
5716 /* No more processing for this set. */
5720 /* If this SET is now setting PC to a label, we know it used to
5721 be a conditional or computed branch. */
5722 else if (dest
== pc_rtx
&& GET_CODE (src
) == LABEL_REF
5723 && !LABEL_REF_NONLOCAL_P (src
))
5725 /* Now emit a BARRIER after the unconditional jump. */
5726 if (NEXT_INSN (insn
) == 0
5727 || !BARRIER_P (NEXT_INSN (insn
)))
5728 emit_barrier_after (insn
);
5730 /* We reemit the jump in as many cases as possible just in
5731 case the form of an unconditional jump is significantly
5732 different than a computed jump or conditional jump.
5734 If this insn has multiple sets, then reemitting the
5735 jump is nontrivial. So instead we just force rerecognition
5736 and hope for the best. */
5741 new = emit_jump_insn_after (gen_jump (XEXP (src
, 0)), insn
);
5742 JUMP_LABEL (new) = XEXP (src
, 0);
5743 LABEL_NUSES (XEXP (src
, 0))++;
5745 /* Make sure to copy over REG_NON_LOCAL_GOTO. */
5746 note
= find_reg_note (insn
, REG_NON_LOCAL_GOTO
, 0);
5749 XEXP (note
, 1) = NULL_RTX
;
5750 REG_NOTES (new) = note
;
5756 /* Now emit a BARRIER after the unconditional jump. */
5757 if (NEXT_INSN (insn
) == 0
5758 || !BARRIER_P (NEXT_INSN (insn
)))
5759 emit_barrier_after (insn
);
5762 INSN_CODE (insn
) = -1;
5764 /* Do not bother deleting any unreachable code,
5765 let jump/flow do that. */
5767 cse_jumps_altered
= 1;
5771 /* If destination is volatile, invalidate it and then do no further
5772 processing for this assignment. */
5774 else if (do_not_record
)
5776 if (REG_P (dest
) || GET_CODE (dest
) == SUBREG
)
5777 invalidate (dest
, VOIDmode
);
5778 else if (MEM_P (dest
))
5779 invalidate (dest
, VOIDmode
);
5780 else if (GET_CODE (dest
) == STRICT_LOW_PART
5781 || GET_CODE (dest
) == ZERO_EXTRACT
)
5782 invalidate (XEXP (dest
, 0), GET_MODE (dest
));
5786 if (sets
[i
].rtl
!= 0 && dest
!= SET_DEST (sets
[i
].rtl
))
5787 sets
[i
].dest_hash
= HASH (SET_DEST (sets
[i
].rtl
), mode
);
5790 /* If setting CC0, record what it was set to, or a constant, if it
5791 is equivalent to a constant. If it is being set to a floating-point
5792 value, make a COMPARE with the appropriate constant of 0. If we
5793 don't do this, later code can interpret this as a test against
5794 const0_rtx, which can cause problems if we try to put it into an
5795 insn as a floating-point operand. */
5796 if (dest
== cc0_rtx
)
5798 this_insn_cc0
= src_const
&& mode
!= VOIDmode
? src_const
: src
;
5799 this_insn_cc0_mode
= mode
;
5800 if (FLOAT_MODE_P (mode
))
5801 this_insn_cc0
= gen_rtx_COMPARE (VOIDmode
, this_insn_cc0
,
5807 /* Now enter all non-volatile source expressions in the hash table
5808 if they are not already present.
5809 Record their equivalence classes in src_elt.
5810 This way we can insert the corresponding destinations into
5811 the same classes even if the actual sources are no longer in them
5812 (having been invalidated). */
5814 if (src_eqv
&& src_eqv_elt
== 0 && sets
[0].rtl
!= 0 && ! src_eqv_volatile
5815 && ! rtx_equal_p (src_eqv
, SET_DEST (sets
[0].rtl
)))
5817 struct table_elt
*elt
;
5818 struct table_elt
*classp
= sets
[0].src_elt
;
5819 rtx dest
= SET_DEST (sets
[0].rtl
);
5820 enum machine_mode eqvmode
= GET_MODE (dest
);
5822 if (GET_CODE (dest
) == STRICT_LOW_PART
)
5824 eqvmode
= GET_MODE (SUBREG_REG (XEXP (dest
, 0)));
5827 if (insert_regs (src_eqv
, classp
, 0))
5829 rehash_using_reg (src_eqv
);
5830 src_eqv_hash
= HASH (src_eqv
, eqvmode
);
5832 elt
= insert (src_eqv
, classp
, src_eqv_hash
, eqvmode
);
5833 elt
->in_memory
= src_eqv_in_memory
;
5836 /* Check to see if src_eqv_elt is the same as a set source which
5837 does not yet have an elt, and if so set the elt of the set source
5839 for (i
= 0; i
< n_sets
; i
++)
5840 if (sets
[i
].rtl
&& sets
[i
].src_elt
== 0
5841 && rtx_equal_p (SET_SRC (sets
[i
].rtl
), src_eqv
))
5842 sets
[i
].src_elt
= src_eqv_elt
;
5845 for (i
= 0; i
< n_sets
; i
++)
5846 if (sets
[i
].rtl
&& ! sets
[i
].src_volatile
5847 && ! rtx_equal_p (SET_SRC (sets
[i
].rtl
), SET_DEST (sets
[i
].rtl
)))
5849 if (GET_CODE (SET_DEST (sets
[i
].rtl
)) == STRICT_LOW_PART
)
5851 /* REG_EQUAL in setting a STRICT_LOW_PART
5852 gives an equivalent for the entire destination register,
5853 not just for the subreg being stored in now.
5854 This is a more interesting equivalence, so we arrange later
5855 to treat the entire reg as the destination. */
5856 sets
[i
].src_elt
= src_eqv_elt
;
5857 sets
[i
].src_hash
= src_eqv_hash
;
5861 /* Insert source and constant equivalent into hash table, if not
5863 struct table_elt
*classp
= src_eqv_elt
;
5864 rtx src
= sets
[i
].src
;
5865 rtx dest
= SET_DEST (sets
[i
].rtl
);
5866 enum machine_mode mode
5867 = GET_MODE (src
) == VOIDmode
? GET_MODE (dest
) : GET_MODE (src
);
5869 /* It's possible that we have a source value known to be
5870 constant but don't have a REG_EQUAL note on the insn.
5871 Lack of a note will mean src_eqv_elt will be NULL. This
5872 can happen where we've generated a SUBREG to access a
5873 CONST_INT that is already in a register in a wider mode.
5874 Ensure that the source expression is put in the proper
5877 classp
= sets
[i
].src_const_elt
;
5879 if (sets
[i
].src_elt
== 0)
5881 /* Don't put a hard register source into the table if this is
5882 the last insn of a libcall. In this case, we only need
5883 to put src_eqv_elt in src_elt. */
5884 if (! find_reg_note (insn
, REG_RETVAL
, NULL_RTX
))
5886 struct table_elt
*elt
;
5888 /* Note that these insert_regs calls cannot remove
5889 any of the src_elt's, because they would have failed to
5890 match if not still valid. */
5891 if (insert_regs (src
, classp
, 0))
5893 rehash_using_reg (src
);
5894 sets
[i
].src_hash
= HASH (src
, mode
);
5896 elt
= insert (src
, classp
, sets
[i
].src_hash
, mode
);
5897 elt
->in_memory
= sets
[i
].src_in_memory
;
5898 sets
[i
].src_elt
= classp
= elt
;
5901 sets
[i
].src_elt
= classp
;
5903 if (sets
[i
].src_const
&& sets
[i
].src_const_elt
== 0
5904 && src
!= sets
[i
].src_const
5905 && ! rtx_equal_p (sets
[i
].src_const
, src
))
5906 sets
[i
].src_elt
= insert (sets
[i
].src_const
, classp
,
5907 sets
[i
].src_const_hash
, mode
);
5910 else if (sets
[i
].src_elt
== 0)
5911 /* If we did not insert the source into the hash table (e.g., it was
5912 volatile), note the equivalence class for the REG_EQUAL value, if any,
5913 so that the destination goes into that class. */
5914 sets
[i
].src_elt
= src_eqv_elt
;
5916 invalidate_from_clobbers (x
);
5918 /* Some registers are invalidated by subroutine calls. Memory is
5919 invalidated by non-constant calls. */
5923 if (! CONST_OR_PURE_CALL_P (insn
))
5924 invalidate_memory ();
5925 invalidate_for_call ();
5928 /* Now invalidate everything set by this instruction.
5929 If a SUBREG or other funny destination is being set,
5930 sets[i].rtl is still nonzero, so here we invalidate the reg
5931 a part of which is being set. */
5933 for (i
= 0; i
< n_sets
; i
++)
5936 /* We can't use the inner dest, because the mode associated with
5937 a ZERO_EXTRACT is significant. */
5938 rtx dest
= SET_DEST (sets
[i
].rtl
);
5940 /* Needed for registers to remove the register from its
5941 previous quantity's chain.
5942 Needed for memory if this is a nonvarying address, unless
5943 we have just done an invalidate_memory that covers even those. */
5944 if (REG_P (dest
) || GET_CODE (dest
) == SUBREG
)
5945 invalidate (dest
, VOIDmode
);
5946 else if (MEM_P (dest
))
5947 invalidate (dest
, VOIDmode
);
5948 else if (GET_CODE (dest
) == STRICT_LOW_PART
5949 || GET_CODE (dest
) == ZERO_EXTRACT
)
5950 invalidate (XEXP (dest
, 0), GET_MODE (dest
));
5953 /* A volatile ASM invalidates everything. */
5954 if (NONJUMP_INSN_P (insn
)
5955 && GET_CODE (PATTERN (insn
)) == ASM_OPERANDS
5956 && MEM_VOLATILE_P (PATTERN (insn
)))
5957 flush_hash_table ();
5959 /* Make sure registers mentioned in destinations
5960 are safe for use in an expression to be inserted.
5961 This removes from the hash table
5962 any invalid entry that refers to one of these registers.
5964 We don't care about the return value from mention_regs because
5965 we are going to hash the SET_DEST values unconditionally. */
5967 for (i
= 0; i
< n_sets
; i
++)
5971 rtx x
= SET_DEST (sets
[i
].rtl
);
5977 /* We used to rely on all references to a register becoming
5978 inaccessible when a register changes to a new quantity,
5979 since that changes the hash code. However, that is not
5980 safe, since after HASH_SIZE new quantities we get a
5981 hash 'collision' of a register with its own invalid
5982 entries. And since SUBREGs have been changed not to
5983 change their hash code with the hash code of the register,
5984 it wouldn't work any longer at all. So we have to check
5985 for any invalid references lying around now.
5986 This code is similar to the REG case in mention_regs,
5987 but it knows that reg_tick has been incremented, and
5988 it leaves reg_in_table as -1 . */
5989 unsigned int regno
= REGNO (x
);
5990 unsigned int endregno
5991 = regno
+ (regno
>= FIRST_PSEUDO_REGISTER
? 1
5992 : hard_regno_nregs
[regno
][GET_MODE (x
)]);
5995 for (i
= regno
; i
< endregno
; i
++)
5997 if (REG_IN_TABLE (i
) >= 0)
5999 remove_invalid_refs (i
);
6000 REG_IN_TABLE (i
) = -1;
6007 /* We may have just removed some of the src_elt's from the hash table.
6008 So replace each one with the current head of the same class. */
6010 for (i
= 0; i
< n_sets
; i
++)
6013 if (sets
[i
].src_elt
&& sets
[i
].src_elt
->first_same_value
== 0)
6014 /* If elt was removed, find current head of same class,
6015 or 0 if nothing remains of that class. */
6017 struct table_elt
*elt
= sets
[i
].src_elt
;
6019 while (elt
&& elt
->prev_same_value
)
6020 elt
= elt
->prev_same_value
;
6022 while (elt
&& elt
->first_same_value
== 0)
6023 elt
= elt
->next_same_value
;
6024 sets
[i
].src_elt
= elt
? elt
->first_same_value
: 0;
6028 /* Now insert the destinations into their equivalence classes. */
6030 for (i
= 0; i
< n_sets
; i
++)
6033 rtx dest
= SET_DEST (sets
[i
].rtl
);
6034 struct table_elt
*elt
;
6036 /* Don't record value if we are not supposed to risk allocating
6037 floating-point values in registers that might be wider than
6039 if ((flag_float_store
6041 && FLOAT_MODE_P (GET_MODE (dest
)))
6042 /* Don't record BLKmode values, because we don't know the
6043 size of it, and can't be sure that other BLKmode values
6044 have the same or smaller size. */
6045 || GET_MODE (dest
) == BLKmode
6046 /* Don't record values of destinations set inside a libcall block
6047 since we might delete the libcall. Things should have been set
6048 up so we won't want to reuse such a value, but we play it safe
6051 /* If we didn't put a REG_EQUAL value or a source into the hash
6052 table, there is no point is recording DEST. */
6053 || sets
[i
].src_elt
== 0
6054 /* If DEST is a paradoxical SUBREG and SRC is a ZERO_EXTEND
6055 or SIGN_EXTEND, don't record DEST since it can cause
6056 some tracking to be wrong.
6058 ??? Think about this more later. */
6059 || (GET_CODE (dest
) == SUBREG
6060 && (GET_MODE_SIZE (GET_MODE (dest
))
6061 > GET_MODE_SIZE (GET_MODE (SUBREG_REG (dest
))))
6062 && (GET_CODE (sets
[i
].src
) == SIGN_EXTEND
6063 || GET_CODE (sets
[i
].src
) == ZERO_EXTEND
)))
6066 /* STRICT_LOW_PART isn't part of the value BEING set,
6067 and neither is the SUBREG inside it.
6068 Note that in this case SETS[I].SRC_ELT is really SRC_EQV_ELT. */
6069 if (GET_CODE (dest
) == STRICT_LOW_PART
)
6070 dest
= SUBREG_REG (XEXP (dest
, 0));
6072 if (REG_P (dest
) || GET_CODE (dest
) == SUBREG
)
6073 /* Registers must also be inserted into chains for quantities. */
6074 if (insert_regs (dest
, sets
[i
].src_elt
, 1))
6076 /* If `insert_regs' changes something, the hash code must be
6078 rehash_using_reg (dest
);
6079 sets
[i
].dest_hash
= HASH (dest
, GET_MODE (dest
));
6082 elt
= insert (dest
, sets
[i
].src_elt
,
6083 sets
[i
].dest_hash
, GET_MODE (dest
));
6085 elt
->in_memory
= (MEM_P (sets
[i
].inner_dest
)
6086 && !MEM_READONLY_P (sets
[i
].inner_dest
));
6088 /* If we have (set (subreg:m1 (reg:m2 foo) 0) (bar:m1)), M1 is no
6089 narrower than M2, and both M1 and M2 are the same number of words,
6090 we are also doing (set (reg:m2 foo) (subreg:m2 (bar:m1) 0)) so
6091 make that equivalence as well.
6093 However, BAR may have equivalences for which gen_lowpart
6094 will produce a simpler value than gen_lowpart applied to
6095 BAR (e.g., if BAR was ZERO_EXTENDed from M2), so we will scan all
6096 BAR's equivalences. If we don't get a simplified form, make
6097 the SUBREG. It will not be used in an equivalence, but will
6098 cause two similar assignments to be detected.
6100 Note the loop below will find SUBREG_REG (DEST) since we have
6101 already entered SRC and DEST of the SET in the table. */
6103 if (GET_CODE (dest
) == SUBREG
6104 && (((GET_MODE_SIZE (GET_MODE (SUBREG_REG (dest
))) - 1)
6106 == (GET_MODE_SIZE (GET_MODE (dest
)) - 1) / UNITS_PER_WORD
)
6107 && (GET_MODE_SIZE (GET_MODE (dest
))
6108 >= GET_MODE_SIZE (GET_MODE (SUBREG_REG (dest
))))
6109 && sets
[i
].src_elt
!= 0)
6111 enum machine_mode new_mode
= GET_MODE (SUBREG_REG (dest
));
6112 struct table_elt
*elt
, *classp
= 0;
6114 for (elt
= sets
[i
].src_elt
->first_same_value
; elt
;
6115 elt
= elt
->next_same_value
)
6119 struct table_elt
*src_elt
;
6122 /* Ignore invalid entries. */
6123 if (!REG_P (elt
->exp
)
6124 && ! exp_equiv_p (elt
->exp
, elt
->exp
, 1, false))
6127 /* We may have already been playing subreg games. If the
6128 mode is already correct for the destination, use it. */
6129 if (GET_MODE (elt
->exp
) == new_mode
)
6133 /* Calculate big endian correction for the SUBREG_BYTE.
6134 We have already checked that M1 (GET_MODE (dest))
6135 is not narrower than M2 (new_mode). */
6136 if (BYTES_BIG_ENDIAN
)
6137 byte
= (GET_MODE_SIZE (GET_MODE (dest
))
6138 - GET_MODE_SIZE (new_mode
));
6140 new_src
= simplify_gen_subreg (new_mode
, elt
->exp
,
6141 GET_MODE (dest
), byte
);
6144 /* The call to simplify_gen_subreg fails if the value
6145 is VOIDmode, yet we can't do any simplification, e.g.
6146 for EXPR_LISTs denoting function call results.
6147 It is invalid to construct a SUBREG with a VOIDmode
6148 SUBREG_REG, hence a zero new_src means we can't do
6149 this substitution. */
6153 src_hash
= HASH (new_src
, new_mode
);
6154 src_elt
= lookup (new_src
, src_hash
, new_mode
);
6156 /* Put the new source in the hash table is if isn't
6160 if (insert_regs (new_src
, classp
, 0))
6162 rehash_using_reg (new_src
);
6163 src_hash
= HASH (new_src
, new_mode
);
6165 src_elt
= insert (new_src
, classp
, src_hash
, new_mode
);
6166 src_elt
->in_memory
= elt
->in_memory
;
6168 else if (classp
&& classp
!= src_elt
->first_same_value
)
6169 /* Show that two things that we've seen before are
6170 actually the same. */
6171 merge_equiv_classes (src_elt
, classp
);
6173 classp
= src_elt
->first_same_value
;
6174 /* Ignore invalid entries. */
6176 && !REG_P (classp
->exp
)
6177 && ! exp_equiv_p (classp
->exp
, classp
->exp
, 1, false))
6178 classp
= classp
->next_same_value
;
6183 /* Special handling for (set REG0 REG1) where REG0 is the
6184 "cheapest", cheaper than REG1. After cse, REG1 will probably not
6185 be used in the sequel, so (if easily done) change this insn to
6186 (set REG1 REG0) and replace REG1 with REG0 in the previous insn
6187 that computed their value. Then REG1 will become a dead store
6188 and won't cloud the situation for later optimizations.
6190 Do not make this change if REG1 is a hard register, because it will
6191 then be used in the sequel and we may be changing a two-operand insn
6192 into a three-operand insn.
6194 Also do not do this if we are operating on a copy of INSN.
6196 Also don't do this if INSN ends a libcall; this would cause an unrelated
6197 register to be set in the middle of a libcall, and we then get bad code
6198 if the libcall is deleted. */
6200 if (n_sets
== 1 && sets
[0].rtl
&& REG_P (SET_DEST (sets
[0].rtl
))
6201 && NEXT_INSN (PREV_INSN (insn
)) == insn
6202 && REG_P (SET_SRC (sets
[0].rtl
))
6203 && REGNO (SET_SRC (sets
[0].rtl
)) >= FIRST_PSEUDO_REGISTER
6204 && REGNO_QTY_VALID_P (REGNO (SET_SRC (sets
[0].rtl
))))
6206 int src_q
= REG_QTY (REGNO (SET_SRC (sets
[0].rtl
)));
6207 struct qty_table_elem
*src_ent
= &qty_table
[src_q
];
6209 if ((src_ent
->first_reg
== REGNO (SET_DEST (sets
[0].rtl
)))
6210 && ! find_reg_note (insn
, REG_RETVAL
, NULL_RTX
))
6213 /* Scan for the previous nonnote insn, but stop at a basic
6217 prev
= PREV_INSN (prev
);
6219 while (prev
&& NOTE_P (prev
)
6220 && NOTE_LINE_NUMBER (prev
) != NOTE_INSN_BASIC_BLOCK
);
6222 /* Do not swap the registers around if the previous instruction
6223 attaches a REG_EQUIV note to REG1.
6225 ??? It's not entirely clear whether we can transfer a REG_EQUIV
6226 from the pseudo that originally shadowed an incoming argument
6227 to another register. Some uses of REG_EQUIV might rely on it
6228 being attached to REG1 rather than REG2.
6230 This section previously turned the REG_EQUIV into a REG_EQUAL
6231 note. We cannot do that because REG_EQUIV may provide an
6232 uninitialized stack slot when REG_PARM_STACK_SPACE is used. */
6234 if (prev
!= 0 && NONJUMP_INSN_P (prev
)
6235 && GET_CODE (PATTERN (prev
)) == SET
6236 && SET_DEST (PATTERN (prev
)) == SET_SRC (sets
[0].rtl
)
6237 && ! find_reg_note (prev
, REG_EQUIV
, NULL_RTX
))
6239 rtx dest
= SET_DEST (sets
[0].rtl
);
6240 rtx src
= SET_SRC (sets
[0].rtl
);
6243 validate_change (prev
, &SET_DEST (PATTERN (prev
)), dest
, 1);
6244 validate_change (insn
, &SET_DEST (sets
[0].rtl
), src
, 1);
6245 validate_change (insn
, &SET_SRC (sets
[0].rtl
), dest
, 1);
6246 apply_change_group ();
6248 /* If INSN has a REG_EQUAL note, and this note mentions
6249 REG0, then we must delete it, because the value in
6250 REG0 has changed. If the note's value is REG1, we must
6251 also delete it because that is now this insn's dest. */
6252 note
= find_reg_note (insn
, REG_EQUAL
, NULL_RTX
);
6254 && (reg_mentioned_p (dest
, XEXP (note
, 0))
6255 || rtx_equal_p (src
, XEXP (note
, 0))))
6256 remove_note (insn
, note
);
6261 /* If this is a conditional jump insn, record any known equivalences due to
6262 the condition being tested. */
6265 && n_sets
== 1 && GET_CODE (x
) == SET
6266 && GET_CODE (SET_SRC (x
)) == IF_THEN_ELSE
)
6267 record_jump_equiv (insn
, 0);
6270 /* If the previous insn set CC0 and this insn no longer references CC0,
6271 delete the previous insn. Here we use the fact that nothing expects CC0
6272 to be valid over an insn, which is true until the final pass. */
6273 if (prev_insn
&& NONJUMP_INSN_P (prev_insn
)
6274 && (tem
= single_set (prev_insn
)) != 0
6275 && SET_DEST (tem
) == cc0_rtx
6276 && ! reg_mentioned_p (cc0_rtx
, x
))
6277 delete_insn (prev_insn
);
6279 prev_insn_cc0
= this_insn_cc0
;
6280 prev_insn_cc0_mode
= this_insn_cc0_mode
;
6285 /* Remove from the hash table all expressions that reference memory. */
6288 invalidate_memory (void)
6291 struct table_elt
*p
, *next
;
6293 for (i
= 0; i
< HASH_SIZE
; i
++)
6294 for (p
= table
[i
]; p
; p
= next
)
6296 next
= p
->next_same_hash
;
6298 remove_from_table (p
, i
);
6302 /* If ADDR is an address that implicitly affects the stack pointer, return
6303 1 and update the register tables to show the effect. Else, return 0. */
6306 addr_affects_sp_p (rtx addr
)
6308 if (GET_RTX_CLASS (GET_CODE (addr
)) == RTX_AUTOINC
6309 && REG_P (XEXP (addr
, 0))
6310 && REGNO (XEXP (addr
, 0)) == STACK_POINTER_REGNUM
)
6312 if (REG_TICK (STACK_POINTER_REGNUM
) >= 0)
6314 REG_TICK (STACK_POINTER_REGNUM
)++;
6315 /* Is it possible to use a subreg of SP? */
6316 SUBREG_TICKED (STACK_POINTER_REGNUM
) = -1;
6319 /* This should be *very* rare. */
6320 if (TEST_HARD_REG_BIT (hard_regs_in_table
, STACK_POINTER_REGNUM
))
6321 invalidate (stack_pointer_rtx
, VOIDmode
);
6329 /* Perform invalidation on the basis of everything about an insn
6330 except for invalidating the actual places that are SET in it.
6331 This includes the places CLOBBERed, and anything that might
6332 alias with something that is SET or CLOBBERed.
6334 X is the pattern of the insn. */
6337 invalidate_from_clobbers (rtx x
)
6339 if (GET_CODE (x
) == CLOBBER
)
6341 rtx ref
= XEXP (x
, 0);
6344 if (REG_P (ref
) || GET_CODE (ref
) == SUBREG
6346 invalidate (ref
, VOIDmode
);
6347 else if (GET_CODE (ref
) == STRICT_LOW_PART
6348 || GET_CODE (ref
) == ZERO_EXTRACT
)
6349 invalidate (XEXP (ref
, 0), GET_MODE (ref
));
6352 else if (GET_CODE (x
) == PARALLEL
)
6355 for (i
= XVECLEN (x
, 0) - 1; i
>= 0; i
--)
6357 rtx y
= XVECEXP (x
, 0, i
);
6358 if (GET_CODE (y
) == CLOBBER
)
6360 rtx ref
= XEXP (y
, 0);
6361 if (REG_P (ref
) || GET_CODE (ref
) == SUBREG
6363 invalidate (ref
, VOIDmode
);
6364 else if (GET_CODE (ref
) == STRICT_LOW_PART
6365 || GET_CODE (ref
) == ZERO_EXTRACT
)
6366 invalidate (XEXP (ref
, 0), GET_MODE (ref
));
6372 /* Process X, part of the REG_NOTES of an insn. Look at any REG_EQUAL notes
6373 and replace any registers in them with either an equivalent constant
6374 or the canonical form of the register. If we are inside an address,
6375 only do this if the address remains valid.
6377 OBJECT is 0 except when within a MEM in which case it is the MEM.
6379 Return the replacement for X. */
6382 cse_process_notes (rtx x
, rtx object
)
6384 enum rtx_code code
= GET_CODE (x
);
6385 const char *fmt
= GET_RTX_FORMAT (code
);
6402 validate_change (x
, &XEXP (x
, 0),
6403 cse_process_notes (XEXP (x
, 0), x
), 0);
6408 if (REG_NOTE_KIND (x
) == REG_EQUAL
)
6409 XEXP (x
, 0) = cse_process_notes (XEXP (x
, 0), NULL_RTX
);
6411 XEXP (x
, 1) = cse_process_notes (XEXP (x
, 1), NULL_RTX
);
6418 rtx
new = cse_process_notes (XEXP (x
, 0), object
);
6419 /* We don't substitute VOIDmode constants into these rtx,
6420 since they would impede folding. */
6421 if (GET_MODE (new) != VOIDmode
)
6422 validate_change (object
, &XEXP (x
, 0), new, 0);
6427 i
= REG_QTY (REGNO (x
));
6429 /* Return a constant or a constant register. */
6430 if (REGNO_QTY_VALID_P (REGNO (x
)))
6432 struct qty_table_elem
*ent
= &qty_table
[i
];
6434 if (ent
->const_rtx
!= NULL_RTX
6435 && (CONSTANT_P (ent
->const_rtx
)
6436 || REG_P (ent
->const_rtx
)))
6438 rtx
new = gen_lowpart (GET_MODE (x
), ent
->const_rtx
);
6444 /* Otherwise, canonicalize this register. */
6445 return canon_reg (x
, NULL_RTX
);
6451 for (i
= 0; i
< GET_RTX_LENGTH (code
); i
++)
6453 validate_change (object
, &XEXP (x
, i
),
6454 cse_process_notes (XEXP (x
, i
), object
), 0);
6459 /* Process one SET of an insn that was skipped. We ignore CLOBBERs
6460 since they are done elsewhere. This function is called via note_stores. */
6463 invalidate_skipped_set (rtx dest
, rtx set
, void *data ATTRIBUTE_UNUSED
)
6465 enum rtx_code code
= GET_CODE (dest
);
6468 && ! addr_affects_sp_p (dest
) /* If this is not a stack push ... */
6469 /* There are times when an address can appear varying and be a PLUS
6470 during this scan when it would be a fixed address were we to know
6471 the proper equivalences. So invalidate all memory if there is
6472 a BLKmode or nonscalar memory reference or a reference to a
6473 variable address. */
6474 && (MEM_IN_STRUCT_P (dest
) || GET_MODE (dest
) == BLKmode
6475 || cse_rtx_varies_p (XEXP (dest
, 0), 0)))
6477 invalidate_memory ();
6481 if (GET_CODE (set
) == CLOBBER
6486 if (code
== STRICT_LOW_PART
|| code
== ZERO_EXTRACT
)
6487 invalidate (XEXP (dest
, 0), GET_MODE (dest
));
6488 else if (code
== REG
|| code
== SUBREG
|| code
== MEM
)
6489 invalidate (dest
, VOIDmode
);
6492 /* Invalidate all insns from START up to the end of the function or the
6493 next label. This called when we wish to CSE around a block that is
6494 conditionally executed. */
6497 invalidate_skipped_block (rtx start
)
6501 for (insn
= start
; insn
&& !LABEL_P (insn
);
6502 insn
= NEXT_INSN (insn
))
6504 if (! INSN_P (insn
))
6509 if (! CONST_OR_PURE_CALL_P (insn
))
6510 invalidate_memory ();
6511 invalidate_for_call ();
6514 invalidate_from_clobbers (PATTERN (insn
));
6515 note_stores (PATTERN (insn
), invalidate_skipped_set
, NULL
);
6519 /* Find the end of INSN's basic block and return its range,
6520 the total number of SETs in all the insns of the block, the last insn of the
6521 block, and the branch path.
6523 The branch path indicates which branches should be followed. If a nonzero
6524 path size is specified, the block should be rescanned and a different set
6525 of branches will be taken. The branch path is only used if
6526 FLAG_CSE_FOLLOW_JUMPS or FLAG_CSE_SKIP_BLOCKS is nonzero.
6528 DATA is a pointer to a struct cse_basic_block_data, defined below, that is
6529 used to describe the block. It is filled in with the information about
6530 the current block. The incoming structure's branch path, if any, is used
6531 to construct the output branch path. */
6534 cse_end_of_basic_block (rtx insn
, struct cse_basic_block_data
*data
,
6535 int follow_jumps
, int skip_blocks
)
6539 int low_cuid
= INSN_CUID (insn
), high_cuid
= INSN_CUID (insn
);
6540 rtx next
= INSN_P (insn
) ? insn
: next_real_insn (insn
);
6541 int path_size
= data
->path_size
;
6545 /* Update the previous branch path, if any. If the last branch was
6546 previously PATH_TAKEN, mark it PATH_NOT_TAKEN.
6547 If it was previously PATH_NOT_TAKEN,
6548 shorten the path by one and look at the previous branch. We know that
6549 at least one branch must have been taken if PATH_SIZE is nonzero. */
6550 while (path_size
> 0)
6552 if (data
->path
[path_size
- 1].status
!= PATH_NOT_TAKEN
)
6554 data
->path
[path_size
- 1].status
= PATH_NOT_TAKEN
;
6561 /* If the first instruction is marked with QImode, that means we've
6562 already processed this block. Our caller will look at DATA->LAST
6563 to figure out where to go next. We want to return the next block
6564 in the instruction stream, not some branched-to block somewhere
6565 else. We accomplish this by pretending our called forbid us to
6566 follow jumps, or skip blocks. */
6567 if (GET_MODE (insn
) == QImode
)
6568 follow_jumps
= skip_blocks
= 0;
6570 /* Scan to end of this basic block. */
6571 while (p
&& !LABEL_P (p
))
6573 /* Don't cse over a call to setjmp; on some machines (eg VAX)
6574 the regs restored by the longjmp come from
6575 a later time than the setjmp. */
6576 if (PREV_INSN (p
) && CALL_P (PREV_INSN (p
))
6577 && find_reg_note (PREV_INSN (p
), REG_SETJMP
, NULL
))
6580 /* A PARALLEL can have lots of SETs in it,
6581 especially if it is really an ASM_OPERANDS. */
6582 if (INSN_P (p
) && GET_CODE (PATTERN (p
)) == PARALLEL
)
6583 nsets
+= XVECLEN (PATTERN (p
), 0);
6584 else if (!NOTE_P (p
))
6587 /* Ignore insns made by CSE; they cannot affect the boundaries of
6590 if (INSN_UID (p
) <= max_uid
&& INSN_CUID (p
) > high_cuid
)
6591 high_cuid
= INSN_CUID (p
);
6592 if (INSN_UID (p
) <= max_uid
&& INSN_CUID (p
) < low_cuid
)
6593 low_cuid
= INSN_CUID (p
);
6595 /* See if this insn is in our branch path. If it is and we are to
6597 if (path_entry
< path_size
&& data
->path
[path_entry
].branch
== p
)
6599 if (data
->path
[path_entry
].status
!= PATH_NOT_TAKEN
)
6602 /* Point to next entry in path, if any. */
6606 /* If this is a conditional jump, we can follow it if -fcse-follow-jumps
6607 was specified, we haven't reached our maximum path length, there are
6608 insns following the target of the jump, this is the only use of the
6609 jump label, and the target label is preceded by a BARRIER.
6611 Alternatively, we can follow the jump if it branches around a
6612 block of code and there are no other branches into the block.
6613 In this case invalidate_skipped_block will be called to invalidate any
6614 registers set in the block when following the jump. */
6616 else if ((follow_jumps
|| skip_blocks
) && path_size
< PARAM_VALUE (PARAM_MAX_CSE_PATH_LENGTH
) - 1
6618 && GET_CODE (PATTERN (p
)) == SET
6619 && GET_CODE (SET_SRC (PATTERN (p
))) == IF_THEN_ELSE
6620 && JUMP_LABEL (p
) != 0
6621 && LABEL_NUSES (JUMP_LABEL (p
)) == 1
6622 && NEXT_INSN (JUMP_LABEL (p
)) != 0)
6624 for (q
= PREV_INSN (JUMP_LABEL (p
)); q
; q
= PREV_INSN (q
))
6626 || NOTE_LINE_NUMBER (q
) == NOTE_INSN_LOOP_END
6627 || (PREV_INSN (q
) && CALL_P (PREV_INSN (q
))
6628 && find_reg_note (PREV_INSN (q
), REG_SETJMP
, NULL
)))
6629 && (!LABEL_P (q
) || LABEL_NUSES (q
) != 0))
6632 /* If we ran into a BARRIER, this code is an extension of the
6633 basic block when the branch is taken. */
6634 if (follow_jumps
&& q
!= 0 && BARRIER_P (q
))
6636 /* Don't allow ourself to keep walking around an
6637 always-executed loop. */
6638 if (next_real_insn (q
) == next
)
6644 /* Similarly, don't put a branch in our path more than once. */
6645 for (i
= 0; i
< path_entry
; i
++)
6646 if (data
->path
[i
].branch
== p
)
6649 if (i
!= path_entry
)
6652 data
->path
[path_entry
].branch
= p
;
6653 data
->path
[path_entry
++].status
= PATH_TAKEN
;
6655 /* This branch now ends our path. It was possible that we
6656 didn't see this branch the last time around (when the
6657 insn in front of the target was a JUMP_INSN that was
6658 turned into a no-op). */
6659 path_size
= path_entry
;
6662 /* Mark block so we won't scan it again later. */
6663 PUT_MODE (NEXT_INSN (p
), QImode
);
6665 /* Detect a branch around a block of code. */
6666 else if (skip_blocks
&& q
!= 0 && !LABEL_P (q
))
6670 if (next_real_insn (q
) == next
)
6676 for (i
= 0; i
< path_entry
; i
++)
6677 if (data
->path
[i
].branch
== p
)
6680 if (i
!= path_entry
)
6683 /* This is no_labels_between_p (p, q) with an added check for
6684 reaching the end of a function (in case Q precedes P). */
6685 for (tmp
= NEXT_INSN (p
); tmp
&& tmp
!= q
; tmp
= NEXT_INSN (tmp
))
6691 data
->path
[path_entry
].branch
= p
;
6692 data
->path
[path_entry
++].status
= PATH_AROUND
;
6694 path_size
= path_entry
;
6697 /* Mark block so we won't scan it again later. */
6698 PUT_MODE (NEXT_INSN (p
), QImode
);
6705 data
->low_cuid
= low_cuid
;
6706 data
->high_cuid
= high_cuid
;
6707 data
->nsets
= nsets
;
6710 /* If all jumps in the path are not taken, set our path length to zero
6711 so a rescan won't be done. */
6712 for (i
= path_size
- 1; i
>= 0; i
--)
6713 if (data
->path
[i
].status
!= PATH_NOT_TAKEN
)
6717 data
->path_size
= 0;
6719 data
->path_size
= path_size
;
6721 /* End the current branch path. */
6722 data
->path
[path_size
].branch
= 0;
6725 /* Perform cse on the instructions of a function.
6726 F is the first instruction.
6727 NREGS is one plus the highest pseudo-reg number used in the instruction.
6729 Returns 1 if jump_optimize should be redone due to simplifications
6730 in conditional jump instructions. */
6733 cse_main (rtx f
, int nregs
, FILE *file
)
6735 struct cse_basic_block_data val
;
6739 init_cse_reg_info (nregs
);
6741 val
.path
= xmalloc (sizeof (struct branch_path
)
6742 * PARAM_VALUE (PARAM_MAX_CSE_PATH_LENGTH
));
6744 cse_jumps_altered
= 0;
6745 recorded_label_ref
= 0;
6746 constant_pool_entries_cost
= 0;
6747 constant_pool_entries_regcost
= 0;
6749 rtl_hooks
= cse_rtl_hooks
;
6752 init_alias_analysis ();
6754 reg_eqv_table
= xmalloc (nregs
* sizeof (struct reg_eqv_elem
));
6756 /* Find the largest uid. */
6758 max_uid
= get_max_uid ();
6759 uid_cuid
= xcalloc (max_uid
+ 1, sizeof (int));
6761 /* Compute the mapping from uids to cuids.
6762 CUIDs are numbers assigned to insns, like uids,
6763 except that cuids increase monotonically through the code.
6764 Don't assign cuids to line-number NOTEs, so that the distance in cuids
6765 between two insns is not affected by -g. */
6767 for (insn
= f
, i
= 0; insn
; insn
= NEXT_INSN (insn
))
6770 || NOTE_LINE_NUMBER (insn
) < 0)
6771 INSN_CUID (insn
) = ++i
;
6773 /* Give a line number note the same cuid as preceding insn. */
6774 INSN_CUID (insn
) = i
;
6777 /* Loop over basic blocks.
6778 Compute the maximum number of qty's needed for each basic block
6779 (which is 2 for each SET). */
6784 cse_end_of_basic_block (insn
, &val
, flag_cse_follow_jumps
,
6785 flag_cse_skip_blocks
);
6787 /* If this basic block was already processed or has no sets, skip it. */
6788 if (val
.nsets
== 0 || GET_MODE (insn
) == QImode
)
6790 PUT_MODE (insn
, VOIDmode
);
6791 insn
= (val
.last
? NEXT_INSN (val
.last
) : 0);
6796 cse_basic_block_start
= val
.low_cuid
;
6797 cse_basic_block_end
= val
.high_cuid
;
6798 max_qty
= val
.nsets
* 2;
6801 fnotice (file
, ";; Processing block from %d to %d, %d sets.\n",
6802 INSN_UID (insn
), val
.last
? INSN_UID (val
.last
) : 0,
6805 /* Make MAX_QTY bigger to give us room to optimize
6806 past the end of this basic block, if that should prove useful. */
6810 /* If this basic block is being extended by following certain jumps,
6811 (see `cse_end_of_basic_block'), we reprocess the code from the start.
6812 Otherwise, we start after this basic block. */
6813 if (val
.path_size
> 0)
6814 cse_basic_block (insn
, val
.last
, val
.path
);
6817 int old_cse_jumps_altered
= cse_jumps_altered
;
6820 /* When cse changes a conditional jump to an unconditional
6821 jump, we want to reprocess the block, since it will give
6822 us a new branch path to investigate. */
6823 cse_jumps_altered
= 0;
6824 temp
= cse_basic_block (insn
, val
.last
, val
.path
);
6825 if (cse_jumps_altered
== 0
6826 || (flag_cse_follow_jumps
== 0 && flag_cse_skip_blocks
== 0))
6829 cse_jumps_altered
|= old_cse_jumps_altered
;
6841 end_alias_analysis ();
6843 free (reg_eqv_table
);
6845 rtl_hooks
= general_rtl_hooks
;
6847 return cse_jumps_altered
|| recorded_label_ref
;
6850 /* Process a single basic block. FROM and TO and the limits of the basic
6851 block. NEXT_BRANCH points to the branch path when following jumps or
6852 a null path when not following jumps. */
6855 cse_basic_block (rtx from
, rtx to
, struct branch_path
*next_branch
)
6859 rtx libcall_insn
= NULL_RTX
;
6861 int no_conflict
= 0;
6863 /* Allocate the space needed by qty_table. */
6864 qty_table
= xmalloc (max_qty
* sizeof (struct qty_table_elem
));
6868 /* TO might be a label. If so, protect it from being deleted. */
6869 if (to
!= 0 && LABEL_P (to
))
6872 for (insn
= from
; insn
!= to
; insn
= NEXT_INSN (insn
))
6874 enum rtx_code code
= GET_CODE (insn
);
6876 /* If we have processed 1,000 insns, flush the hash table to
6877 avoid extreme quadratic behavior. We must not include NOTEs
6878 in the count since there may be more of them when generating
6879 debugging information. If we clear the table at different
6880 times, code generated with -g -O might be different than code
6881 generated with -O but not -g.
6883 ??? This is a real kludge and needs to be done some other way.
6885 if (code
!= NOTE
&& num_insns
++ > 1000)
6887 flush_hash_table ();
6891 /* See if this is a branch that is part of the path. If so, and it is
6892 to be taken, do so. */
6893 if (next_branch
->branch
== insn
)
6895 enum taken status
= next_branch
++->status
;
6896 if (status
!= PATH_NOT_TAKEN
)
6898 if (status
== PATH_TAKEN
)
6899 record_jump_equiv (insn
, 1);
6901 invalidate_skipped_block (NEXT_INSN (insn
));
6903 /* Set the last insn as the jump insn; it doesn't affect cc0.
6904 Then follow this branch. */
6909 insn
= JUMP_LABEL (insn
);
6914 if (GET_MODE (insn
) == QImode
)
6915 PUT_MODE (insn
, VOIDmode
);
6917 if (GET_RTX_CLASS (code
) == RTX_INSN
)
6921 /* Process notes first so we have all notes in canonical forms when
6922 looking for duplicate operations. */
6924 if (REG_NOTES (insn
))
6925 REG_NOTES (insn
) = cse_process_notes (REG_NOTES (insn
), NULL_RTX
);
6927 /* Track when we are inside in LIBCALL block. Inside such a block,
6928 we do not want to record destinations. The last insn of a
6929 LIBCALL block is not considered to be part of the block, since
6930 its destination is the result of the block and hence should be
6933 if (REG_NOTES (insn
) != 0)
6935 if ((p
= find_reg_note (insn
, REG_LIBCALL
, NULL_RTX
)))
6936 libcall_insn
= XEXP (p
, 0);
6937 else if (find_reg_note (insn
, REG_RETVAL
, NULL_RTX
))
6939 /* Keep libcall_insn for the last SET insn of a no-conflict
6940 block to prevent changing the destination. */
6946 else if (find_reg_note (insn
, REG_NO_CONFLICT
, NULL_RTX
))
6950 cse_insn (insn
, libcall_insn
);
6952 if (no_conflict
== -1)
6958 /* If we haven't already found an insn where we added a LABEL_REF,
6960 if (NONJUMP_INSN_P (insn
) && ! recorded_label_ref
6961 && for_each_rtx (&PATTERN (insn
), check_for_label_ref
,
6963 recorded_label_ref
= 1;
6966 /* If INSN is now an unconditional jump, skip to the end of our
6967 basic block by pretending that we just did the last insn in the
6968 basic block. If we are jumping to the end of our block, show
6969 that we can have one usage of TO. */
6971 if (any_uncondjump_p (insn
))
6979 if (JUMP_LABEL (insn
) == to
)
6982 /* Maybe TO was deleted because the jump is unconditional.
6983 If so, there is nothing left in this basic block. */
6984 /* ??? Perhaps it would be smarter to set TO
6985 to whatever follows this insn,
6986 and pretend the basic block had always ended here. */
6987 if (INSN_DELETED_P (to
))
6990 insn
= PREV_INSN (to
);
6993 /* See if it is ok to keep on going past the label
6994 which used to end our basic block. Remember that we incremented
6995 the count of that label, so we decrement it here. If we made
6996 a jump unconditional, TO_USAGE will be one; in that case, we don't
6997 want to count the use in that jump. */
6999 if (to
!= 0 && NEXT_INSN (insn
) == to
7000 && LABEL_P (to
) && --LABEL_NUSES (to
) == to_usage
)
7002 struct cse_basic_block_data val
;
7005 insn
= NEXT_INSN (to
);
7007 /* If TO was the last insn in the function, we are done. */
7014 /* If TO was preceded by a BARRIER we are done with this block
7015 because it has no continuation. */
7016 prev
= prev_nonnote_insn (to
);
7017 if (prev
&& BARRIER_P (prev
))
7023 /* Find the end of the following block. Note that we won't be
7024 following branches in this case. */
7027 val
.path
= xmalloc (sizeof (struct branch_path
)
7028 * PARAM_VALUE (PARAM_MAX_CSE_PATH_LENGTH
));
7029 cse_end_of_basic_block (insn
, &val
, 0, 0);
7032 /* If the tables we allocated have enough space left
7033 to handle all the SETs in the next basic block,
7034 continue through it. Otherwise, return,
7035 and that block will be scanned individually. */
7036 if (val
.nsets
* 2 + next_qty
> max_qty
)
7039 cse_basic_block_start
= val
.low_cuid
;
7040 cse_basic_block_end
= val
.high_cuid
;
7043 /* Prevent TO from being deleted if it is a label. */
7044 if (to
!= 0 && LABEL_P (to
))
7047 /* Back up so we process the first insn in the extension. */
7048 insn
= PREV_INSN (insn
);
7052 gcc_assert (next_qty
<= max_qty
);
7056 return to
? NEXT_INSN (to
) : 0;
7059 /* Called via for_each_rtx to see if an insn is using a LABEL_REF for which
7060 there isn't a REG_LABEL note. Return one if so. DATA is the insn. */
7063 check_for_label_ref (rtx
*rtl
, void *data
)
7065 rtx insn
= (rtx
) data
;
7067 /* If this insn uses a LABEL_REF and there isn't a REG_LABEL note for it,
7068 we must rerun jump since it needs to place the note. If this is a
7069 LABEL_REF for a CODE_LABEL that isn't in the insn chain, don't do this
7070 since no REG_LABEL will be added. */
7071 return (GET_CODE (*rtl
) == LABEL_REF
7072 && ! LABEL_REF_NONLOCAL_P (*rtl
)
7073 && LABEL_P (XEXP (*rtl
, 0))
7074 && INSN_UID (XEXP (*rtl
, 0)) != 0
7075 && ! find_reg_note (insn
, REG_LABEL
, XEXP (*rtl
, 0)));
7078 /* Count the number of times registers are used (not set) in X.
7079 COUNTS is an array in which we accumulate the count, INCR is how much
7080 we count each register usage. */
7083 count_reg_usage (rtx x
, int *counts
, int incr
)
7093 switch (code
= GET_CODE (x
))
7096 counts
[REGNO (x
)] += incr
;
7110 /* If we are clobbering a MEM, mark any registers inside the address
7112 if (MEM_P (XEXP (x
, 0)))
7113 count_reg_usage (XEXP (XEXP (x
, 0), 0), counts
, incr
);
7117 /* Unless we are setting a REG, count everything in SET_DEST. */
7118 if (!REG_P (SET_DEST (x
)))
7119 count_reg_usage (SET_DEST (x
), counts
, incr
);
7120 count_reg_usage (SET_SRC (x
), counts
, incr
);
7124 count_reg_usage (CALL_INSN_FUNCTION_USAGE (x
), counts
, incr
);
7129 count_reg_usage (PATTERN (x
), counts
, incr
);
7131 /* Things used in a REG_EQUAL note aren't dead since loop may try to
7134 note
= find_reg_equal_equiv_note (x
);
7137 rtx eqv
= XEXP (note
, 0);
7139 if (GET_CODE (eqv
) == EXPR_LIST
)
7140 /* This REG_EQUAL note describes the result of a function call.
7141 Process all the arguments. */
7144 count_reg_usage (XEXP (eqv
, 0), counts
, incr
);
7145 eqv
= XEXP (eqv
, 1);
7147 while (eqv
&& GET_CODE (eqv
) == EXPR_LIST
);
7149 count_reg_usage (eqv
, counts
, incr
);
7154 if (REG_NOTE_KIND (x
) == REG_EQUAL
7155 || (REG_NOTE_KIND (x
) != REG_NONNEG
&& GET_CODE (XEXP (x
,0)) == USE
)
7156 /* FUNCTION_USAGE expression lists may include (CLOBBER (mem /u)),
7157 involving registers in the address. */
7158 || GET_CODE (XEXP (x
, 0)) == CLOBBER
)
7159 count_reg_usage (XEXP (x
, 0), counts
, incr
);
7161 count_reg_usage (XEXP (x
, 1), counts
, incr
);
7165 /* Iterate over just the inputs, not the constraints as well. */
7166 for (i
= ASM_OPERANDS_INPUT_LENGTH (x
) - 1; i
>= 0; i
--)
7167 count_reg_usage (ASM_OPERANDS_INPUT (x
, i
), counts
, incr
);
7177 fmt
= GET_RTX_FORMAT (code
);
7178 for (i
= GET_RTX_LENGTH (code
) - 1; i
>= 0; i
--)
7181 count_reg_usage (XEXP (x
, i
), counts
, incr
);
7182 else if (fmt
[i
] == 'E')
7183 for (j
= XVECLEN (x
, i
) - 1; j
>= 0; j
--)
7184 count_reg_usage (XVECEXP (x
, i
, j
), counts
, incr
);
7188 /* Return true if set is live. */
7190 set_live_p (rtx set
, rtx insn ATTRIBUTE_UNUSED
, /* Only used with HAVE_cc0. */
7197 if (set_noop_p (set
))
7201 else if (GET_CODE (SET_DEST (set
)) == CC0
7202 && !side_effects_p (SET_SRC (set
))
7203 && ((tem
= next_nonnote_insn (insn
)) == 0
7205 || !reg_referenced_p (cc0_rtx
, PATTERN (tem
))))
7208 else if (!REG_P (SET_DEST (set
))
7209 || REGNO (SET_DEST (set
)) < FIRST_PSEUDO_REGISTER
7210 || counts
[REGNO (SET_DEST (set
))] != 0
7211 || side_effects_p (SET_SRC (set
)))
7216 /* Return true if insn is live. */
7219 insn_live_p (rtx insn
, int *counts
)
7222 if (flag_non_call_exceptions
&& may_trap_p (PATTERN (insn
)))
7224 else if (GET_CODE (PATTERN (insn
)) == SET
)
7225 return set_live_p (PATTERN (insn
), insn
, counts
);
7226 else if (GET_CODE (PATTERN (insn
)) == PARALLEL
)
7228 for (i
= XVECLEN (PATTERN (insn
), 0) - 1; i
>= 0; i
--)
7230 rtx elt
= XVECEXP (PATTERN (insn
), 0, i
);
7232 if (GET_CODE (elt
) == SET
)
7234 if (set_live_p (elt
, insn
, counts
))
7237 else if (GET_CODE (elt
) != CLOBBER
&& GET_CODE (elt
) != USE
)
7246 /* Return true if libcall is dead as a whole. */
7249 dead_libcall_p (rtx insn
, int *counts
)
7253 /* See if there's a REG_EQUAL note on this insn and try to
7254 replace the source with the REG_EQUAL expression.
7256 We assume that insns with REG_RETVALs can only be reg->reg
7257 copies at this point. */
7258 note
= find_reg_note (insn
, REG_EQUAL
, NULL_RTX
);
7262 set
= single_set (insn
);
7266 new = simplify_rtx (XEXP (note
, 0));
7268 new = XEXP (note
, 0);
7270 /* While changing insn, we must update the counts accordingly. */
7271 count_reg_usage (insn
, counts
, -1);
7273 if (validate_change (insn
, &SET_SRC (set
), new, 0))
7275 count_reg_usage (insn
, counts
, 1);
7276 remove_note (insn
, find_reg_note (insn
, REG_RETVAL
, NULL_RTX
));
7277 remove_note (insn
, note
);
7281 if (CONSTANT_P (new))
7283 new = force_const_mem (GET_MODE (SET_DEST (set
)), new);
7284 if (new && validate_change (insn
, &SET_SRC (set
), new, 0))
7286 count_reg_usage (insn
, counts
, 1);
7287 remove_note (insn
, find_reg_note (insn
, REG_RETVAL
, NULL_RTX
));
7288 remove_note (insn
, note
);
7293 count_reg_usage (insn
, counts
, 1);
7297 /* Scan all the insns and delete any that are dead; i.e., they store a register
7298 that is never used or they copy a register to itself.
7300 This is used to remove insns made obviously dead by cse, loop or other
7301 optimizations. It improves the heuristics in loop since it won't try to
7302 move dead invariants out of loops or make givs for dead quantities. The
7303 remaining passes of the compilation are also sped up. */
7306 delete_trivially_dead_insns (rtx insns
, int nreg
)
7310 int in_libcall
= 0, dead_libcall
= 0;
7313 timevar_push (TV_DELETE_TRIVIALLY_DEAD
);
7314 /* First count the number of times each register is used. */
7315 counts
= xcalloc (nreg
, sizeof (int));
7316 for (insn
= insns
; insn
; insn
= NEXT_INSN (insn
))
7318 count_reg_usage (insn
, counts
, 1);
7320 /* Go from the last insn to the first and delete insns that only set unused
7321 registers or copy a register to itself. As we delete an insn, remove
7322 usage counts for registers it uses.
7324 The first jump optimization pass may leave a real insn as the last
7325 insn in the function. We must not skip that insn or we may end
7326 up deleting code that is not really dead. */
7327 for (insn
= get_last_insn (); insn
; insn
= prev
)
7331 prev
= PREV_INSN (insn
);
7335 /* Don't delete any insns that are part of a libcall block unless
7336 we can delete the whole libcall block.
7338 Flow or loop might get confused if we did that. Remember
7339 that we are scanning backwards. */
7340 if (find_reg_note (insn
, REG_RETVAL
, NULL_RTX
))
7344 dead_libcall
= dead_libcall_p (insn
, counts
);
7346 else if (in_libcall
)
7347 live_insn
= ! dead_libcall
;
7349 live_insn
= insn_live_p (insn
, counts
);
7351 /* If this is a dead insn, delete it and show registers in it aren't
7356 count_reg_usage (insn
, counts
, -1);
7357 delete_insn_and_edges (insn
);
7361 if (in_libcall
&& find_reg_note (insn
, REG_LIBCALL
, NULL_RTX
))
7368 if (dump_file
&& ndead
)
7369 fprintf (dump_file
, "Deleted %i trivially dead insns\n",
7373 timevar_pop (TV_DELETE_TRIVIALLY_DEAD
);
7377 /* This function is called via for_each_rtx. The argument, NEWREG, is
7378 a condition code register with the desired mode. If we are looking
7379 at the same register in a different mode, replace it with
7383 cse_change_cc_mode (rtx
*loc
, void *data
)
7385 struct change_cc_mode_args
* args
= (struct change_cc_mode_args
*)data
;
7389 && REGNO (*loc
) == REGNO (args
->newreg
)
7390 && GET_MODE (*loc
) != GET_MODE (args
->newreg
))
7392 validate_change (args
->insn
, loc
, args
->newreg
, 1);
7399 /* Change the mode of any reference to the register REGNO (NEWREG) to
7400 GET_MODE (NEWREG) in INSN. */
7403 cse_change_cc_mode_insn (rtx insn
, rtx newreg
)
7405 struct change_cc_mode_args args
;
7412 args
.newreg
= newreg
;
7414 for_each_rtx (&PATTERN (insn
), cse_change_cc_mode
, &args
);
7415 for_each_rtx (®_NOTES (insn
), cse_change_cc_mode
, &args
);
7417 /* If the following assertion was triggered, there is most probably
7418 something wrong with the cc_modes_compatible back end function.
7419 CC modes only can be considered compatible if the insn - with the mode
7420 replaced by any of the compatible modes - can still be recognized. */
7421 success
= apply_change_group ();
7422 gcc_assert (success
);
7425 /* Change the mode of any reference to the register REGNO (NEWREG) to
7426 GET_MODE (NEWREG), starting at START. Stop before END. Stop at
7427 any instruction which modifies NEWREG. */
7430 cse_change_cc_mode_insns (rtx start
, rtx end
, rtx newreg
)
7434 for (insn
= start
; insn
!= end
; insn
= NEXT_INSN (insn
))
7436 if (! INSN_P (insn
))
7439 if (reg_set_p (newreg
, insn
))
7442 cse_change_cc_mode_insn (insn
, newreg
);
7446 /* BB is a basic block which finishes with CC_REG as a condition code
7447 register which is set to CC_SRC. Look through the successors of BB
7448 to find blocks which have a single predecessor (i.e., this one),
7449 and look through those blocks for an assignment to CC_REG which is
7450 equivalent to CC_SRC. CAN_CHANGE_MODE indicates whether we are
7451 permitted to change the mode of CC_SRC to a compatible mode. This
7452 returns VOIDmode if no equivalent assignments were found.
7453 Otherwise it returns the mode which CC_SRC should wind up with.
7455 The main complexity in this function is handling the mode issues.
7456 We may have more than one duplicate which we can eliminate, and we
7457 try to find a mode which will work for multiple duplicates. */
7459 static enum machine_mode
7460 cse_cc_succs (basic_block bb
, rtx cc_reg
, rtx cc_src
, bool can_change_mode
)
7463 enum machine_mode mode
;
7464 unsigned int insn_count
;
7467 enum machine_mode modes
[2];
7473 /* We expect to have two successors. Look at both before picking
7474 the final mode for the comparison. If we have more successors
7475 (i.e., some sort of table jump, although that seems unlikely),
7476 then we require all beyond the first two to use the same
7479 found_equiv
= false;
7480 mode
= GET_MODE (cc_src
);
7482 FOR_EACH_EDGE (e
, ei
, bb
->succs
)
7487 if (e
->flags
& EDGE_COMPLEX
)
7490 if (EDGE_COUNT (e
->dest
->preds
) != 1
7491 || e
->dest
== EXIT_BLOCK_PTR
)
7494 end
= NEXT_INSN (BB_END (e
->dest
));
7495 for (insn
= BB_HEAD (e
->dest
); insn
!= end
; insn
= NEXT_INSN (insn
))
7499 if (! INSN_P (insn
))
7502 /* If CC_SRC is modified, we have to stop looking for
7503 something which uses it. */
7504 if (modified_in_p (cc_src
, insn
))
7507 /* Check whether INSN sets CC_REG to CC_SRC. */
7508 set
= single_set (insn
);
7510 && REG_P (SET_DEST (set
))
7511 && REGNO (SET_DEST (set
)) == REGNO (cc_reg
))
7514 enum machine_mode set_mode
;
7515 enum machine_mode comp_mode
;
7518 set_mode
= GET_MODE (SET_SRC (set
));
7519 comp_mode
= set_mode
;
7520 if (rtx_equal_p (cc_src
, SET_SRC (set
)))
7522 else if (GET_CODE (cc_src
) == COMPARE
7523 && GET_CODE (SET_SRC (set
)) == COMPARE
7525 && rtx_equal_p (XEXP (cc_src
, 0),
7526 XEXP (SET_SRC (set
), 0))
7527 && rtx_equal_p (XEXP (cc_src
, 1),
7528 XEXP (SET_SRC (set
), 1)))
7531 comp_mode
= targetm
.cc_modes_compatible (mode
, set_mode
);
7532 if (comp_mode
!= VOIDmode
7533 && (can_change_mode
|| comp_mode
== mode
))
7540 if (insn_count
< ARRAY_SIZE (insns
))
7542 insns
[insn_count
] = insn
;
7543 modes
[insn_count
] = set_mode
;
7544 last_insns
[insn_count
] = end
;
7547 if (mode
!= comp_mode
)
7549 gcc_assert (can_change_mode
);
7552 /* The modified insn will be re-recognized later. */
7553 PUT_MODE (cc_src
, mode
);
7558 if (set_mode
!= mode
)
7560 /* We found a matching expression in the
7561 wrong mode, but we don't have room to
7562 store it in the array. Punt. This case
7566 /* INSN sets CC_REG to a value equal to CC_SRC
7567 with the right mode. We can simply delete
7572 /* We found an instruction to delete. Keep looking,
7573 in the hopes of finding a three-way jump. */
7577 /* We found an instruction which sets the condition
7578 code, so don't look any farther. */
7582 /* If INSN sets CC_REG in some other way, don't look any
7584 if (reg_set_p (cc_reg
, insn
))
7588 /* If we fell off the bottom of the block, we can keep looking
7589 through successors. We pass CAN_CHANGE_MODE as false because
7590 we aren't prepared to handle compatibility between the
7591 further blocks and this block. */
7594 enum machine_mode submode
;
7596 submode
= cse_cc_succs (e
->dest
, cc_reg
, cc_src
, false);
7597 if (submode
!= VOIDmode
)
7599 gcc_assert (submode
== mode
);
7601 can_change_mode
= false;
7609 /* Now INSN_COUNT is the number of instructions we found which set
7610 CC_REG to a value equivalent to CC_SRC. The instructions are in
7611 INSNS. The modes used by those instructions are in MODES. */
7614 for (i
= 0; i
< insn_count
; ++i
)
7616 if (modes
[i
] != mode
)
7618 /* We need to change the mode of CC_REG in INSNS[i] and
7619 subsequent instructions. */
7622 if (GET_MODE (cc_reg
) == mode
)
7625 newreg
= gen_rtx_REG (mode
, REGNO (cc_reg
));
7627 cse_change_cc_mode_insns (NEXT_INSN (insns
[i
]), last_insns
[i
],
7631 delete_insn (insns
[i
]);
7637 /* If we have a fixed condition code register (or two), walk through
7638 the instructions and try to eliminate duplicate assignments. */
7641 cse_condition_code_reg (void)
7643 unsigned int cc_regno_1
;
7644 unsigned int cc_regno_2
;
7649 if (! targetm
.fixed_condition_code_regs (&cc_regno_1
, &cc_regno_2
))
7652 cc_reg_1
= gen_rtx_REG (CCmode
, cc_regno_1
);
7653 if (cc_regno_2
!= INVALID_REGNUM
)
7654 cc_reg_2
= gen_rtx_REG (CCmode
, cc_regno_2
);
7656 cc_reg_2
= NULL_RTX
;
7665 enum machine_mode mode
;
7666 enum machine_mode orig_mode
;
7668 /* Look for blocks which end with a conditional jump based on a
7669 condition code register. Then look for the instruction which
7670 sets the condition code register. Then look through the
7671 successor blocks for instructions which set the condition
7672 code register to the same value. There are other possible
7673 uses of the condition code register, but these are by far the
7674 most common and the ones which we are most likely to be able
7677 last_insn
= BB_END (bb
);
7678 if (!JUMP_P (last_insn
))
7681 if (reg_referenced_p (cc_reg_1
, PATTERN (last_insn
)))
7683 else if (cc_reg_2
&& reg_referenced_p (cc_reg_2
, PATTERN (last_insn
)))
7688 cc_src_insn
= NULL_RTX
;
7690 for (insn
= PREV_INSN (last_insn
);
7691 insn
&& insn
!= PREV_INSN (BB_HEAD (bb
));
7692 insn
= PREV_INSN (insn
))
7696 if (! INSN_P (insn
))
7698 set
= single_set (insn
);
7700 && REG_P (SET_DEST (set
))
7701 && REGNO (SET_DEST (set
)) == REGNO (cc_reg
))
7704 cc_src
= SET_SRC (set
);
7707 else if (reg_set_p (cc_reg
, insn
))
7714 if (modified_between_p (cc_src
, cc_src_insn
, NEXT_INSN (last_insn
)))
7717 /* Now CC_REG is a condition code register used for a
7718 conditional jump at the end of the block, and CC_SRC, in
7719 CC_SRC_INSN, is the value to which that condition code
7720 register is set, and CC_SRC is still meaningful at the end of
7723 orig_mode
= GET_MODE (cc_src
);
7724 mode
= cse_cc_succs (bb
, cc_reg
, cc_src
, true);
7725 if (mode
!= VOIDmode
)
7727 gcc_assert (mode
== GET_MODE (cc_src
));
7728 if (mode
!= orig_mode
)
7730 rtx newreg
= gen_rtx_REG (mode
, REGNO (cc_reg
));
7732 cse_change_cc_mode_insn (cc_src_insn
, newreg
);
7734 /* Do the same in the following insns that use the
7735 current value of CC_REG within BB. */
7736 cse_change_cc_mode_insns (NEXT_INSN (cc_src_insn
),
7737 NEXT_INSN (last_insn
),