* config.gcc: Add an extra_header for ARM targets.
[official-gcc.git] / gcc / config / arm / arm.h
blob0a3dcda693b9973f49c087055afd636d8f57a565
1 /* Definitions of target machine for GNU compiler, for ARM.
2 Copyright (C) 1991, 1993, 1994, 1995, 1996, 1997, 1998, 1999, 2000,
3 2001, 2002, 2003 Free Software Foundation, Inc.
4 Contributed by Pieter `Tiggr' Schoenmakers (rcpieter@win.tue.nl)
5 and Martin Simmons (@harleqn.co.uk).
6 More major hacks by Richard Earnshaw (rearnsha@arm.com)
7 Minor hacks by Nick Clifton (nickc@cygnus.com)
9 This file is part of GCC.
11 GCC is free software; you can redistribute it and/or modify it
12 under the terms of the GNU General Public License as published
13 by the Free Software Foundation; either version 2, or (at your
14 option) any later version.
16 GCC is distributed in the hope that it will be useful, but WITHOUT
17 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
18 or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
19 License for more details.
21 You should have received a copy of the GNU General Public License
22 along with GCC; see the file COPYING. If not, write to
23 the Free Software Foundation, 59 Temple Place - Suite 330, Boston,
24 MA 02111-1307, USA. */
26 #ifndef GCC_ARM_H
27 #define GCC_ARM_H
29 /* Target CPU builtins. */
30 #define TARGET_CPU_CPP_BUILTINS() \
31 do \
32 { \
33 if (TARGET_ARM) \
34 builtin_define ("__arm__"); \
35 else \
36 builtin_define ("__thumb__"); \
38 if (TARGET_BIG_END) \
39 { \
40 builtin_define ("__ARMEB__"); \
41 if (TARGET_THUMB) \
42 builtin_define ("__THUMBEB__"); \
43 if (TARGET_LITTLE_WORDS) \
44 builtin_define ("__ARMWEL__"); \
45 } \
46 else \
47 { \
48 builtin_define ("__ARMEL__"); \
49 if (TARGET_THUMB) \
50 builtin_define ("__THUMBEL__"); \
51 } \
53 if (TARGET_APCS_32) \
54 builtin_define ("__APCS_32__"); \
55 else \
56 builtin_define ("__APCS_26__"); \
58 if (TARGET_SOFT_FLOAT) \
59 builtin_define ("__SOFTFP__"); \
61 /* FIXME: TARGET_HARD_FLOAT currently implies \
62 FPA. */ \
63 if (TARGET_VFP && !TARGET_HARD_FLOAT) \
64 builtin_define ("__VFP_FP__"); \
66 /* Add a define for interworking. \
67 Needed when building libgcc.a. */ \
68 if (TARGET_INTERWORK) \
69 builtin_define ("__THUMB_INTERWORK__"); \
71 builtin_assert ("cpu=arm"); \
72 builtin_assert ("machine=arm"); \
73 } while (0)
75 #define TARGET_CPU_arm2 0x0000
76 #define TARGET_CPU_arm250 0x0000
77 #define TARGET_CPU_arm3 0x0000
78 #define TARGET_CPU_arm6 0x0001
79 #define TARGET_CPU_arm600 0x0001
80 #define TARGET_CPU_arm610 0x0002
81 #define TARGET_CPU_arm7 0x0001
82 #define TARGET_CPU_arm7m 0x0004
83 #define TARGET_CPU_arm7dm 0x0004
84 #define TARGET_CPU_arm7dmi 0x0004
85 #define TARGET_CPU_arm700 0x0001
86 #define TARGET_CPU_arm710 0x0002
87 #define TARGET_CPU_arm7100 0x0002
88 #define TARGET_CPU_arm7500 0x0002
89 #define TARGET_CPU_arm7500fe 0x1001
90 #define TARGET_CPU_arm7tdmi 0x0008
91 #define TARGET_CPU_arm8 0x0010
92 #define TARGET_CPU_arm810 0x0020
93 #define TARGET_CPU_strongarm 0x0040
94 #define TARGET_CPU_strongarm110 0x0040
95 #define TARGET_CPU_strongarm1100 0x0040
96 #define TARGET_CPU_arm9 0x0080
97 #define TARGET_CPU_arm9tdmi 0x0080
98 #define TARGET_CPU_xscale 0x0100
99 #define TARGET_CPU_ep9312 0x0200
100 #define TARGET_CPU_iwmmxt 0x0400
101 /* Configure didn't specify. */
102 #define TARGET_CPU_generic 0x8000
104 typedef enum arm_cond_code
106 ARM_EQ = 0, ARM_NE, ARM_CS, ARM_CC, ARM_MI, ARM_PL, ARM_VS, ARM_VC,
107 ARM_HI, ARM_LS, ARM_GE, ARM_LT, ARM_GT, ARM_LE, ARM_AL, ARM_NV
109 arm_cc;
111 extern arm_cc arm_current_cc;
113 #define ARM_INVERSE_CONDITION_CODE(X) ((arm_cc) (((int)X) ^ 1))
115 extern int arm_target_label;
116 extern int arm_ccfsm_state;
117 extern GTY(()) rtx arm_target_insn;
118 /* Run-time compilation parameters selecting different hardware subsets. */
119 extern int target_flags;
120 /* The floating point instruction architecture, can be 2 or 3 */
121 extern const char * target_fp_name;
122 /* Define the information needed to generate branch insns. This is
123 stored from the compare operation. */
124 extern GTY(()) rtx arm_compare_op0;
125 extern GTY(()) rtx arm_compare_op1;
126 /* The label of the current constant pool. */
127 extern rtx pool_vector_label;
128 /* Set to 1 when a return insn is output, this means that the epilogue
129 is not needed. */
130 extern int return_used_this_function;
131 /* Used to produce AOF syntax assembler. */
132 extern GTY(()) rtx aof_pic_label;
134 /* Just in case configure has failed to define anything. */
135 #ifndef TARGET_CPU_DEFAULT
136 #define TARGET_CPU_DEFAULT TARGET_CPU_generic
137 #endif
139 /* If the configuration file doesn't specify the cpu, the subtarget may
140 override it. If it doesn't, then default to an ARM6. */
141 #if TARGET_CPU_DEFAULT == TARGET_CPU_generic
142 #undef TARGET_CPU_DEFAULT
144 #ifdef SUBTARGET_CPU_DEFAULT
145 #define TARGET_CPU_DEFAULT SUBTARGET_CPU_DEFAULT
146 #else
147 #define TARGET_CPU_DEFAULT TARGET_CPU_arm6
148 #endif
149 #endif
151 #if TARGET_CPU_DEFAULT == TARGET_CPU_arm2
152 #define CPP_ARCH_DEFAULT_SPEC "-D__ARM_ARCH_2__"
153 #else
154 #if TARGET_CPU_DEFAULT == TARGET_CPU_arm6 || TARGET_CPU_DEFAULT == TARGET_CPU_arm610 || TARGET_CPU_DEFAULT == TARGET_CPU_arm7500fe
155 #define CPP_ARCH_DEFAULT_SPEC "-D__ARM_ARCH_3__"
156 #else
157 #if TARGET_CPU_DEFAULT == TARGET_CPU_arm7m
158 #define CPP_ARCH_DEFAULT_SPEC "-D__ARM_ARCH_3M__"
159 #else
160 #if TARGET_CPU_DEFAULT == TARGET_CPU_arm7tdmi || TARGET_CPU_DEFAULT == TARGET_CPU_arm9 || TARGET_CPU_DEFAULT == TARGET_CPU_arm9tdmi
161 #define CPP_ARCH_DEFAULT_SPEC "-D__ARM_ARCH_4T__"
162 #else
163 #if TARGET_CPU_DEFAULT == TARGET_CPU_arm8 || TARGET_CPU_DEFAULT == TARGET_CPU_arm810 || TARGET_CPU_DEFAULT == TARGET_CPU_strongarm || TARGET_CPU_DEFAULT == TARGET_CPU_strongarm110 || TARGET_CPU_DEFAULT == TARGET_CPU_strongarm1100
164 #define CPP_ARCH_DEFAULT_SPEC "-D__ARM_ARCH_4__"
165 #else
166 #if TARGET_CPU_DEFAULT == TARGET_CPU_xscale
167 #define CPP_ARCH_DEFAULT_SPEC "-D__ARM_ARCH_5TE__ -D__XSCALE__"
168 #else
169 #if TARGET_CPU_DEFAULT == TARGET_CPU_ep9312
170 #define CPP_ARCH_DEFAULT_SPEC "-D__ARM_ARCH_4T__ -D__MAVERICK__"
171 /* Set TARGET_DEFAULT to the default, but without soft-float. */
172 #ifdef TARGET_DEFAULT
173 #undef TARGET_DEFAULT
174 #define TARGET_DEFAULT (ARM_FLAG_APCS_32 | ARM_FLAG_APCS_FRAME)
175 #endif /* TARGET_CPU_DEFAULT */
176 #else
177 Unrecognized value in TARGET_CPU_DEFAULT.
178 #endif
179 #endif
180 #endif
181 #endif
182 #endif
183 #endif
184 #endif
186 #undef CPP_SPEC
187 #define CPP_SPEC "%(cpp_cpu_arch) %(subtarget_cpp_spec) \
188 %{mapcs-32:%{mapcs-26: \
189 %e-mapcs-26 and -mapcs-32 may not be used together}} \
190 %{msoft-float:%{mhard-float: \
191 %e-msoft-float and -mhard_float may not be used together}} \
192 %{mbig-endian:%{mlittle-endian: \
193 %e-mbig-endian and -mlittle-endian may not be used together}}"
195 /* Set the architecture define -- if -march= is set, then it overrides
196 the -mcpu= setting. */
197 #define CPP_CPU_ARCH_SPEC "\
198 %{march=arm2:-D__ARM_ARCH_2__} \
199 %{march=arm250:-D__ARM_ARCH_2__} \
200 %{march=arm3:-D__ARM_ARCH_2__} \
201 %{march=arm6:-D__ARM_ARCH_3__} \
202 %{march=arm600:-D__ARM_ARCH_3__} \
203 %{march=arm610:-D__ARM_ARCH_3__} \
204 %{march=arm7:-D__ARM_ARCH_3__} \
205 %{march=arm700:-D__ARM_ARCH_3__} \
206 %{march=arm710:-D__ARM_ARCH_3__} \
207 %{march=arm720:-D__ARM_ARCH_3__} \
208 %{march=arm7100:-D__ARM_ARCH_3__} \
209 %{march=arm7500:-D__ARM_ARCH_3__} \
210 %{march=arm7500fe:-D__ARM_ARCH_3__} \
211 %{march=arm7m:-D__ARM_ARCH_3M__} \
212 %{march=arm7dm:-D__ARM_ARCH_3M__} \
213 %{march=arm7dmi:-D__ARM_ARCH_3M__} \
214 %{march=arm7tdmi:-D__ARM_ARCH_4T__} \
215 %{march=arm8:-D__ARM_ARCH_4__} \
216 %{march=arm810:-D__ARM_ARCH_4__} \
217 %{march=arm9:-D__ARM_ARCH_4T__} \
218 %{march=arm920:-D__ARM_ARCH_4__} \
219 %{march=arm920t:-D__ARM_ARCH_4T__} \
220 %{march=arm9tdmi:-D__ARM_ARCH_4T__} \
221 %{march=strongarm:-D__ARM_ARCH_4__} \
222 %{march=strongarm110:-D__ARM_ARCH_4__} \
223 %{march=strongarm1100:-D__ARM_ARCH_4__} \
224 %{march=xscale:-D__ARM_ARCH_5TE__} \
225 %{march=xscale:-D__XSCALE__} \
226 %{march=ep9312:-D__ARM_ARCH_4T__} \
227 %{march=ep9312:-D__MAVERICK__} \
228 %{march=armv2:-D__ARM_ARCH_2__} \
229 %{march=armv2a:-D__ARM_ARCH_2__} \
230 %{march=armv3:-D__ARM_ARCH_3__} \
231 %{march=armv3m:-D__ARM_ARCH_3M__} \
232 %{march=armv4:-D__ARM_ARCH_4__} \
233 %{march=armv4t:-D__ARM_ARCH_4T__} \
234 %{march=armv5:-D__ARM_ARCH_5__} \
235 %{march=armv5t:-D__ARM_ARCH_5T__} \
236 %{march=armv5e:-D__ARM_ARCH_5E__} \
237 %{march=armv5te:-D__ARM_ARCH_5TE__} \
238 %{!march=*: \
239 %{mcpu=arm2:-D__ARM_ARCH_2__} \
240 %{mcpu=arm250:-D__ARM_ARCH_2__} \
241 %{mcpu=arm3:-D__ARM_ARCH_2__} \
242 %{mcpu=arm6:-D__ARM_ARCH_3__} \
243 %{mcpu=arm600:-D__ARM_ARCH_3__} \
244 %{mcpu=arm610:-D__ARM_ARCH_3__} \
245 %{mcpu=arm7:-D__ARM_ARCH_3__} \
246 %{mcpu=arm700:-D__ARM_ARCH_3__} \
247 %{mcpu=arm710:-D__ARM_ARCH_3__} \
248 %{mcpu=arm720:-D__ARM_ARCH_3__} \
249 %{mcpu=arm7100:-D__ARM_ARCH_3__} \
250 %{mcpu=arm7500:-D__ARM_ARCH_3__} \
251 %{mcpu=arm7500fe:-D__ARM_ARCH_3__} \
252 %{mcpu=arm7m:-D__ARM_ARCH_3M__} \
253 %{mcpu=arm7dm:-D__ARM_ARCH_3M__} \
254 %{mcpu=arm7dmi:-D__ARM_ARCH_3M__} \
255 %{mcpu=arm7tdmi:-D__ARM_ARCH_4T__} \
256 %{mcpu=arm8:-D__ARM_ARCH_4__} \
257 %{mcpu=arm810:-D__ARM_ARCH_4__} \
258 %{mcpu=arm9:-D__ARM_ARCH_4T__} \
259 %{mcpu=arm920:-D__ARM_ARCH_4__} \
260 %{mcpu=arm920t:-D__ARM_ARCH_4T__} \
261 %{mcpu=arm9tdmi:-D__ARM_ARCH_4T__} \
262 %{mcpu=strongarm:-D__ARM_ARCH_4__} \
263 %{mcpu=strongarm110:-D__ARM_ARCH_4__} \
264 %{mcpu=strongarm1100:-D__ARM_ARCH_4__} \
265 %{mcpu=xscale:-D__ARM_ARCH_5TE__} \
266 %{mcpu=xscale:-D__XSCALE__} \
267 %{mcpu=ep9312:-D__ARM_ARCH_4T__} \
268 %{mcpu=ep9312:-D__MAVERICK__} \
269 %{mcpu=iwmmxt:-D__ARM_ARCH_5TE__} \
270 %{mcpu=iwmmxt:-D__XSCALE__} \
271 %{mcpu=iwmmxt:-D__IWMMXT__} \
272 %{!mcpu*:%(cpp_cpu_arch_default)}} \
275 #ifndef CC1_SPEC
276 #define CC1_SPEC ""
277 #endif
279 /* This macro defines names of additional specifications to put in the specs
280 that can be used in various specifications like CC1_SPEC. Its definition
281 is an initializer with a subgrouping for each command option.
283 Each subgrouping contains a string constant, that defines the
284 specification name, and a string constant that used by the GCC driver
285 program.
287 Do not define this macro if it does not need to do anything. */
288 #define EXTRA_SPECS \
289 { "cpp_cpu_arch", CPP_CPU_ARCH_SPEC }, \
290 { "cpp_cpu_arch_default", CPP_ARCH_DEFAULT_SPEC }, \
291 { "subtarget_cpp_spec", SUBTARGET_CPP_SPEC }, \
292 SUBTARGET_EXTRA_SPECS
294 #ifndef SUBTARGET_EXTRA_SPECS
295 #define SUBTARGET_EXTRA_SPECS
296 #endif
298 #ifndef SUBTARGET_CPP_SPEC
299 #define SUBTARGET_CPP_SPEC ""
300 #endif
302 /* Run-time Target Specification. */
303 #ifndef TARGET_VERSION
304 #define TARGET_VERSION fputs (" (ARM/generic)", stderr);
305 #endif
307 /* Nonzero if the function prologue (and epilogue) should obey
308 the ARM Procedure Call Standard. */
309 #define ARM_FLAG_APCS_FRAME (1 << 0)
311 /* Nonzero if the function prologue should output the function name to enable
312 the post mortem debugger to print a backtrace (very useful on RISCOS,
313 unused on RISCiX). Specifying this flag also enables
314 -fno-omit-frame-pointer.
315 XXX Must still be implemented in the prologue. */
316 #define ARM_FLAG_POKE (1 << 1)
318 /* Nonzero if floating point instructions are emulated by the FPE, in which
319 case instruction scheduling becomes very uninteresting. */
320 #define ARM_FLAG_FPE (1 << 2)
322 /* Nonzero if destined for a processor in 32-bit program mode. Takes out bit
323 that assume restoration of the condition flags when returning from a
324 branch and link (ie a function). */
325 #define ARM_FLAG_APCS_32 (1 << 3)
327 /* FLAGS 0x0008 and 0x0010 are now spare (used to be arm3/6 selection). */
329 /* Nonzero if stack checking should be performed on entry to each function
330 which allocates temporary variables on the stack. */
331 #define ARM_FLAG_APCS_STACK (1 << 4)
333 /* Nonzero if floating point parameters should be passed to functions in
334 floating point registers. */
335 #define ARM_FLAG_APCS_FLOAT (1 << 5)
337 /* Nonzero if re-entrant, position independent code should be generated.
338 This is equivalent to -fpic. */
339 #define ARM_FLAG_APCS_REENT (1 << 6)
341 /* Nonzero if the MMU will trap unaligned word accesses, so shorts must
342 be loaded using either LDRH or LDRB instructions. */
343 #define ARM_FLAG_MMU_TRAPS (1 << 7)
345 /* Nonzero if all floating point instructions are missing (and there is no
346 emulator either). Generate function calls for all ops in this case. */
347 #define ARM_FLAG_SOFT_FLOAT (1 << 8)
349 /* Nonzero if we should compile with BYTES_BIG_ENDIAN set to 1. */
350 #define ARM_FLAG_BIG_END (1 << 9)
352 /* Nonzero if we should compile for Thumb interworking. */
353 #define ARM_FLAG_INTERWORK (1 << 10)
355 /* Nonzero if we should have little-endian words even when compiling for
356 big-endian (for backwards compatibility with older versions of GCC). */
357 #define ARM_FLAG_LITTLE_WORDS (1 << 11)
359 /* Nonzero if we need to protect the prolog from scheduling */
360 #define ARM_FLAG_NO_SCHED_PRO (1 << 12)
362 /* Nonzero if a call to abort should be generated if a noreturn
363 function tries to return. */
364 #define ARM_FLAG_ABORT_NORETURN (1 << 13)
366 /* Nonzero if function prologues should not load the PIC register. */
367 #define ARM_FLAG_SINGLE_PIC_BASE (1 << 14)
369 /* Nonzero if all call instructions should be indirect. */
370 #define ARM_FLAG_LONG_CALLS (1 << 15)
372 /* Nonzero means that the target ISA is the THUMB, not the ARM. */
373 #define ARM_FLAG_THUMB (1 << 16)
375 /* Set if a TPCS style stack frame should be generated, for non-leaf
376 functions, even if they do not need one. */
377 #define THUMB_FLAG_BACKTRACE (1 << 17)
379 /* Set if a TPCS style stack frame should be generated, for leaf
380 functions, even if they do not need one. */
381 #define THUMB_FLAG_LEAF_BACKTRACE (1 << 18)
383 /* Set if externally visible functions should assume that they
384 might be called in ARM mode, from a non-thumb aware code. */
385 #define THUMB_FLAG_CALLEE_SUPER_INTERWORKING (1 << 19)
387 /* Set if calls via function pointers should assume that their
388 destination is non-Thumb aware. */
389 #define THUMB_FLAG_CALLER_SUPER_INTERWORKING (1 << 20)
391 /* Nonzero means target uses VFP FP. */
392 #define ARM_FLAG_VFP (1 << 21)
394 /* Nonzero means to use ARM/Thumb Procedure Call Standard conventions. */
395 #define ARM_FLAG_ATPCS (1 << 22)
397 /* Fix invalid Cirrus instruction combinations by inserting NOPs. */
398 #define CIRRUS_FIX_INVALID_INSNS (1 << 23)
400 #define TARGET_APCS_FRAME (target_flags & ARM_FLAG_APCS_FRAME)
401 #define TARGET_POKE_FUNCTION_NAME (target_flags & ARM_FLAG_POKE)
402 #define TARGET_FPE (target_flags & ARM_FLAG_FPE)
403 #define TARGET_APCS_32 (target_flags & ARM_FLAG_APCS_32)
404 #define TARGET_APCS_STACK (target_flags & ARM_FLAG_APCS_STACK)
405 #define TARGET_APCS_FLOAT (target_flags & ARM_FLAG_APCS_FLOAT)
406 #define TARGET_APCS_REENT (target_flags & ARM_FLAG_APCS_REENT)
407 #define TARGET_ATPCS (target_flags & ARM_FLAG_ATPCS)
408 #define TARGET_MMU_TRAPS (target_flags & ARM_FLAG_MMU_TRAPS)
409 #define TARGET_SOFT_FLOAT (target_flags & ARM_FLAG_SOFT_FLOAT)
410 #define TARGET_HARD_FLOAT (! TARGET_SOFT_FLOAT)
411 #define TARGET_CIRRUS (arm_is_cirrus)
412 #define TARGET_ANY_HARD_FLOAT (TARGET_HARD_FLOAT || TARGET_CIRRUS)
413 #define TARGET_IWMMXT (arm_arch_iwmmxt)
414 #define TARGET_REALLY_IWMMXT (TARGET_IWMMXT && TARGET_ARM)
415 #define TARGET_VFP (target_flags & ARM_FLAG_VFP)
416 #define TARGET_BIG_END (target_flags & ARM_FLAG_BIG_END)
417 #define TARGET_INTERWORK (target_flags & ARM_FLAG_INTERWORK)
418 #define TARGET_LITTLE_WORDS (target_flags & ARM_FLAG_LITTLE_WORDS)
419 #define TARGET_NO_SCHED_PRO (target_flags & ARM_FLAG_NO_SCHED_PRO)
420 #define TARGET_ABORT_NORETURN (target_flags & ARM_FLAG_ABORT_NORETURN)
421 #define TARGET_SINGLE_PIC_BASE (target_flags & ARM_FLAG_SINGLE_PIC_BASE)
422 #define TARGET_LONG_CALLS (target_flags & ARM_FLAG_LONG_CALLS)
423 #define TARGET_THUMB (target_flags & ARM_FLAG_THUMB)
424 #define TARGET_ARM (! TARGET_THUMB)
425 #define TARGET_EITHER 1 /* (TARGET_ARM | TARGET_THUMB) */
426 #define TARGET_CALLEE_INTERWORKING (target_flags & THUMB_FLAG_CALLEE_SUPER_INTERWORKING)
427 #define TARGET_CALLER_INTERWORKING (target_flags & THUMB_FLAG_CALLER_SUPER_INTERWORKING)
428 #define TARGET_BACKTRACE (leaf_function_p () \
429 ? (target_flags & THUMB_FLAG_LEAF_BACKTRACE) \
430 : (target_flags & THUMB_FLAG_BACKTRACE))
431 #define TARGET_CIRRUS_FIX_INVALID_INSNS (target_flags & CIRRUS_FIX_INVALID_INSNS)
433 /* SUBTARGET_SWITCHES is used to add flags on a per-config basis. */
434 #ifndef SUBTARGET_SWITCHES
435 #define SUBTARGET_SWITCHES
436 #endif
438 #define TARGET_SWITCHES \
440 {"apcs", ARM_FLAG_APCS_FRAME, "" }, \
441 {"apcs-frame", ARM_FLAG_APCS_FRAME, \
442 N_("Generate APCS conformant stack frames") }, \
443 {"no-apcs-frame", -ARM_FLAG_APCS_FRAME, "" }, \
444 {"poke-function-name", ARM_FLAG_POKE, \
445 N_("Store function names in object code") }, \
446 {"no-poke-function-name", -ARM_FLAG_POKE, "" }, \
447 {"fpe", ARM_FLAG_FPE, "" }, \
448 {"apcs-32", ARM_FLAG_APCS_32, \
449 N_("Use the 32-bit version of the APCS") }, \
450 {"apcs-26", -ARM_FLAG_APCS_32, \
451 N_("Use the 26-bit version of the APCS") }, \
452 {"apcs-stack-check", ARM_FLAG_APCS_STACK, "" }, \
453 {"no-apcs-stack-check", -ARM_FLAG_APCS_STACK, "" }, \
454 {"apcs-float", ARM_FLAG_APCS_FLOAT, \
455 N_("Pass FP arguments in FP registers") }, \
456 {"no-apcs-float", -ARM_FLAG_APCS_FLOAT, "" }, \
457 {"apcs-reentrant", ARM_FLAG_APCS_REENT, \
458 N_("Generate re-entrant, PIC code") }, \
459 {"no-apcs-reentrant", -ARM_FLAG_APCS_REENT, "" }, \
460 {"alignment-traps", ARM_FLAG_MMU_TRAPS, \
461 N_("The MMU will trap on unaligned accesses") }, \
462 {"no-alignment-traps", -ARM_FLAG_MMU_TRAPS, "" }, \
463 {"short-load-bytes", ARM_FLAG_MMU_TRAPS, "" }, \
464 {"no-short-load-bytes", -ARM_FLAG_MMU_TRAPS, "" }, \
465 {"short-load-words", -ARM_FLAG_MMU_TRAPS, "" }, \
466 {"no-short-load-words", ARM_FLAG_MMU_TRAPS, "" }, \
467 {"soft-float", ARM_FLAG_SOFT_FLOAT, \
468 N_("Use library calls to perform FP operations") }, \
469 {"hard-float", -ARM_FLAG_SOFT_FLOAT, \
470 N_("Use hardware floating point instructions") }, \
471 {"big-endian", ARM_FLAG_BIG_END, \
472 N_("Assume target CPU is configured as big endian") }, \
473 {"little-endian", -ARM_FLAG_BIG_END, \
474 N_("Assume target CPU is configured as little endian") }, \
475 {"words-little-endian", ARM_FLAG_LITTLE_WORDS, \
476 N_("Assume big endian bytes, little endian words") }, \
477 {"thumb-interwork", ARM_FLAG_INTERWORK, \
478 N_("Support calls between Thumb and ARM instruction sets") }, \
479 {"no-thumb-interwork", -ARM_FLAG_INTERWORK, "" }, \
480 {"abort-on-noreturn", ARM_FLAG_ABORT_NORETURN, \
481 N_("Generate a call to abort if a noreturn function returns")}, \
482 {"no-abort-on-noreturn", -ARM_FLAG_ABORT_NORETURN, "" }, \
483 {"no-sched-prolog", ARM_FLAG_NO_SCHED_PRO, \
484 N_("Do not move instructions into a function's prologue") }, \
485 {"sched-prolog", -ARM_FLAG_NO_SCHED_PRO, "" }, \
486 {"single-pic-base", ARM_FLAG_SINGLE_PIC_BASE, \
487 N_("Do not load the PIC register in function prologues") }, \
488 {"no-single-pic-base", -ARM_FLAG_SINGLE_PIC_BASE, "" }, \
489 {"long-calls", ARM_FLAG_LONG_CALLS, \
490 N_("Generate call insns as indirect calls, if necessary") }, \
491 {"no-long-calls", -ARM_FLAG_LONG_CALLS, "" }, \
492 {"thumb", ARM_FLAG_THUMB, \
493 N_("Compile for the Thumb not the ARM") }, \
494 {"no-thumb", -ARM_FLAG_THUMB, "" }, \
495 {"arm", -ARM_FLAG_THUMB, "" }, \
496 {"tpcs-frame", THUMB_FLAG_BACKTRACE, \
497 N_("Thumb: Generate (non-leaf) stack frames even if not needed") }, \
498 {"no-tpcs-frame", -THUMB_FLAG_BACKTRACE, "" }, \
499 {"tpcs-leaf-frame", THUMB_FLAG_LEAF_BACKTRACE, \
500 N_("Thumb: Generate (leaf) stack frames even if not needed") }, \
501 {"no-tpcs-leaf-frame", -THUMB_FLAG_LEAF_BACKTRACE, "" }, \
502 {"callee-super-interworking", THUMB_FLAG_CALLEE_SUPER_INTERWORKING, \
503 N_("Thumb: Assume non-static functions may be called from ARM code") }, \
504 {"no-callee-super-interworking", -THUMB_FLAG_CALLEE_SUPER_INTERWORKING, \
505 "" }, \
506 {"caller-super-interworking", THUMB_FLAG_CALLER_SUPER_INTERWORKING, \
507 N_("Thumb: Assume function pointers may go to non-Thumb aware code") }, \
508 {"no-caller-super-interworking", -THUMB_FLAG_CALLER_SUPER_INTERWORKING, \
509 "" }, \
510 {"cirrus-fix-invalid-insns", CIRRUS_FIX_INVALID_INSNS, \
511 N_("Cirrus: Place NOPs to avoid invalid instruction combinations") }, \
512 {"no-cirrus-fix-invalid-insns", -CIRRUS_FIX_INVALID_INSNS, \
513 N_("Cirrus: Do not break up invalid instruction combinations with NOPs") },\
514 SUBTARGET_SWITCHES \
515 {"", TARGET_DEFAULT, "" } \
518 #define TARGET_OPTIONS \
520 {"cpu=", & arm_select[0].string, \
521 N_("Specify the name of the target CPU"), 0}, \
522 {"arch=", & arm_select[1].string, \
523 N_("Specify the name of the target architecture"), 0}, \
524 {"tune=", & arm_select[2].string, "", 0}, \
525 {"fpe=", & target_fp_name, "" , 0}, \
526 {"fp=", & target_fp_name, \
527 N_("Specify the version of the floating point emulator"), 0},\
528 {"structure-size-boundary=", & structure_size_string, \
529 N_("Specify the minimum bit alignment of structures"), 0}, \
530 {"pic-register=", & arm_pic_register_string, \
531 N_("Specify the register to be used for PIC addressing"), 0} \
534 /* Support for a compile-time default CPU, et cetera. The rules are:
535 --with-arch is ignored if -march or -mcpu are specified.
536 --with-cpu is ignored if -march or -mcpu are specified, and is overridden
537 by --with-arch.
538 --with-tune is ignored if -mtune or -mcpu are specified (but not affected
539 by -march).
540 --with-float is ignored if -mhard-float or -msoft-float are
541 specified. */
542 #define OPTION_DEFAULT_SPECS \
543 {"arch", "%{!march=*:%{!mcpu=*:-march=%(VALUE)}}" }, \
544 {"cpu", "%{!march=*:%{!mcpu=*:-mcpu=%(VALUE)}}" }, \
545 {"tune", "%{!mcpu=*:%{!mtune=*:-mtune=%(VALUE)}}" }, \
546 {"float", "%{!msoft-float:%{!mhard-float:-m%(VALUE)-float}}" }
548 struct arm_cpu_select
550 const char * string;
551 const char * name;
552 const struct processors * processors;
555 /* This is a magic array. If the user specifies a command line switch
556 which matches one of the entries in TARGET_OPTIONS then the corresponding
557 string pointer will be set to the value specified by the user. */
558 extern struct arm_cpu_select arm_select[];
560 enum prog_mode_type
562 prog_mode26,
563 prog_mode32
566 /* Recast the program mode class to be the prog_mode attribute */
567 #define arm_prog_mode ((enum attr_prog_mode) arm_prgmode)
569 extern enum prog_mode_type arm_prgmode;
571 /* What sort of floating point unit do we have? Hardware or software.
572 If software, is it issue 2 or issue 3? */
573 enum fputype
575 /* Software floating point, FPA style double fmt. */
576 FPUTYPE_SOFT_FPA,
577 /* Full FPA support. */
578 FPUTYPE_FPA,
579 /* Emulated FPA hardware, Issue 2 emulator (no LFM/SFM). */
580 FPUTYPE_FPA_EMU2,
581 /* Emulated FPA hardware, Issue 3 emulator. */
582 FPUTYPE_FPA_EMU3,
583 /* Cirrus Maverick floating point co-processor. */
584 FPUTYPE_MAVERICK
587 /* Recast the floating point class to be the floating point attribute. */
588 #define arm_fpu_attr ((enum attr_fpu) arm_fpu_tune)
590 /* What type of floating point to tune for */
591 extern enum fputype arm_fpu_tune;
593 /* What type of floating point instructions are available */
594 extern enum fputype arm_fpu_arch;
596 /* Default floating point architecture. Override in sub-target if
597 necessary. */
598 #ifndef FPUTYPE_DEFAULT
599 #define FPUTYPE_DEFAULT FPUTYPE_FPA_EMU2
600 #endif
602 #if TARGET_CPU_DEFAULT == TARGET_CPU_ep9312
603 #undef FPUTYPE_DEFAULT
604 #define FPUTYPE_DEFAULT FPUTYPE_MAVERICK
605 #endif
607 /* Nonzero if the processor has a fast multiply insn, and one that does
608 a 64-bit multiply of two 32-bit values. */
609 extern int arm_fast_multiply;
611 /* Nonzero if this chip supports the ARM Architecture 4 extensions */
612 extern int arm_arch4;
614 /* Nonzero if this chip supports the ARM Architecture 5 extensions */
615 extern int arm_arch5;
617 /* Nonzero if this chip supports the ARM Architecture 5E extensions */
618 extern int arm_arch5e;
620 /* Nonzero if this chip can benefit from load scheduling. */
621 extern int arm_ld_sched;
623 /* Nonzero if generating thumb code. */
624 extern int thumb_code;
626 /* Nonzero if this chip is a StrongARM. */
627 extern int arm_is_strong;
629 /* Nonzero if this chip is a Cirrus variant. */
630 extern int arm_is_cirrus;
632 /* Nonzero if this chip supports Intel XScale with Wireless MMX technology. */
633 extern int arm_arch_iwmmxt;
635 /* Nonzero if this chip is an XScale. */
636 extern int arm_arch_xscale;
638 /* Nonzero if tuning for XScale */
639 extern int arm_tune_xscale;
641 /* Nonzero if this chip is an ARM6 or an ARM7. */
642 extern int arm_is_6_or_7;
644 #ifndef TARGET_DEFAULT
645 #define TARGET_DEFAULT (ARM_FLAG_APCS_FRAME)
646 #endif
648 /* The frame pointer register used in gcc has nothing to do with debugging;
649 that is controlled by the APCS-FRAME option. */
650 #define CAN_DEBUG_WITHOUT_FP
652 #undef TARGET_MEM_FUNCTIONS
653 #define TARGET_MEM_FUNCTIONS 1
655 #define OVERRIDE_OPTIONS arm_override_options ()
657 /* Nonzero if PIC code requires explicit qualifiers to generate
658 PLT and GOT relocs rather than the assembler doing so implicitly.
659 Subtargets can override these if required. */
660 #ifndef NEED_GOT_RELOC
661 #define NEED_GOT_RELOC 0
662 #endif
663 #ifndef NEED_PLT_RELOC
664 #define NEED_PLT_RELOC 0
665 #endif
667 /* Nonzero if we need to refer to the GOT with a PC-relative
668 offset. In other words, generate
670 .word _GLOBAL_OFFSET_TABLE_ - [. - (.Lxx + 8)]
672 rather than
674 .word _GLOBAL_OFFSET_TABLE_ - (.Lxx + 8)
676 The default is true, which matches NetBSD. Subtargets can
677 override this if required. */
678 #ifndef GOT_PCREL
679 #define GOT_PCREL 1
680 #endif
682 /* Target machine storage Layout. */
685 /* Define this macro if it is advisable to hold scalars in registers
686 in a wider mode than that declared by the program. In such cases,
687 the value is constrained to be within the bounds of the declared
688 type, but kept valid in the wider mode. The signedness of the
689 extension may differ from that of the type. */
691 /* It is far faster to zero extend chars than to sign extend them */
693 #define PROMOTE_MODE(MODE, UNSIGNEDP, TYPE) \
694 if (GET_MODE_CLASS (MODE) == MODE_INT \
695 && GET_MODE_SIZE (MODE) < 4) \
697 if (MODE == QImode) \
698 UNSIGNEDP = 1; \
699 else if (MODE == HImode) \
700 UNSIGNEDP = TARGET_MMU_TRAPS != 0; \
701 (MODE) = SImode; \
704 /* Define this macro if the promotion described by `PROMOTE_MODE'
705 should also be done for outgoing function arguments. */
706 /* This is required to ensure that push insns always push a word. */
707 #define PROMOTE_FUNCTION_ARGS
709 /* Define this if most significant bit is lowest numbered
710 in instructions that operate on numbered bit-fields. */
711 #define BITS_BIG_ENDIAN 0
713 /* Define this if most significant byte of a word is the lowest numbered.
714 Most ARM processors are run in little endian mode, so that is the default.
715 If you want to have it run-time selectable, change the definition in a
716 cover file to be TARGET_BIG_ENDIAN. */
717 #define BYTES_BIG_ENDIAN (TARGET_BIG_END != 0)
719 /* Define this if most significant word of a multiword number is the lowest
720 numbered.
721 This is always false, even when in big-endian mode. */
722 #define WORDS_BIG_ENDIAN (BYTES_BIG_ENDIAN && ! TARGET_LITTLE_WORDS)
724 /* LIBGCC2_WORDS_BIG_ENDIAN has to be a constant, so we define this based
725 on processor pre-defineds when compiling libgcc2.c. */
726 #if defined(__ARMEB__) && !defined(__ARMWEL__)
727 #define LIBGCC2_WORDS_BIG_ENDIAN 1
728 #else
729 #define LIBGCC2_WORDS_BIG_ENDIAN 0
730 #endif
732 /* Define this if most significant word of doubles is the lowest numbered.
733 The rules are different based on whether or not we use FPA-format,
734 VFP-format or some other floating point co-processor's format doubles. */
735 #define FLOAT_WORDS_BIG_ENDIAN (arm_float_words_big_endian ())
737 #define UNITS_PER_WORD 4
739 #define PARM_BOUNDARY 32
741 #define IWMMXT_ALIGNMENT 64
743 #define STACK_BOUNDARY 32
745 #define PREFERRED_STACK_BOUNDARY (TARGET_ATPCS ? 64 : 32)
747 #define FUNCTION_BOUNDARY 32
749 /* The lowest bit is used to indicate Thumb-mode functions, so the
750 vbit must go into the delta field of pointers to member
751 functions. */
752 #define TARGET_PTRMEMFUNC_VBIT_LOCATION ptrmemfunc_vbit_in_delta
754 #define EMPTY_FIELD_BOUNDARY 32
756 #define BIGGEST_ALIGNMENT (TARGET_ATPCS ? 64 : 32)
758 #define TYPE_NEEDS_IWMMXT_ALIGNMENT(TYPE) \
759 (TARGET_REALLY_IWMMXT \
760 && ((TREE_CODE (TYPE) == VECTOR_TYPE) || (TYPE_MODE (TYPE) == DImode) || (TYPE_MODE (TYPE) == DFmode)))
762 /* An expression for the alignment of a structure field FIELD if the
763 alignment computed in the usual way is COMPUTED. GCC uses this
764 value instead of the value in `BIGGEST_ALIGNMENT' or
765 `BIGGEST_FIELD_ALIGNMENT', if defined, for structure fields only. */
766 #define ADJUST_FIELD_ALIGN(FIELD, COMPUTED) \
767 (TYPE_NEEDS_IWMMXT_ALIGNMENT (TREE_TYPE (FIELD)) \
768 ? IWMMXT_ALIGNMENT \
769 : (COMPUTED))
771 /* If defined, a C expression to compute the alignment for a static variable.
772 TYPE is the data type, and ALIGN is the alignment that the object
773 would ordinarily have. The value of this macro is used instead of that
774 alignment to align the object.
776 If this macro is not defined, then ALIGN is used. */
777 #define DATA_ALIGNMENT(TYPE, ALIGN) \
778 (TYPE_NEEDS_IWMMXT_ALIGNMENT (TYPE) ? IWMMXT_ALIGNMENT : ALIGN)
780 /* If defined, a C expression to compute the alignment for a
781 variables in the local store. TYPE is the data type, and
782 BASIC-ALIGN is the alignment that the object would ordinarily
783 have. The value of this macro is used instead of that alignment
784 to align the object.
786 If this macro is not defined, then BASIC-ALIGN is used. */
787 #define LOCAL_ALIGNMENT(TYPE, ALIGN) \
788 (TYPE_NEEDS_IWMMXT_ALIGNMENT (TYPE) ? IWMMXT_ALIGNMENT : ALIGN)
790 /* Make strings word-aligned so strcpy from constants will be faster. */
791 #define CONSTANT_ALIGNMENT_FACTOR (TARGET_THUMB || ! arm_arch_xscale ? 1 : 2)
793 #define CONSTANT_ALIGNMENT(EXP, ALIGN) \
794 ((TARGET_REALLY_IWMMXT && TREE_CODE (EXP) == VECTOR_TYPE) ? IWMMXT_ALIGNMENT : \
795 (TREE_CODE (EXP) == STRING_CST \
796 && (ALIGN) < BITS_PER_WORD * CONSTANT_ALIGNMENT_FACTOR) \
797 ? BITS_PER_WORD * CONSTANT_ALIGNMENT_FACTOR : (ALIGN))
799 /* Setting STRUCTURE_SIZE_BOUNDARY to 32 produces more efficient code, but the
800 value set in previous versions of this toolchain was 8, which produces more
801 compact structures. The command line option -mstructure_size_boundary=<n>
802 can be used to change this value. For compatibility with the ARM SDK
803 however the value should be left at 32. ARM SDT Reference Manual (ARM DUI
804 0020D) page 2-20 says "Structures are aligned on word boundaries". */
805 #define STRUCTURE_SIZE_BOUNDARY arm_structure_size_boundary
806 extern int arm_structure_size_boundary;
808 /* This is the value used to initialize arm_structure_size_boundary. If a
809 particular arm target wants to change the default value it should change
810 the definition of this macro, not STRUCTURE_SIZE_BOUNDARY. See netbsd.h
811 for an example of this. */
812 #ifndef DEFAULT_STRUCTURE_SIZE_BOUNDARY
813 #define DEFAULT_STRUCTURE_SIZE_BOUNDARY 32
814 #endif
816 /* Used when parsing command line option -mstructure_size_boundary. */
817 extern const char * structure_size_string;
819 /* Nonzero if move instructions will actually fail to work
820 when given unaligned data. */
821 #define STRICT_ALIGNMENT 1
823 /* Standard register usage. */
825 /* Register allocation in ARM Procedure Call Standard (as used on RISCiX):
826 (S - saved over call).
828 r0 * argument word/integer result
829 r1-r3 argument word
831 r4-r8 S register variable
832 r9 S (rfp) register variable (real frame pointer)
834 r10 F S (sl) stack limit (used by -mapcs-stack-check)
835 r11 F S (fp) argument pointer
836 r12 (ip) temp workspace
837 r13 F S (sp) lower end of current stack frame
838 r14 (lr) link address/workspace
839 r15 F (pc) program counter
841 f0 floating point result
842 f1-f3 floating point scratch
844 f4-f7 S floating point variable
846 cc This is NOT a real register, but is used internally
847 to represent things that use or set the condition
848 codes.
849 sfp This isn't either. It is used during rtl generation
850 since the offset between the frame pointer and the
851 auto's isn't known until after register allocation.
852 afp Nor this, we only need this because of non-local
853 goto. Without it fp appears to be used and the
854 elimination code won't get rid of sfp. It tracks
855 fp exactly at all times.
857 *: See CONDITIONAL_REGISTER_USAGE */
860 mvf0 Cirrus floating point result
861 mvf1-mvf3 Cirrus floating point scratch
862 mvf4-mvf15 S Cirrus floating point variable. */
864 /* The stack backtrace structure is as follows:
865 fp points to here: | save code pointer | [fp]
866 | return link value | [fp, #-4]
867 | return sp value | [fp, #-8]
868 | return fp value | [fp, #-12]
869 [| saved r10 value |]
870 [| saved r9 value |]
871 [| saved r8 value |]
872 [| saved r7 value |]
873 [| saved r6 value |]
874 [| saved r5 value |]
875 [| saved r4 value |]
876 [| saved r3 value |]
877 [| saved r2 value |]
878 [| saved r1 value |]
879 [| saved r0 value |]
880 [| saved f7 value |] three words
881 [| saved f6 value |] three words
882 [| saved f5 value |] three words
883 [| saved f4 value |] three words
884 r0-r3 are not normally saved in a C function. */
886 /* 1 for registers that have pervasive standard uses
887 and are not available for the register allocator. */
888 #define FIXED_REGISTERS \
890 0,0,0,0,0,0,0,0, \
891 0,0,0,0,0,1,0,1, \
892 0,0,0,0,0,0,0,0, \
893 1,1,1, \
894 1,1,1,1,1,1,1,1, \
895 1,1,1,1,1,1,1,1, \
896 1,1,1,1,1,1,1,1, \
897 1,1,1,1,1,1,1,1, \
898 1,1,1,1 \
901 /* 1 for registers not available across function calls.
902 These must include the FIXED_REGISTERS and also any
903 registers that can be used without being saved.
904 The latter must include the registers where values are returned
905 and the register where structure-value addresses are passed.
906 Aside from that, you can include as many other registers as you like.
907 The CC is not preserved over function calls on the ARM 6, so it is
908 easier to assume this for all. SFP is preserved, since FP is. */
909 #define CALL_USED_REGISTERS \
911 1,1,1,1,0,0,0,0, \
912 0,0,0,0,1,1,1,1, \
913 1,1,1,1,0,0,0,0, \
914 1,1,1, \
915 1,1,1,1,1,1,1,1, \
916 1,1,1,1,1,1,1,1, \
917 1,1,1,1,1,1,1,1, \
918 1,1,1,1,1,1,1,1, \
919 1,1,1,1 \
922 #ifndef SUBTARGET_CONDITIONAL_REGISTER_USAGE
923 #define SUBTARGET_CONDITIONAL_REGISTER_USAGE
924 #endif
926 #define CONDITIONAL_REGISTER_USAGE \
928 int regno; \
930 if (TARGET_SOFT_FLOAT || TARGET_THUMB) \
932 for (regno = FIRST_ARM_FP_REGNUM; \
933 regno <= LAST_ARM_FP_REGNUM; ++regno) \
934 fixed_regs[regno] = call_used_regs[regno] = 1; \
937 if (TARGET_CIRRUS) \
939 for (regno = FIRST_ARM_FP_REGNUM; \
940 regno <= LAST_ARM_FP_REGNUM; ++ regno) \
941 fixed_regs[regno] = call_used_regs[regno] = 1; \
942 for (regno = FIRST_CIRRUS_FP_REGNUM; \
943 regno <= LAST_CIRRUS_FP_REGNUM; ++ regno) \
945 fixed_regs[regno] = 0; \
946 call_used_regs[regno] = regno < FIRST_CIRRUS_FP_REGNUM + 4; \
950 if (TARGET_REALLY_IWMMXT) \
952 regno = FIRST_IWMMXT_GR_REGNUM; \
953 /* The 2002/10/09 revision of the XScale ABI has wCG0 \
954 and wCG1 as call-preserved registers. The 2002/11/21 \
955 revision changed this so that all wCG registers are \
956 scratch registers. */ \
957 for (regno = FIRST_IWMMXT_GR_REGNUM; \
958 regno <= LAST_IWMMXT_GR_REGNUM; ++ regno) \
959 fixed_regs[regno] = call_used_regs[regno] = 0; \
960 /* The XScale ABI has wR0 - wR9 as scratch registers, \
961 the rest as call-preserved registers. */ \
962 for (regno = FIRST_IWMMXT_REGNUM; \
963 regno <= LAST_IWMMXT_REGNUM; ++ regno) \
965 fixed_regs[regno] = 0; \
966 call_used_regs[regno] = regno < FIRST_IWMMXT_REGNUM + 10; \
970 if ((unsigned) PIC_OFFSET_TABLE_REGNUM != INVALID_REGNUM) \
972 fixed_regs[PIC_OFFSET_TABLE_REGNUM] = 1; \
973 call_used_regs[PIC_OFFSET_TABLE_REGNUM] = 1; \
975 else if (TARGET_APCS_STACK) \
977 fixed_regs[10] = 1; \
978 call_used_regs[10] = 1; \
980 if (TARGET_APCS_FRAME) \
982 fixed_regs[ARM_HARD_FRAME_POINTER_REGNUM] = 1; \
983 call_used_regs[ARM_HARD_FRAME_POINTER_REGNUM] = 1; \
985 SUBTARGET_CONDITIONAL_REGISTER_USAGE \
988 /* These are a couple of extensions to the formats accepted
989 by asm_fprintf:
990 %@ prints out ASM_COMMENT_START
991 %r prints out REGISTER_PREFIX reg_names[arg] */
992 #define ASM_FPRINTF_EXTENSIONS(FILE, ARGS, P) \
993 case '@': \
994 fputs (ASM_COMMENT_START, FILE); \
995 break; \
997 case 'r': \
998 fputs (REGISTER_PREFIX, FILE); \
999 fputs (reg_names [va_arg (ARGS, int)], FILE); \
1000 break;
1002 /* Round X up to the nearest word. */
1003 #define ROUND_UP_WORD(X) (((X) + 3) & ~3)
1005 /* Convert fron bytes to ints. */
1006 #define ARM_NUM_INTS(X) (((X) + UNITS_PER_WORD - 1) / UNITS_PER_WORD)
1008 /* The number of (integer) registers required to hold a quantity of type MODE. */
1009 #define ARM_NUM_REGS(MODE) \
1010 ARM_NUM_INTS (GET_MODE_SIZE (MODE))
1012 /* The number of (integer) registers required to hold a quantity of TYPE MODE. */
1013 #define ARM_NUM_REGS2(MODE, TYPE) \
1014 ARM_NUM_INTS ((MODE) == BLKmode ? \
1015 int_size_in_bytes (TYPE) : GET_MODE_SIZE (MODE))
1017 /* The number of (integer) argument register available. */
1018 #define NUM_ARG_REGS 4
1020 /* Return the regiser number of the N'th (integer) argument. */
1021 #define ARG_REGISTER(N) (N - 1)
1023 #if 0 /* FIXME: The ARM backend has special code to handle structure
1024 returns, and will reserve its own hidden first argument. So
1025 if this macro is enabled a *second* hidden argument will be
1026 reserved, which will break binary compatibility with old
1027 toolchains and also thunk handling. One day this should be
1028 fixed. */
1029 /* RTX for structure returns. NULL means use a hidden first argument. */
1030 #define STRUCT_VALUE 0
1031 #else
1032 /* Register in which address to store a structure value
1033 is passed to a function. */
1034 #define STRUCT_VALUE_REGNUM ARG_REGISTER (1)
1035 #endif
1037 /* Specify the registers used for certain standard purposes.
1038 The values of these macros are register numbers. */
1040 /* The number of the last argument register. */
1041 #define LAST_ARG_REGNUM ARG_REGISTER (NUM_ARG_REGS)
1043 /* The number of the last "lo" register (thumb). */
1044 #define LAST_LO_REGNUM 7
1046 /* The register that holds the return address in exception handlers. */
1047 #define EXCEPTION_LR_REGNUM 2
1049 /* The native (Norcroft) Pascal compiler for the ARM passes the static chain
1050 as an invisible last argument (possible since varargs don't exist in
1051 Pascal), so the following is not true. */
1052 #define STATIC_CHAIN_REGNUM (TARGET_ARM ? 12 : 9)
1054 /* Define this to be where the real frame pointer is if it is not possible to
1055 work out the offset between the frame pointer and the automatic variables
1056 until after register allocation has taken place. FRAME_POINTER_REGNUM
1057 should point to a special register that we will make sure is eliminated.
1059 For the Thumb we have another problem. The TPCS defines the frame pointer
1060 as r11, and GCC believes that it is always possible to use the frame pointer
1061 as base register for addressing purposes. (See comments in
1062 find_reloads_address()). But - the Thumb does not allow high registers,
1063 including r11, to be used as base address registers. Hence our problem.
1065 The solution used here, and in the old thumb port is to use r7 instead of
1066 r11 as the hard frame pointer and to have special code to generate
1067 backtrace structures on the stack (if required to do so via a command line
1068 option) using r11. This is the only 'user visible' use of r11 as a frame
1069 pointer. */
1070 #define ARM_HARD_FRAME_POINTER_REGNUM 11
1071 #define THUMB_HARD_FRAME_POINTER_REGNUM 7
1073 #define HARD_FRAME_POINTER_REGNUM \
1074 (TARGET_ARM \
1075 ? ARM_HARD_FRAME_POINTER_REGNUM \
1076 : THUMB_HARD_FRAME_POINTER_REGNUM)
1078 #define FP_REGNUM HARD_FRAME_POINTER_REGNUM
1080 /* Register to use for pushing function arguments. */
1081 #define STACK_POINTER_REGNUM SP_REGNUM
1083 /* ARM floating pointer registers. */
1084 #define FIRST_ARM_FP_REGNUM 16
1085 #define LAST_ARM_FP_REGNUM 23
1087 #define FIRST_IWMMXT_GR_REGNUM 43
1088 #define LAST_IWMMXT_GR_REGNUM 46
1089 #define FIRST_IWMMXT_REGNUM 47
1090 #define LAST_IWMMXT_REGNUM 62
1091 #define IS_IWMMXT_REGNUM(REGNUM) \
1092 (((REGNUM) >= FIRST_IWMMXT_REGNUM) && ((REGNUM) <= LAST_IWMMXT_REGNUM))
1093 #define IS_IWMMXT_GR_REGNUM(REGNUM) \
1094 (((REGNUM) >= FIRST_IWMMXT_GR_REGNUM) && ((REGNUM) <= LAST_IWMMXT_GR_REGNUM))
1096 /* Base register for access to local variables of the function. */
1097 #define FRAME_POINTER_REGNUM 25
1099 /* Base register for access to arguments of the function. */
1100 #define ARG_POINTER_REGNUM 26
1102 #define FIRST_CIRRUS_FP_REGNUM 27
1103 #define LAST_CIRRUS_FP_REGNUM 42
1104 #define IS_CIRRUS_REGNUM(REGNUM) \
1105 (((REGNUM) >= FIRST_CIRRUS_FP_REGNUM) && ((REGNUM) <= LAST_CIRRUS_FP_REGNUM))
1107 /* The number of hard registers is 16 ARM + 8 FPA + 1 CC + 1 SFP + 1 AFP. */
1108 /* + 16 Cirrus registers take us up to 43. */
1109 /* Intel Wireless MMX Technology registers add 16 + 4 more. */
1110 #define FIRST_PSEUDO_REGISTER 63
1112 /* Value should be nonzero if functions must have frame pointers.
1113 Zero means the frame pointer need not be set up (and parms may be accessed
1114 via the stack pointer) in functions that seem suitable.
1115 If we have to have a frame pointer we might as well make use of it.
1116 APCS says that the frame pointer does not need to be pushed in leaf
1117 functions, or simple tail call functions. */
1118 #define FRAME_POINTER_REQUIRED \
1119 (current_function_has_nonlocal_label \
1120 || (TARGET_ARM && TARGET_APCS_FRAME && ! leaf_function_p ()))
1122 /* Return number of consecutive hard regs needed starting at reg REGNO
1123 to hold something of mode MODE.
1124 This is ordinarily the length in words of a value of mode MODE
1125 but can be less for certain modes in special long registers.
1127 On the ARM regs are UNITS_PER_WORD bits wide; FPA regs can hold any FP
1128 mode. */
1129 #define HARD_REGNO_NREGS(REGNO, MODE) \
1130 ((TARGET_ARM \
1131 && REGNO >= FIRST_ARM_FP_REGNUM \
1132 && REGNO != FRAME_POINTER_REGNUM \
1133 && REGNO != ARG_POINTER_REGNUM) \
1134 ? 1 : ARM_NUM_REGS (MODE))
1136 /* Return true if REGNO is suitable for holding a quantity of type MODE. */
1137 #define HARD_REGNO_MODE_OK(REGNO, MODE) \
1138 arm_hard_regno_mode_ok ((REGNO), (MODE))
1140 /* Value is 1 if it is a good idea to tie two pseudo registers
1141 when one has mode MODE1 and one has mode MODE2.
1142 If HARD_REGNO_MODE_OK could produce different values for MODE1 and MODE2,
1143 for any hard reg, then this must be 0 for correct output. */
1144 #define MODES_TIEABLE_P(MODE1, MODE2) \
1145 (GET_MODE_CLASS (MODE1) == GET_MODE_CLASS (MODE2))
1147 #define VECTOR_MODE_SUPPORTED_P(MODE) \
1148 ((MODE) == V2SImode || (MODE) == V4HImode || (MODE) == V8QImode)
1150 #define VALID_IWMMXT_REG_MODE(MODE) \
1151 (VECTOR_MODE_SUPPORTED_P (MODE) || (MODE) == DImode)
1153 /* The order in which register should be allocated. It is good to use ip
1154 since no saving is required (though calls clobber it) and it never contains
1155 function parameters. It is quite good to use lr since other calls may
1156 clobber it anyway. Allocate r0 through r3 in reverse order since r3 is
1157 least likely to contain a function parameter; in addition results are
1158 returned in r0. */
1159 #define REG_ALLOC_ORDER \
1161 3, 2, 1, 0, 12, 14, 4, 5, \
1162 6, 7, 8, 10, 9, 11, 13, 15, \
1163 16, 17, 18, 19, 20, 21, 22, 23, \
1164 27, 28, 29, 30, 31, 32, 33, 34, \
1165 35, 36, 37, 38, 39, 40, 41, 42, \
1166 43, 44, 45, 46, 47, 48, 49, 50, \
1167 51, 52, 53, 54, 55, 56, 57, 58, \
1168 59, 60, 61, 62, \
1169 24, 25, 26 \
1172 /* Interrupt functions can only use registers that have already been
1173 saved by the prologue, even if they would normally be
1174 call-clobbered. */
1175 #define HARD_REGNO_RENAME_OK(SRC, DST) \
1176 (! IS_INTERRUPT (cfun->machine->func_type) || \
1177 regs_ever_live[DST])
1179 /* Register and constant classes. */
1181 /* Register classes: used to be simple, just all ARM regs or all FPA regs
1182 Now that the Thumb is involved it has become more complicated. */
1183 enum reg_class
1185 NO_REGS,
1186 FPA_REGS,
1187 CIRRUS_REGS,
1188 IWMMXT_GR_REGS,
1189 IWMMXT_REGS,
1190 LO_REGS,
1191 STACK_REG,
1192 BASE_REGS,
1193 HI_REGS,
1194 CC_REG,
1195 GENERAL_REGS,
1196 ALL_REGS,
1197 LIM_REG_CLASSES
1200 #define N_REG_CLASSES (int) LIM_REG_CLASSES
1202 /* Give names of register classes as strings for dump file. */
1203 #define REG_CLASS_NAMES \
1205 "NO_REGS", \
1206 "FPA_REGS", \
1207 "CIRRUS_REGS", \
1208 "IWMMXT_GR_REGS", \
1209 "IWMMXT_REGS", \
1210 "LO_REGS", \
1211 "STACK_REG", \
1212 "BASE_REGS", \
1213 "HI_REGS", \
1214 "CC_REG", \
1215 "GENERAL_REGS", \
1216 "ALL_REGS", \
1219 /* Define which registers fit in which classes.
1220 This is an initializer for a vector of HARD_REG_SET
1221 of length N_REG_CLASSES. */
1222 #define REG_CLASS_CONTENTS \
1224 { 0x00000000, 0x0 }, /* NO_REGS */ \
1225 { 0x00FF0000, 0x0 }, /* FPA_REGS */ \
1226 { 0xF8000000, 0x000007FF }, /* CIRRUS_REGS */ \
1227 { 0x00000000, 0x00007800 }, /* IWMMXT_GR_REGS */\
1228 { 0x00000000, 0x7FFF8000 }, /* IWMMXT_REGS */ \
1229 { 0x000000FF, 0x0 }, /* LO_REGS */ \
1230 { 0x00002000, 0x0 }, /* STACK_REG */ \
1231 { 0x000020FF, 0x0 }, /* BASE_REGS */ \
1232 { 0x0000FF00, 0x0 }, /* HI_REGS */ \
1233 { 0x01000000, 0x0 }, /* CC_REG */ \
1234 { 0x0200FFFF, 0x0 }, /* GENERAL_REGS */\
1235 { 0xFAFFFFFF, 0x7FFFFFFF } /* ALL_REGS */ \
1238 /* The same information, inverted:
1239 Return the class number of the smallest class containing
1240 reg number REGNO. This could be a conditional expression
1241 or could index an array. */
1242 #define REGNO_REG_CLASS(REGNO) arm_regno_class (REGNO)
1244 /* FPA registers can't do dubreg as all values are reformatted to internal
1245 precision. */
1246 #define CANNOT_CHANGE_MODE_CLASS(FROM, TO, CLASS) \
1247 (GET_MODE_SIZE (FROM) != GET_MODE_SIZE (TO) \
1248 ? reg_classes_intersect_p (FPA_REGS, (CLASS)) : 0)
1250 /* The class value for index registers, and the one for base regs. */
1251 #define INDEX_REG_CLASS (TARGET_THUMB ? LO_REGS : GENERAL_REGS)
1252 #define BASE_REG_CLASS (TARGET_THUMB ? LO_REGS : GENERAL_REGS)
1254 /* For the Thumb the high registers cannot be used as base registers
1255 when addressing quantities in QI or HI mode; if we don't know the
1256 mode, then we must be conservative. After reload we must also be
1257 conservative, since we can't support SP+reg addressing, and we
1258 can't fix up any bad substitutions. */
1259 #define MODE_BASE_REG_CLASS(MODE) \
1260 (TARGET_ARM ? GENERAL_REGS : \
1261 (((MODE) == SImode && !reload_completed) ? BASE_REGS : LO_REGS))
1263 /* When SMALL_REGISTER_CLASSES is nonzero, the compiler allows
1264 registers explicitly used in the rtl to be used as spill registers
1265 but prevents the compiler from extending the lifetime of these
1266 registers. */
1267 #define SMALL_REGISTER_CLASSES TARGET_THUMB
1269 /* Get reg_class from a letter such as appears in the machine description.
1270 We only need constraint `f' for FPA_REGS (`r' == GENERAL_REGS) for the
1271 ARM, but several more letters for the Thumb. */
1272 #define REG_CLASS_FROM_LETTER(C) \
1273 ( (C) == 'f' ? FPA_REGS \
1274 : (C) == 'v' ? CIRRUS_REGS \
1275 : (C) == 'y' ? IWMMXT_REGS \
1276 : (C) == 'z' ? IWMMXT_GR_REGS \
1277 : (C) == 'l' ? (TARGET_ARM ? GENERAL_REGS : LO_REGS) \
1278 : TARGET_ARM ? NO_REGS \
1279 : (C) == 'h' ? HI_REGS \
1280 : (C) == 'b' ? BASE_REGS \
1281 : (C) == 'k' ? STACK_REG \
1282 : (C) == 'c' ? CC_REG \
1283 : NO_REGS)
1285 /* The letters I, J, K, L and M in a register constraint string
1286 can be used to stand for particular ranges of immediate operands.
1287 This macro defines what the ranges are.
1288 C is the letter, and VALUE is a constant value.
1289 Return 1 if VALUE is in the range specified by C.
1290 I: immediate arithmetic operand (i.e. 8 bits shifted as required).
1291 J: valid indexing constants.
1292 K: ~value ok in rhs argument of data operand.
1293 L: -value ok in rhs argument of data operand.
1294 M: 0..32, or a power of 2 (for shifts, or mult done by shift). */
1295 #define CONST_OK_FOR_ARM_LETTER(VALUE, C) \
1296 ((C) == 'I' ? const_ok_for_arm (VALUE) : \
1297 (C) == 'J' ? ((VALUE) < 4096 && (VALUE) > -4096) : \
1298 (C) == 'K' ? (const_ok_for_arm (~(VALUE))) : \
1299 (C) == 'L' ? (const_ok_for_arm (-(VALUE))) : \
1300 (C) == 'M' ? (((VALUE >= 0 && VALUE <= 32)) \
1301 || (((VALUE) & ((VALUE) - 1)) == 0)) \
1302 : 0)
1304 #define CONST_OK_FOR_THUMB_LETTER(VAL, C) \
1305 ((C) == 'I' ? (unsigned HOST_WIDE_INT) (VAL) < 256 : \
1306 (C) == 'J' ? (VAL) > -256 && (VAL) < 0 : \
1307 (C) == 'K' ? thumb_shiftable_const (VAL) : \
1308 (C) == 'L' ? (VAL) > -8 && (VAL) < 8 : \
1309 (C) == 'M' ? ((unsigned HOST_WIDE_INT) (VAL) < 1024 \
1310 && ((VAL) & 3) == 0) : \
1311 (C) == 'N' ? ((unsigned HOST_WIDE_INT) (VAL) < 32) : \
1312 (C) == 'O' ? ((VAL) >= -508 && (VAL) <= 508) \
1313 : 0)
1315 #define CONST_OK_FOR_LETTER_P(VALUE, C) \
1316 (TARGET_ARM ? \
1317 CONST_OK_FOR_ARM_LETTER (VALUE, C) : CONST_OK_FOR_THUMB_LETTER (VALUE, C))
1319 /* Constant letter 'G' for the FPA immediate constants.
1320 'H' means the same constant negated. */
1321 #define CONST_DOUBLE_OK_FOR_ARM_LETTER(X, C) \
1322 ((C) == 'G' ? const_double_rtx_ok_for_fpa (X) : \
1323 (C) == 'H' ? neg_const_double_rtx_ok_for_fpa (X) : 0)
1325 #define CONST_DOUBLE_OK_FOR_LETTER_P(X, C) \
1326 (TARGET_ARM ? \
1327 CONST_DOUBLE_OK_FOR_ARM_LETTER (X, C) : 0)
1329 /* For the ARM, `Q' means that this is a memory operand that is just
1330 an offset from a register.
1331 `S' means any symbol that has the SYMBOL_REF_FLAG set or a CONSTANT_POOL
1332 address. This means that the symbol is in the text segment and can be
1333 accessed without using a load. */
1335 #define EXTRA_CONSTRAINT_ARM(OP, C) \
1336 ((C) == 'Q' ? GET_CODE (OP) == MEM && GET_CODE (XEXP (OP, 0)) == REG : \
1337 (C) == 'R' ? (GET_CODE (OP) == MEM \
1338 && GET_CODE (XEXP (OP, 0)) == SYMBOL_REF \
1339 && CONSTANT_POOL_ADDRESS_P (XEXP (OP, 0))) : \
1340 (C) == 'S' ? (optimize > 0 && CONSTANT_ADDRESS_P (OP)) : \
1341 (C) == 'T' ? cirrus_memory_offset (OP) : \
1344 #define EXTRA_CONSTRAINT_THUMB(X, C) \
1345 ((C) == 'Q' ? (GET_CODE (X) == MEM \
1346 && GET_CODE (XEXP (X, 0)) == LABEL_REF) : 0)
1348 #define EXTRA_CONSTRAINT(X, C) \
1349 (TARGET_ARM ? \
1350 EXTRA_CONSTRAINT_ARM (X, C) : EXTRA_CONSTRAINT_THUMB (X, C))
1352 /* Given an rtx X being reloaded into a reg required to be
1353 in class CLASS, return the class of reg to actually use.
1354 In general this is just CLASS, but for the Thumb we prefer
1355 a LO_REGS class or a subset. */
1356 #define PREFERRED_RELOAD_CLASS(X, CLASS) \
1357 (TARGET_ARM ? (CLASS) : \
1358 ((CLASS) == BASE_REGS ? (CLASS) : LO_REGS))
1360 /* Must leave BASE_REGS reloads alone */
1361 #define THUMB_SECONDARY_INPUT_RELOAD_CLASS(CLASS, MODE, X) \
1362 ((CLASS) != LO_REGS && (CLASS) != BASE_REGS \
1363 ? ((true_regnum (X) == -1 ? LO_REGS \
1364 : (true_regnum (X) + HARD_REGNO_NREGS (0, MODE) > 8) ? LO_REGS \
1365 : NO_REGS)) \
1366 : NO_REGS)
1368 #define THUMB_SECONDARY_OUTPUT_RELOAD_CLASS(CLASS, MODE, X) \
1369 ((CLASS) != LO_REGS \
1370 ? ((true_regnum (X) == -1 ? LO_REGS \
1371 : (true_regnum (X) + HARD_REGNO_NREGS (0, MODE) > 8) ? LO_REGS \
1372 : NO_REGS)) \
1373 : NO_REGS)
1375 /* Return the register class of a scratch register needed to copy IN into
1376 or out of a register in CLASS in MODE. If it can be done directly,
1377 NO_REGS is returned. */
1378 #define SECONDARY_OUTPUT_RELOAD_CLASS(CLASS, MODE, X) \
1379 (TARGET_ARM ? \
1380 (((MODE) == HImode && ! arm_arch4 && true_regnum (X) == -1) \
1381 ? GENERAL_REGS : NO_REGS) \
1382 : THUMB_SECONDARY_OUTPUT_RELOAD_CLASS (CLASS, MODE, X))
1384 /* If we need to load shorts byte-at-a-time, then we need a scratch. */
1385 #define SECONDARY_INPUT_RELOAD_CLASS(CLASS, MODE, X) \
1386 /* Cannot load constants into Cirrus registers. */ \
1387 ((TARGET_CIRRUS \
1388 && (CLASS) == CIRRUS_REGS \
1389 && (CONSTANT_P (X) || GET_CODE (X) == SYMBOL_REF)) \
1390 ? GENERAL_REGS : \
1391 (TARGET_ARM ? \
1392 (((CLASS) == IWMMXT_REGS || (CLASS) == IWMMXT_GR_REGS) \
1393 && CONSTANT_P (X)) \
1394 ? GENERAL_REGS : \
1395 (((MODE) == HImode && ! arm_arch4 && TARGET_MMU_TRAPS \
1396 && (GET_CODE (X) == MEM \
1397 || ((GET_CODE (X) == REG || GET_CODE (X) == SUBREG) \
1398 && true_regnum (X) == -1))) \
1399 ? GENERAL_REGS : NO_REGS) \
1400 : THUMB_SECONDARY_INPUT_RELOAD_CLASS (CLASS, MODE, X)))
1402 /* Try a machine-dependent way of reloading an illegitimate address
1403 operand. If we find one, push the reload and jump to WIN. This
1404 macro is used in only one place: `find_reloads_address' in reload.c.
1406 For the ARM, we wish to handle large displacements off a base
1407 register by splitting the addend across a MOV and the mem insn.
1408 This can cut the number of reloads needed. */
1409 #define ARM_LEGITIMIZE_RELOAD_ADDRESS(X, MODE, OPNUM, TYPE, IND, WIN) \
1410 do \
1412 if (GET_CODE (X) == PLUS \
1413 && GET_CODE (XEXP (X, 0)) == REG \
1414 && REGNO (XEXP (X, 0)) < FIRST_PSEUDO_REGISTER \
1415 && REG_MODE_OK_FOR_BASE_P (XEXP (X, 0), MODE) \
1416 && GET_CODE (XEXP (X, 1)) == CONST_INT) \
1418 HOST_WIDE_INT val = INTVAL (XEXP (X, 1)); \
1419 HOST_WIDE_INT low, high; \
1421 if (MODE == DImode || (TARGET_SOFT_FLOAT && MODE == DFmode)) \
1422 low = ((val & 0xf) ^ 0x8) - 0x8; \
1423 else if (TARGET_CIRRUS) \
1424 /* Need to be careful, -256 is not a valid offset. */ \
1425 low = val >= 0 ? (val & 0xff) : -((-val) & 0xff); \
1426 else if (MODE == SImode \
1427 || (MODE == SFmode && TARGET_SOFT_FLOAT) \
1428 || ((MODE == HImode || MODE == QImode) && ! arm_arch4)) \
1429 /* Need to be careful, -4096 is not a valid offset. */ \
1430 low = val >= 0 ? (val & 0xfff) : -((-val) & 0xfff); \
1431 else if ((MODE == HImode || MODE == QImode) && arm_arch4) \
1432 /* Need to be careful, -256 is not a valid offset. */ \
1433 low = val >= 0 ? (val & 0xff) : -((-val) & 0xff); \
1434 else if (GET_MODE_CLASS (MODE) == MODE_FLOAT \
1435 && TARGET_HARD_FLOAT) \
1436 /* Need to be careful, -1024 is not a valid offset. */ \
1437 low = val >= 0 ? (val & 0x3ff) : -((-val) & 0x3ff); \
1438 else \
1439 break; \
1441 high = ((((val - low) & (unsigned HOST_WIDE_INT) 0xffffffff) \
1442 ^ (unsigned HOST_WIDE_INT) 0x80000000) \
1443 - (unsigned HOST_WIDE_INT) 0x80000000); \
1444 /* Check for overflow or zero */ \
1445 if (low == 0 || high == 0 || (high + low != val)) \
1446 break; \
1448 /* Reload the high part into a base reg; leave the low part \
1449 in the mem. */ \
1450 X = gen_rtx_PLUS (GET_MODE (X), \
1451 gen_rtx_PLUS (GET_MODE (X), XEXP (X, 0), \
1452 GEN_INT (high)), \
1453 GEN_INT (low)); \
1454 push_reload (XEXP (X, 0), NULL_RTX, &XEXP (X, 0), NULL, \
1455 MODE_BASE_REG_CLASS (MODE), GET_MODE (X), \
1456 VOIDmode, 0, 0, OPNUM, TYPE); \
1457 goto WIN; \
1460 while (0)
1462 /* ??? If an HImode FP+large_offset address is converted to an HImode
1463 SP+large_offset address, then reload won't know how to fix it. It sees
1464 only that SP isn't valid for HImode, and so reloads the SP into an index
1465 register, but the resulting address is still invalid because the offset
1466 is too big. We fix it here instead by reloading the entire address. */
1467 /* We could probably achieve better results by defining PROMOTE_MODE to help
1468 cope with the variances between the Thumb's signed and unsigned byte and
1469 halfword load instructions. */
1470 #define THUMB_LEGITIMIZE_RELOAD_ADDRESS(X, MODE, OPNUM, TYPE, IND_LEVELS, WIN) \
1472 if (GET_CODE (X) == PLUS \
1473 && GET_MODE_SIZE (MODE) < 4 \
1474 && GET_CODE (XEXP (X, 0)) == REG \
1475 && XEXP (X, 0) == stack_pointer_rtx \
1476 && GET_CODE (XEXP (X, 1)) == CONST_INT \
1477 && ! thumb_legitimate_offset_p (MODE, INTVAL (XEXP (X, 1)))) \
1479 rtx orig_X = X; \
1480 X = copy_rtx (X); \
1481 push_reload (orig_X, NULL_RTX, &X, NULL, \
1482 MODE_BASE_REG_CLASS (MODE), \
1483 Pmode, VOIDmode, 0, 0, OPNUM, TYPE); \
1484 goto WIN; \
1488 #define LEGITIMIZE_RELOAD_ADDRESS(X, MODE, OPNUM, TYPE, IND_LEVELS, WIN) \
1489 if (TARGET_ARM) \
1490 ARM_LEGITIMIZE_RELOAD_ADDRESS (X, MODE, OPNUM, TYPE, IND_LEVELS, WIN); \
1491 else \
1492 THUMB_LEGITIMIZE_RELOAD_ADDRESS (X, MODE, OPNUM, TYPE, IND_LEVELS, WIN)
1494 /* Return the maximum number of consecutive registers
1495 needed to represent mode MODE in a register of class CLASS.
1496 ARM regs are UNITS_PER_WORD bits while FPA regs can hold any FP mode */
1497 #define CLASS_MAX_NREGS(CLASS, MODE) \
1498 (((CLASS) == FPA_REGS || (CLASS) == CIRRUS_REGS) ? 1 : ARM_NUM_REGS (MODE))
1500 /* If defined, gives a class of registers that cannot be used as the
1501 operand of a SUBREG that changes the mode of the object illegally. */
1503 /* Moves between FPA_REGS and GENERAL_REGS are two memory insns. */
1504 #define REGISTER_MOVE_COST(MODE, FROM, TO) \
1505 (TARGET_ARM ? \
1506 ((FROM) == FPA_REGS && (TO) != FPA_REGS ? 20 : \
1507 (FROM) != FPA_REGS && (TO) == FPA_REGS ? 20 : \
1508 (FROM) == IWMMXT_REGS && (TO) != IWMMXT_REGS ? 4 : \
1509 (FROM) != IWMMXT_REGS && (TO) == IWMMXT_REGS ? 4 : \
1510 (FROM) == IWMMXT_GR_REGS || (TO) == IWMMXT_GR_REGS ? 20 : \
1511 (FROM) == CIRRUS_REGS && (TO) != CIRRUS_REGS ? 20 : \
1512 (FROM) != CIRRUS_REGS && (TO) == CIRRUS_REGS ? 20 : \
1513 2) \
1515 ((FROM) == HI_REGS || (TO) == HI_REGS) ? 4 : 2)
1517 /* Stack layout; function entry, exit and calling. */
1519 /* Define this if pushing a word on the stack
1520 makes the stack pointer a smaller address. */
1521 #define STACK_GROWS_DOWNWARD 1
1523 /* Define this if the nominal address of the stack frame
1524 is at the high-address end of the local variables;
1525 that is, each additional local variable allocated
1526 goes at a more negative offset in the frame. */
1527 #define FRAME_GROWS_DOWNWARD 1
1529 /* Offset within stack frame to start allocating local variables at.
1530 If FRAME_GROWS_DOWNWARD, this is the offset to the END of the
1531 first local allocated. Otherwise, it is the offset to the BEGINNING
1532 of the first local allocated. */
1533 #define STARTING_FRAME_OFFSET 0
1535 /* If we generate an insn to push BYTES bytes,
1536 this says how many the stack pointer really advances by. */
1537 /* The push insns do not do this rounding implicitly.
1538 So don't define this. */
1539 /* #define PUSH_ROUNDING(NPUSHED) ROUND_UP_WORD (NPUSHED) */
1541 /* Define this if the maximum size of all the outgoing args is to be
1542 accumulated and pushed during the prologue. The amount can be
1543 found in the variable current_function_outgoing_args_size. */
1544 #define ACCUMULATE_OUTGOING_ARGS 1
1546 /* Offset of first parameter from the argument pointer register value. */
1547 #define FIRST_PARM_OFFSET(FNDECL) (TARGET_ARM ? 4 : 0)
1549 /* Value is the number of byte of arguments automatically
1550 popped when returning from a subroutine call.
1551 FUNDECL is the declaration node of the function (as a tree),
1552 FUNTYPE is the data type of the function (as a tree),
1553 or for a library call it is an identifier node for the subroutine name.
1554 SIZE is the number of bytes of arguments passed on the stack.
1556 On the ARM, the caller does not pop any of its arguments that were passed
1557 on the stack. */
1558 #define RETURN_POPS_ARGS(FUNDECL, FUNTYPE, SIZE) 0
1560 /* Define how to find the value returned by a library function
1561 assuming the value has mode MODE. */
1562 #define LIBCALL_VALUE(MODE) \
1563 (TARGET_ARM && TARGET_HARD_FLOAT && GET_MODE_CLASS (MODE) == MODE_FLOAT \
1564 ? gen_rtx_REG (MODE, FIRST_ARM_FP_REGNUM) \
1565 : TARGET_ARM && TARGET_CIRRUS && GET_MODE_CLASS (MODE) == MODE_FLOAT \
1566 ? gen_rtx_REG (MODE, FIRST_CIRRUS_FP_REGNUM) \
1567 : TARGET_REALLY_IWMMXT && VECTOR_MODE_SUPPORTED_P (MODE) \
1568 ? gen_rtx_REG (MODE, FIRST_IWMMXT_REGNUM) \
1569 : gen_rtx_REG (MODE, ARG_REGISTER (1)))
1571 /* Define how to find the value returned by a function.
1572 VALTYPE is the data type of the value (as a tree).
1573 If the precise function being called is known, FUNC is its FUNCTION_DECL;
1574 otherwise, FUNC is 0. */
1575 #define FUNCTION_VALUE(VALTYPE, FUNC) \
1576 LIBCALL_VALUE (TYPE_MODE (VALTYPE))
1578 /* 1 if N is a possible register number for a function value.
1579 On the ARM, only r0 and f0 can return results. */
1580 /* On a Cirrus chip, mvf0 can return results. */
1581 #define FUNCTION_VALUE_REGNO_P(REGNO) \
1582 ((REGNO) == ARG_REGISTER (1) \
1583 || (TARGET_ARM && ((REGNO) == FIRST_CIRRUS_FP_REGNUM) && TARGET_CIRRUS) \
1584 || (TARGET_ARM && ((REGNO) == FIRST_IWMMXT_REGNUM) && TARGET_IWMMXT) \
1585 || (TARGET_ARM && ((REGNO) == FIRST_ARM_FP_REGNUM) && TARGET_HARD_FLOAT))
1587 /* How large values are returned */
1588 /* A C expression which can inhibit the returning of certain function values
1589 in registers, based on the type of value. */
1590 #define RETURN_IN_MEMORY(TYPE) arm_return_in_memory (TYPE)
1592 /* Define DEFAULT_PCC_STRUCT_RETURN to 1 if all structure and union return
1593 values must be in memory. On the ARM, they need only do so if larger
1594 than a word, or if they contain elements offset from zero in the struct. */
1595 #define DEFAULT_PCC_STRUCT_RETURN 0
1597 /* Flags for the call/call_value rtl operations set up by function_arg. */
1598 #define CALL_NORMAL 0x00000000 /* No special processing. */
1599 #define CALL_LONG 0x00000001 /* Always call indirect. */
1600 #define CALL_SHORT 0x00000002 /* Never call indirect. */
1602 /* These bits describe the different types of function supported
1603 by the ARM backend. They are exclusive. ie a function cannot be both a
1604 normal function and an interworked function, for example. Knowing the
1605 type of a function is important for determining its prologue and
1606 epilogue sequences.
1607 Note value 7 is currently unassigned. Also note that the interrupt
1608 function types all have bit 2 set, so that they can be tested for easily.
1609 Note that 0 is deliberately chosen for ARM_FT_UNKNOWN so that when the
1610 machine_function structure is initialized (to zero) func_type will
1611 default to unknown. This will force the first use of arm_current_func_type
1612 to call arm_compute_func_type. */
1613 #define ARM_FT_UNKNOWN 0 /* Type has not yet been determined. */
1614 #define ARM_FT_NORMAL 1 /* Your normal, straightforward function. */
1615 #define ARM_FT_INTERWORKED 2 /* A function that supports interworking. */
1616 #define ARM_FT_EXCEPTION_HANDLER 3 /* A C++ exception handler. */
1617 #define ARM_FT_ISR 4 /* An interrupt service routine. */
1618 #define ARM_FT_FIQ 5 /* A fast interrupt service routine. */
1619 #define ARM_FT_EXCEPTION 6 /* An ARM exception handler (subcase of ISR). */
1621 #define ARM_FT_TYPE_MASK ((1 << 3) - 1)
1623 /* In addition functions can have several type modifiers,
1624 outlined by these bit masks: */
1625 #define ARM_FT_INTERRUPT (1 << 2) /* Note overlap with FT_ISR and above. */
1626 #define ARM_FT_NAKED (1 << 3) /* No prologue or epilogue. */
1627 #define ARM_FT_VOLATILE (1 << 4) /* Does not return. */
1628 #define ARM_FT_NESTED (1 << 5) /* Embedded inside another func. */
1630 /* Some macros to test these flags. */
1631 #define ARM_FUNC_TYPE(t) (t & ARM_FT_TYPE_MASK)
1632 #define IS_INTERRUPT(t) (t & ARM_FT_INTERRUPT)
1633 #define IS_VOLATILE(t) (t & ARM_FT_VOLATILE)
1634 #define IS_NAKED(t) (t & ARM_FT_NAKED)
1635 #define IS_NESTED(t) (t & ARM_FT_NESTED)
1637 /* A C structure for machine-specific, per-function data.
1638 This is added to the cfun structure. */
1639 typedef struct machine_function GTY(())
1641 /* Additional stack adjustment in __builtin_eh_throw. */
1642 rtx eh_epilogue_sp_ofs;
1643 /* Records if LR has to be saved for far jumps. */
1644 int far_jump_used;
1645 /* Records if ARG_POINTER was ever live. */
1646 int arg_pointer_live;
1647 /* Records if the save of LR has been eliminated. */
1648 int lr_save_eliminated;
1649 /* The size of the stack frame. Only valid after reload. */
1650 int frame_size;
1651 /* Records the type of the current function. */
1652 unsigned long func_type;
1653 /* Record if the function has a variable argument list. */
1654 int uses_anonymous_args;
1655 /* Records if sibcalls are blocked because an argument
1656 register is needed to preserve stack alignment. */
1657 int sibcall_blocked;
1659 machine_function;
1661 /* A C type for declaring a variable that is used as the first argument of
1662 `FUNCTION_ARG' and other related values. For some target machines, the
1663 type `int' suffices and can hold the number of bytes of argument so far. */
1664 typedef struct
1666 /* This is the number of registers of arguments scanned so far. */
1667 int nregs;
1668 /* This is the number of iWMMXt register arguments scanned so far. */
1669 int iwmmxt_nregs;
1670 int named_count;
1671 int nargs;
1672 /* One of CALL_NORMAL, CALL_LONG or CALL_SHORT . */
1673 int call_cookie;
1674 } CUMULATIVE_ARGS;
1676 /* Define where to put the arguments to a function.
1677 Value is zero to push the argument on the stack,
1678 or a hard register in which to store the argument.
1680 MODE is the argument's machine mode.
1681 TYPE is the data type of the argument (as a tree).
1682 This is null for libcalls where that information may
1683 not be available.
1684 CUM is a variable of type CUMULATIVE_ARGS which gives info about
1685 the preceding args and about the function being called.
1686 NAMED is nonzero if this argument is a named parameter
1687 (otherwise it is an extra parameter matching an ellipsis).
1689 On the ARM, normally the first 16 bytes are passed in registers r0-r3; all
1690 other arguments are passed on the stack. If (NAMED == 0) (which happens
1691 only in assign_parms, since SETUP_INCOMING_VARARGS is defined), say it is
1692 passed in the stack (function_prologue will indeed make it pass in the
1693 stack if necessary). */
1694 #define FUNCTION_ARG(CUM, MODE, TYPE, NAMED) \
1695 arm_function_arg (&(CUM), (MODE), (TYPE), (NAMED))
1697 /* For an arg passed partly in registers and partly in memory,
1698 this is the number of registers used.
1699 For args passed entirely in registers or entirely in memory, zero. */
1700 #define FUNCTION_ARG_PARTIAL_NREGS(CUM, MODE, TYPE, NAMED) \
1701 (VECTOR_MODE_SUPPORTED_P (MODE) ? 0 : \
1702 NUM_ARG_REGS > (CUM).nregs \
1703 && (NUM_ARG_REGS < ((CUM).nregs + ARM_NUM_REGS2 (MODE, TYPE))) \
1704 ? NUM_ARG_REGS - (CUM).nregs : 0)
1706 /* A C expression that indicates when an argument must be passed by
1707 reference. If nonzero for an argument, a copy of that argument is
1708 made in memory and a pointer to the argument is passed instead of
1709 the argument itself. The pointer is passed in whatever way is
1710 appropriate for passing a pointer to that type. */
1711 #define FUNCTION_ARG_PASS_BY_REFERENCE(CUM, MODE, TYPE, NAMED) \
1712 arm_function_arg_pass_by_reference (&CUM, MODE, TYPE, NAMED)
1714 /* Initialize a variable CUM of type CUMULATIVE_ARGS
1715 for a call to a function whose data type is FNTYPE.
1716 For a library call, FNTYPE is 0.
1717 On the ARM, the offset starts at 0. */
1718 #define INIT_CUMULATIVE_ARGS(CUM, FNTYPE, LIBNAME, FNDECL) \
1719 arm_init_cumulative_args (&(CUM), (FNTYPE), (LIBNAME), (FNDECL))
1721 /* Update the data in CUM to advance over an argument
1722 of mode MODE and data type TYPE.
1723 (TYPE is null for libcalls where that information may not be available.) */
1724 #define FUNCTION_ARG_ADVANCE(CUM, MODE, TYPE, NAMED) \
1725 (CUM).nargs += 1; \
1726 if (VECTOR_MODE_SUPPORTED_P (MODE)) \
1727 if ((CUM).named_count <= (CUM).nargs) \
1728 (CUM).nregs += 2; \
1729 else \
1730 (CUM).iwmmxt_nregs += 1; \
1731 else \
1732 (CUM).nregs += ARM_NUM_REGS2 (MODE, TYPE)
1734 /* If defined, a C expression that gives the alignment boundary, in bits, of an
1735 argument with the specified mode and type. If it is not defined,
1736 `PARM_BOUNDARY' is used for all arguments. */
1737 #define FUNCTION_ARG_BOUNDARY(MODE,TYPE) \
1738 (TARGET_REALLY_IWMMXT && (VALID_IWMMXT_REG_MODE (MODE) || ((MODE) == DFmode)) \
1739 ? IWMMXT_ALIGNMENT : PARM_BOUNDARY)
1741 /* 1 if N is a possible register number for function argument passing.
1742 On the ARM, r0-r3 are used to pass args. */
1743 #define FUNCTION_ARG_REGNO_P(REGNO) \
1744 (IN_RANGE ((REGNO), 0, 3) \
1745 || (TARGET_REALLY_IWMMXT && IN_RANGE ((REGNO), FIRST_IWMMXT_REGNUM, FIRST_IWMMXT_REGNUM + 9)))
1747 /* Implement `va_arg'. */
1748 #define EXPAND_BUILTIN_VA_ARG(valist, type) \
1749 arm_va_arg (valist, type)
1752 /* Perform any actions needed for a function that is receiving a variable
1753 number of arguments. CUM is as above. MODE and TYPE are the mode and type
1754 of the current parameter. PRETEND_SIZE is a variable that should be set to
1755 the amount of stack that must be pushed by the prolog to pretend that our
1756 caller pushed it.
1758 Normally, this macro will push all remaining incoming registers on the
1759 stack and set PRETEND_SIZE to the length of the registers pushed.
1761 On the ARM, PRETEND_SIZE is set in order to have the prologue push the last
1762 named arg and all anonymous args onto the stack.
1763 XXX I know the prologue shouldn't be pushing registers, but it is faster
1764 that way. */
1765 #define SETUP_INCOMING_VARARGS(CUM, MODE, TYPE, PRETEND_SIZE, NO_RTL) \
1767 cfun->machine->uses_anonymous_args = 1; \
1768 if ((CUM).nregs < NUM_ARG_REGS) \
1769 (PRETEND_SIZE) = (NUM_ARG_REGS - (CUM).nregs) * UNITS_PER_WORD; \
1772 /* If your target environment doesn't prefix user functions with an
1773 underscore, you may wish to re-define this to prevent any conflicts.
1774 e.g. AOF may prefix mcount with an underscore. */
1775 #ifndef ARM_MCOUNT_NAME
1776 #define ARM_MCOUNT_NAME "*mcount"
1777 #endif
1779 /* Call the function profiler with a given profile label. The Acorn
1780 compiler puts this BEFORE the prolog but gcc puts it afterwards.
1781 On the ARM the full profile code will look like:
1782 .data
1784 .word 0
1785 .text
1786 mov ip, lr
1787 bl mcount
1788 .word LP1
1790 profile_function() in final.c outputs the .data section, FUNCTION_PROFILER
1791 will output the .text section.
1793 The ``mov ip,lr'' seems like a good idea to stick with cc convention.
1794 ``prof'' doesn't seem to mind about this!
1796 Note - this version of the code is designed to work in both ARM and
1797 Thumb modes. */
1798 #ifndef ARM_FUNCTION_PROFILER
1799 #define ARM_FUNCTION_PROFILER(STREAM, LABELNO) \
1801 char temp[20]; \
1802 rtx sym; \
1804 asm_fprintf (STREAM, "\tmov\t%r, %r\n\tbl\t", \
1805 IP_REGNUM, LR_REGNUM); \
1806 assemble_name (STREAM, ARM_MCOUNT_NAME); \
1807 fputc ('\n', STREAM); \
1808 ASM_GENERATE_INTERNAL_LABEL (temp, "LP", LABELNO); \
1809 sym = gen_rtx (SYMBOL_REF, Pmode, temp); \
1810 assemble_aligned_integer (UNITS_PER_WORD, sym); \
1812 #endif
1814 #ifdef THUMB_FUNCTION_PROFILER
1815 #define FUNCTION_PROFILER(STREAM, LABELNO) \
1816 if (TARGET_ARM) \
1817 ARM_FUNCTION_PROFILER (STREAM, LABELNO) \
1818 else \
1819 THUMB_FUNCTION_PROFILER (STREAM, LABELNO)
1820 #else
1821 #define FUNCTION_PROFILER(STREAM, LABELNO) \
1822 ARM_FUNCTION_PROFILER (STREAM, LABELNO)
1823 #endif
1825 /* EXIT_IGNORE_STACK should be nonzero if, when returning from a function,
1826 the stack pointer does not matter. The value is tested only in
1827 functions that have frame pointers.
1828 No definition is equivalent to always zero.
1830 On the ARM, the function epilogue recovers the stack pointer from the
1831 frame. */
1832 #define EXIT_IGNORE_STACK 1
1834 #define EPILOGUE_USES(REGNO) (reload_completed && (REGNO) == LR_REGNUM)
1836 /* Determine if the epilogue should be output as RTL.
1837 You should override this if you define FUNCTION_EXTRA_EPILOGUE. */
1838 #define USE_RETURN_INSN(ISCOND) \
1839 (TARGET_ARM ? use_return_insn (ISCOND) : 0)
1841 /* Definitions for register eliminations.
1843 This is an array of structures. Each structure initializes one pair
1844 of eliminable registers. The "from" register number is given first,
1845 followed by "to". Eliminations of the same "from" register are listed
1846 in order of preference.
1848 We have two registers that can be eliminated on the ARM. First, the
1849 arg pointer register can often be eliminated in favor of the stack
1850 pointer register. Secondly, the pseudo frame pointer register can always
1851 be eliminated; it is replaced with either the stack or the real frame
1852 pointer. Note we have to use {ARM|THUMB}_HARD_FRAME_POINTER_REGNUM
1853 because the definition of HARD_FRAME_POINTER_REGNUM is not a constant. */
1855 #define ELIMINABLE_REGS \
1856 {{ ARG_POINTER_REGNUM, STACK_POINTER_REGNUM },\
1857 { ARG_POINTER_REGNUM, FRAME_POINTER_REGNUM },\
1858 { ARG_POINTER_REGNUM, ARM_HARD_FRAME_POINTER_REGNUM },\
1859 { ARG_POINTER_REGNUM, THUMB_HARD_FRAME_POINTER_REGNUM },\
1860 { FRAME_POINTER_REGNUM, STACK_POINTER_REGNUM },\
1861 { FRAME_POINTER_REGNUM, ARM_HARD_FRAME_POINTER_REGNUM },\
1862 { FRAME_POINTER_REGNUM, THUMB_HARD_FRAME_POINTER_REGNUM }}
1864 /* Given FROM and TO register numbers, say whether this elimination is
1865 allowed. Frame pointer elimination is automatically handled.
1867 All eliminations are permissible. Note that ARG_POINTER_REGNUM and
1868 HARD_FRAME_POINTER_REGNUM are in fact the same thing. If we need a frame
1869 pointer, we must eliminate FRAME_POINTER_REGNUM into
1870 HARD_FRAME_POINTER_REGNUM and not into STACK_POINTER_REGNUM or
1871 ARG_POINTER_REGNUM. */
1872 #define CAN_ELIMINATE(FROM, TO) \
1873 (((TO) == FRAME_POINTER_REGNUM && (FROM) == ARG_POINTER_REGNUM) ? 0 : \
1874 ((TO) == STACK_POINTER_REGNUM && frame_pointer_needed) ? 0 : \
1875 ((TO) == ARM_HARD_FRAME_POINTER_REGNUM && TARGET_THUMB) ? 0 : \
1876 ((TO) == THUMB_HARD_FRAME_POINTER_REGNUM && TARGET_ARM) ? 0 : \
1879 #define THUMB_REG_PUSHED_P(reg) \
1880 (regs_ever_live [reg] \
1881 && (! call_used_regs [reg] \
1882 || (flag_pic && (reg) == PIC_OFFSET_TABLE_REGNUM)) \
1883 && !(TARGET_SINGLE_PIC_BASE && ((reg) == arm_pic_register)))
1885 /* Define the offset between two registers, one to be eliminated, and the
1886 other its replacement, at the start of a routine. */
1887 #define ARM_INITIAL_ELIMINATION_OFFSET(FROM, TO, OFFSET) \
1888 do \
1890 (OFFSET) = arm_compute_initial_elimination_offset (FROM, TO); \
1892 while (0)
1894 /* Note: This macro must match the code in thumb_function_prologue(). */
1895 #define THUMB_INITIAL_ELIMINATION_OFFSET(FROM, TO, OFFSET) \
1897 (OFFSET) = 0; \
1898 if ((FROM) == ARG_POINTER_REGNUM) \
1900 int count_regs = 0; \
1901 int regno; \
1902 for (regno = 8; regno < 13; regno ++) \
1903 if (THUMB_REG_PUSHED_P (regno)) \
1904 count_regs ++; \
1905 if (count_regs) \
1906 (OFFSET) += 4 * count_regs; \
1907 count_regs = 0; \
1908 for (regno = 0; regno <= LAST_LO_REGNUM; regno ++) \
1909 if (THUMB_REG_PUSHED_P (regno)) \
1910 count_regs ++; \
1911 if (count_regs || ! leaf_function_p () || thumb_far_jump_used_p (0))\
1912 (OFFSET) += 4 * (count_regs + 1); \
1913 if (TARGET_BACKTRACE) \
1915 if ((count_regs & 0xFF) == 0 && (regs_ever_live[3] != 0)) \
1916 (OFFSET) += 20; \
1917 else \
1918 (OFFSET) += 16; \
1921 if ((TO) == STACK_POINTER_REGNUM) \
1923 (OFFSET) += current_function_outgoing_args_size; \
1924 (OFFSET) += thumb_get_frame_size (); \
1928 #define INITIAL_ELIMINATION_OFFSET(FROM, TO, OFFSET) \
1929 if (TARGET_ARM) \
1930 ARM_INITIAL_ELIMINATION_OFFSET (FROM, TO, OFFSET); \
1931 else \
1932 THUMB_INITIAL_ELIMINATION_OFFSET (FROM, TO, OFFSET)
1934 /* Special case handling of the location of arguments passed on the stack. */
1935 #define DEBUGGER_ARG_OFFSET(value, addr) value ? value : arm_debugger_arg_offset (value, addr)
1937 /* Initialize data used by insn expanders. This is called from insn_emit,
1938 once for every function before code is generated. */
1939 #define INIT_EXPANDERS arm_init_expanders ()
1941 /* Output assembler code for a block containing the constant parts
1942 of a trampoline, leaving space for the variable parts.
1944 On the ARM, (if r8 is the static chain regnum, and remembering that
1945 referencing pc adds an offset of 8) the trampoline looks like:
1946 ldr r8, [pc, #0]
1947 ldr pc, [pc]
1948 .word static chain value
1949 .word function's address
1950 ??? FIXME: When the trampoline returns, r8 will be clobbered. */
1951 #define ARM_TRAMPOLINE_TEMPLATE(FILE) \
1953 asm_fprintf (FILE, "\tldr\t%r, [%r, #0]\n", \
1954 STATIC_CHAIN_REGNUM, PC_REGNUM); \
1955 asm_fprintf (FILE, "\tldr\t%r, [%r, #0]\n", \
1956 PC_REGNUM, PC_REGNUM); \
1957 assemble_aligned_integer (UNITS_PER_WORD, const0_rtx); \
1958 assemble_aligned_integer (UNITS_PER_WORD, const0_rtx); \
1961 /* On the Thumb we always switch into ARM mode to execute the trampoline.
1962 Why - because it is easier. This code will always be branched to via
1963 a BX instruction and since the compiler magically generates the address
1964 of the function the linker has no opportunity to ensure that the
1965 bottom bit is set. Thus the processor will be in ARM mode when it
1966 reaches this code. So we duplicate the ARM trampoline code and add
1967 a switch into Thumb mode as well. */
1968 #define THUMB_TRAMPOLINE_TEMPLATE(FILE) \
1970 fprintf (FILE, "\t.code 32\n"); \
1971 fprintf (FILE, ".Ltrampoline_start:\n"); \
1972 asm_fprintf (FILE, "\tldr\t%r, [%r, #8]\n", \
1973 STATIC_CHAIN_REGNUM, PC_REGNUM); \
1974 asm_fprintf (FILE, "\tldr\t%r, [%r, #8]\n", \
1975 IP_REGNUM, PC_REGNUM); \
1976 asm_fprintf (FILE, "\torr\t%r, %r, #1\n", \
1977 IP_REGNUM, IP_REGNUM); \
1978 asm_fprintf (FILE, "\tbx\t%r\n", IP_REGNUM); \
1979 fprintf (FILE, "\t.word\t0\n"); \
1980 fprintf (FILE, "\t.word\t0\n"); \
1981 fprintf (FILE, "\t.code 16\n"); \
1984 #define TRAMPOLINE_TEMPLATE(FILE) \
1985 if (TARGET_ARM) \
1986 ARM_TRAMPOLINE_TEMPLATE (FILE) \
1987 else \
1988 THUMB_TRAMPOLINE_TEMPLATE (FILE)
1990 /* Length in units of the trampoline for entering a nested function. */
1991 #define TRAMPOLINE_SIZE (TARGET_ARM ? 16 : 24)
1993 /* Alignment required for a trampoline in bits. */
1994 #define TRAMPOLINE_ALIGNMENT 32
1996 /* Emit RTL insns to initialize the variable parts of a trampoline.
1997 FNADDR is an RTX for the address of the function's pure code.
1998 CXT is an RTX for the static chain value for the function. */
1999 #define INITIALIZE_TRAMPOLINE(TRAMP, FNADDR, CXT) \
2001 emit_move_insn \
2002 (gen_rtx_MEM (SImode, plus_constant (TRAMP, TARGET_ARM ? 8 : 16)), CXT); \
2003 emit_move_insn \
2004 (gen_rtx_MEM (SImode, plus_constant (TRAMP, TARGET_ARM ? 12 : 20)), FNADDR); \
2008 /* Addressing modes, and classification of registers for them. */
2009 #define HAVE_POST_INCREMENT 1
2010 #define HAVE_PRE_INCREMENT TARGET_ARM
2011 #define HAVE_POST_DECREMENT TARGET_ARM
2012 #define HAVE_PRE_DECREMENT TARGET_ARM
2013 #define HAVE_PRE_MODIFY_DISP TARGET_ARM
2014 #define HAVE_POST_MODIFY_DISP TARGET_ARM
2015 #define HAVE_PRE_MODIFY_REG TARGET_ARM
2016 #define HAVE_POST_MODIFY_REG TARGET_ARM
2018 /* Macros to check register numbers against specific register classes. */
2020 /* These assume that REGNO is a hard or pseudo reg number.
2021 They give nonzero only if REGNO is a hard reg of the suitable class
2022 or a pseudo reg currently allocated to a suitable hard reg.
2023 Since they use reg_renumber, they are safe only once reg_renumber
2024 has been allocated, which happens in local-alloc.c. */
2025 #define TEST_REGNO(R, TEST, VALUE) \
2026 ((R TEST VALUE) || ((unsigned) reg_renumber[R] TEST VALUE))
2028 /* On the ARM, don't allow the pc to be used. */
2029 #define ARM_REGNO_OK_FOR_BASE_P(REGNO) \
2030 (TEST_REGNO (REGNO, <, PC_REGNUM) \
2031 || TEST_REGNO (REGNO, ==, FRAME_POINTER_REGNUM) \
2032 || TEST_REGNO (REGNO, ==, ARG_POINTER_REGNUM))
2034 #define THUMB_REGNO_MODE_OK_FOR_BASE_P(REGNO, MODE) \
2035 (TEST_REGNO (REGNO, <=, LAST_LO_REGNUM) \
2036 || (GET_MODE_SIZE (MODE) >= 4 \
2037 && TEST_REGNO (REGNO, ==, STACK_POINTER_REGNUM)))
2039 #define REGNO_MODE_OK_FOR_BASE_P(REGNO, MODE) \
2040 (TARGET_THUMB \
2041 ? THUMB_REGNO_MODE_OK_FOR_BASE_P (REGNO, MODE) \
2042 : ARM_REGNO_OK_FOR_BASE_P (REGNO))
2044 /* For ARM code, we don't care about the mode, but for Thumb, the index
2045 must be suitable for use in a QImode load. */
2046 #define REGNO_OK_FOR_INDEX_P(REGNO) \
2047 REGNO_MODE_OK_FOR_BASE_P (REGNO, QImode)
2049 /* Maximum number of registers that can appear in a valid memory address.
2050 Shifts in addresses can't be by a register. */
2051 #define MAX_REGS_PER_ADDRESS 2
2053 /* Recognize any constant value that is a valid address. */
2054 /* XXX We can address any constant, eventually... */
2056 #ifdef AOF_ASSEMBLER
2058 #define CONSTANT_ADDRESS_P(X) \
2059 (GET_CODE (X) == SYMBOL_REF && CONSTANT_POOL_ADDRESS_P (X))
2061 #else
2063 #define CONSTANT_ADDRESS_P(X) \
2064 (GET_CODE (X) == SYMBOL_REF \
2065 && (CONSTANT_POOL_ADDRESS_P (X) \
2066 || (TARGET_ARM && optimize > 0 && SYMBOL_REF_FLAG (X))))
2068 #endif /* AOF_ASSEMBLER */
2070 /* Nonzero if the constant value X is a legitimate general operand.
2071 It is given that X satisfies CONSTANT_P or is a CONST_DOUBLE.
2073 On the ARM, allow any integer (invalid ones are removed later by insn
2074 patterns), nice doubles and symbol_refs which refer to the function's
2075 constant pool XXX.
2077 When generating pic allow anything. */
2078 #define ARM_LEGITIMATE_CONSTANT_P(X) (flag_pic || ! label_mentioned_p (X))
2080 #define THUMB_LEGITIMATE_CONSTANT_P(X) \
2081 ( GET_CODE (X) == CONST_INT \
2082 || GET_CODE (X) == CONST_DOUBLE \
2083 || CONSTANT_ADDRESS_P (X) \
2084 || flag_pic)
2086 #define LEGITIMATE_CONSTANT_P(X) \
2087 (TARGET_ARM ? ARM_LEGITIMATE_CONSTANT_P (X) : THUMB_LEGITIMATE_CONSTANT_P (X))
2089 /* Special characters prefixed to function names
2090 in order to encode attribute like information.
2091 Note, '@' and '*' have already been taken. */
2092 #define SHORT_CALL_FLAG_CHAR '^'
2093 #define LONG_CALL_FLAG_CHAR '#'
2095 #define ENCODED_SHORT_CALL_ATTR_P(SYMBOL_NAME) \
2096 (*(SYMBOL_NAME) == SHORT_CALL_FLAG_CHAR)
2098 #define ENCODED_LONG_CALL_ATTR_P(SYMBOL_NAME) \
2099 (*(SYMBOL_NAME) == LONG_CALL_FLAG_CHAR)
2101 #ifndef SUBTARGET_NAME_ENCODING_LENGTHS
2102 #define SUBTARGET_NAME_ENCODING_LENGTHS
2103 #endif
2105 /* This is a C fragment for the inside of a switch statement.
2106 Each case label should return the number of characters to
2107 be stripped from the start of a function's name, if that
2108 name starts with the indicated character. */
2109 #define ARM_NAME_ENCODING_LENGTHS \
2110 case SHORT_CALL_FLAG_CHAR: return 1; \
2111 case LONG_CALL_FLAG_CHAR: return 1; \
2112 case '*': return 1; \
2113 SUBTARGET_NAME_ENCODING_LENGTHS
2115 /* This is how to output a reference to a user-level label named NAME.
2116 `assemble_name' uses this. */
2117 #undef ASM_OUTPUT_LABELREF
2118 #define ASM_OUTPUT_LABELREF(FILE, NAME) \
2119 arm_asm_output_labelref (FILE, NAME)
2121 #define ARM_DECLARE_FUNCTION_SIZE(STREAM, NAME, DECL) \
2122 arm_encode_call_attribute (DECL, SHORT_CALL_FLAG_CHAR)
2124 /* The macros REG_OK_FOR..._P assume that the arg is a REG rtx
2125 and check its validity for a certain class.
2126 We have two alternate definitions for each of them.
2127 The usual definition accepts all pseudo regs; the other rejects
2128 them unless they have been allocated suitable hard regs.
2129 The symbol REG_OK_STRICT causes the latter definition to be used. */
2130 #ifndef REG_OK_STRICT
2132 #define ARM_REG_OK_FOR_BASE_P(X) \
2133 (REGNO (X) <= LAST_ARM_REGNUM \
2134 || REGNO (X) >= FIRST_PSEUDO_REGISTER \
2135 || REGNO (X) == FRAME_POINTER_REGNUM \
2136 || REGNO (X) == ARG_POINTER_REGNUM)
2138 #define THUMB_REG_MODE_OK_FOR_BASE_P(X, MODE) \
2139 (REGNO (X) <= LAST_LO_REGNUM \
2140 || REGNO (X) >= FIRST_PSEUDO_REGISTER \
2141 || (GET_MODE_SIZE (MODE) >= 4 \
2142 && (REGNO (X) == STACK_POINTER_REGNUM \
2143 || (X) == hard_frame_pointer_rtx \
2144 || (X) == arg_pointer_rtx)))
2146 #define REG_STRICT_P 0
2148 #else /* REG_OK_STRICT */
2150 #define ARM_REG_OK_FOR_BASE_P(X) \
2151 ARM_REGNO_OK_FOR_BASE_P (REGNO (X))
2153 #define THUMB_REG_MODE_OK_FOR_BASE_P(X, MODE) \
2154 THUMB_REGNO_MODE_OK_FOR_BASE_P (REGNO (X), MODE)
2156 #define REG_STRICT_P 1
2158 #endif /* REG_OK_STRICT */
2160 /* Now define some helpers in terms of the above. */
2162 #define REG_MODE_OK_FOR_BASE_P(X, MODE) \
2163 (TARGET_THUMB \
2164 ? THUMB_REG_MODE_OK_FOR_BASE_P (X, MODE) \
2165 : ARM_REG_OK_FOR_BASE_P (X))
2167 #define ARM_REG_OK_FOR_INDEX_P(X) ARM_REG_OK_FOR_BASE_P (X)
2169 /* For Thumb, a valid index register is anything that can be used in
2170 a byte load instruction. */
2171 #define THUMB_REG_OK_FOR_INDEX_P(X) THUMB_REG_MODE_OK_FOR_BASE_P (X, QImode)
2173 /* Nonzero if X is a hard reg that can be used as an index
2174 or if it is a pseudo reg. On the Thumb, the stack pointer
2175 is not suitable. */
2176 #define REG_OK_FOR_INDEX_P(X) \
2177 (TARGET_THUMB \
2178 ? THUMB_REG_OK_FOR_INDEX_P (X) \
2179 : ARM_REG_OK_FOR_INDEX_P (X))
2182 /* GO_IF_LEGITIMATE_ADDRESS recognizes an RTL expression
2183 that is a valid memory address for an instruction.
2184 The MODE argument is the machine mode for the MEM expression
2185 that wants to use this address. */
2187 #define ARM_BASE_REGISTER_RTX_P(X) \
2188 (GET_CODE (X) == REG && ARM_REG_OK_FOR_BASE_P (X))
2190 #define ARM_INDEX_REGISTER_RTX_P(X) \
2191 (GET_CODE (X) == REG && ARM_REG_OK_FOR_INDEX_P (X))
2193 #define ARM_GO_IF_LEGITIMATE_ADDRESS(MODE,X,WIN) \
2195 if (arm_legitimate_address_p (MODE, X, REG_STRICT_P)) \
2196 goto WIN; \
2199 #define THUMB_GO_IF_LEGITIMATE_ADDRESS(MODE,X,WIN) \
2201 if (thumb_legitimate_address_p (MODE, X, REG_STRICT_P)) \
2202 goto WIN; \
2205 #define GO_IF_LEGITIMATE_ADDRESS(MODE, X, WIN) \
2206 if (TARGET_ARM) \
2207 ARM_GO_IF_LEGITIMATE_ADDRESS (MODE, X, WIN) \
2208 else /* if (TARGET_THUMB) */ \
2209 THUMB_GO_IF_LEGITIMATE_ADDRESS (MODE, X, WIN)
2212 /* Try machine-dependent ways of modifying an illegitimate address
2213 to be legitimate. If we find one, return the new, valid address. */
2214 #define ARM_LEGITIMIZE_ADDRESS(X, OLDX, MODE, WIN) \
2215 do { \
2216 X = arm_legitimize_address (X, OLDX, MODE); \
2218 if (memory_address_p (MODE, X)) \
2219 goto WIN; \
2220 } while (0)
2222 #define THUMB_LEGITIMIZE_ADDRESS(X, OLDX, MODE, WIN) \
2223 do { \
2224 if (flag_pic) \
2225 (X) = legitimize_pic_address (OLDX, MODE, NULL_RTX); \
2226 } while (0)
2228 #define LEGITIMIZE_ADDRESS(X, OLDX, MODE, WIN) \
2229 do { \
2230 if (TARGET_ARM) \
2231 ARM_LEGITIMIZE_ADDRESS (X, OLDX, MODE, WIN); \
2232 else \
2233 THUMB_LEGITIMIZE_ADDRESS (X, OLDX, MODE, WIN); \
2234 } while (0)
2236 /* Go to LABEL if ADDR (a legitimate address expression)
2237 has an effect that depends on the machine mode it is used for. */
2238 #define ARM_GO_IF_MODE_DEPENDENT_ADDRESS(ADDR, LABEL) \
2240 if ( GET_CODE (ADDR) == PRE_DEC || GET_CODE (ADDR) == POST_DEC \
2241 || GET_CODE (ADDR) == PRE_INC || GET_CODE (ADDR) == POST_INC) \
2242 goto LABEL; \
2245 /* Nothing helpful to do for the Thumb */
2246 #define GO_IF_MODE_DEPENDENT_ADDRESS(ADDR, LABEL) \
2247 if (TARGET_ARM) \
2248 ARM_GO_IF_MODE_DEPENDENT_ADDRESS (ADDR, LABEL)
2251 /* Specify the machine mode that this machine uses
2252 for the index in the tablejump instruction. */
2253 #define CASE_VECTOR_MODE Pmode
2255 /* Define as C expression which evaluates to nonzero if the tablejump
2256 instruction expects the table to contain offsets from the address of the
2257 table.
2258 Do not define this if the table should contain absolute addresses. */
2259 /* #define CASE_VECTOR_PC_RELATIVE 1 */
2261 /* signed 'char' is most compatible, but RISC OS wants it unsigned.
2262 unsigned is probably best, but may break some code. */
2263 #ifndef DEFAULT_SIGNED_CHAR
2264 #define DEFAULT_SIGNED_CHAR 0
2265 #endif
2267 /* Don't cse the address of the function being compiled. */
2268 #define NO_RECURSIVE_FUNCTION_CSE 1
2270 /* Max number of bytes we can move from memory to memory
2271 in one reasonably fast instruction. */
2272 #define MOVE_MAX 4
2274 #undef MOVE_RATIO
2275 #define MOVE_RATIO (arm_arch_xscale ? 4 : 2)
2277 /* Define if operations between registers always perform the operation
2278 on the full register even if a narrower mode is specified. */
2279 #define WORD_REGISTER_OPERATIONS
2281 /* Define if loading in MODE, an integral mode narrower than BITS_PER_WORD
2282 will either zero-extend or sign-extend. The value of this macro should
2283 be the code that says which one of the two operations is implicitly
2284 done, NIL if none. */
2285 #define LOAD_EXTEND_OP(MODE) \
2286 (TARGET_THUMB ? ZERO_EXTEND : \
2287 ((arm_arch4 || (MODE) == QImode) ? ZERO_EXTEND \
2288 : ((BYTES_BIG_ENDIAN && (MODE) == HImode) ? SIGN_EXTEND : NIL)))
2290 /* Nonzero if access to memory by bytes is slow and undesirable. */
2291 #define SLOW_BYTE_ACCESS 0
2293 #define SLOW_UNALIGNED_ACCESS(MODE, ALIGN) 1
2295 /* Immediate shift counts are truncated by the output routines (or was it
2296 the assembler?). Shift counts in a register are truncated by ARM. Note
2297 that the native compiler puts too large (> 32) immediate shift counts
2298 into a register and shifts by the register, letting the ARM decide what
2299 to do instead of doing that itself. */
2300 /* This is all wrong. Defining SHIFT_COUNT_TRUNCATED tells combine that
2301 code like (X << (Y % 32)) for register X, Y is equivalent to (X << Y).
2302 On the arm, Y in a register is used modulo 256 for the shift. Only for
2303 rotates is modulo 32 used. */
2304 /* #define SHIFT_COUNT_TRUNCATED 1 */
2306 /* All integers have the same format so truncation is easy. */
2307 #define TRULY_NOOP_TRUNCATION(OUTPREC, INPREC) 1
2309 /* Calling from registers is a massive pain. */
2310 #define NO_FUNCTION_CSE 1
2312 /* Chars and shorts should be passed as ints. */
2313 #define PROMOTE_PROTOTYPES 1
2315 /* The machine modes of pointers and functions */
2316 #define Pmode SImode
2317 #define FUNCTION_MODE Pmode
2319 #define ARM_FRAME_RTX(X) \
2320 ( (X) == frame_pointer_rtx || (X) == stack_pointer_rtx \
2321 || (X) == arg_pointer_rtx)
2323 /* Moves to and from memory are quite expensive */
2324 #define MEMORY_MOVE_COST(M, CLASS, IN) \
2325 (TARGET_ARM ? 10 : \
2326 ((GET_MODE_SIZE (M) < 4 ? 8 : 2 * GET_MODE_SIZE (M)) \
2327 * (CLASS == LO_REGS ? 1 : 2)))
2329 /* Try to generate sequences that don't involve branches, we can then use
2330 conditional instructions */
2331 #define BRANCH_COST \
2332 (TARGET_ARM ? 4 : (optimize > 1 ? 1 : 0))
2334 /* Position Independent Code. */
2335 /* We decide which register to use based on the compilation options and
2336 the assembler in use; this is more general than the APCS restriction of
2337 using sb (r9) all the time. */
2338 extern int arm_pic_register;
2340 /* Used when parsing command line option -mpic-register=. */
2341 extern const char * arm_pic_register_string;
2343 /* The register number of the register used to address a table of static
2344 data addresses in memory. */
2345 #define PIC_OFFSET_TABLE_REGNUM arm_pic_register
2347 #define FINALIZE_PIC arm_finalize_pic (1)
2349 /* We can't directly access anything that contains a symbol,
2350 nor can we indirect via the constant pool. */
2351 #define LEGITIMATE_PIC_OPERAND_P(X) \
2352 (!(symbol_mentioned_p (X) \
2353 || label_mentioned_p (X) \
2354 || (GET_CODE (X) == SYMBOL_REF \
2355 && CONSTANT_POOL_ADDRESS_P (X) \
2356 && (symbol_mentioned_p (get_pool_constant (X)) \
2357 || label_mentioned_p (get_pool_constant (X))))))
2359 /* We need to know when we are making a constant pool; this determines
2360 whether data needs to be in the GOT or can be referenced via a GOT
2361 offset. */
2362 extern int making_const_table;
2364 /* Handle pragmas for compatibility with Intel's compilers. */
2365 #define REGISTER_TARGET_PRAGMAS() do { \
2366 c_register_pragma (0, "long_calls", arm_pr_long_calls); \
2367 c_register_pragma (0, "no_long_calls", arm_pr_no_long_calls); \
2368 c_register_pragma (0, "long_calls_off", arm_pr_long_calls_off); \
2369 } while (0)
2371 /* Condition code information. */
2372 /* Given a comparison code (EQ, NE, etc.) and the first operand of a COMPARE,
2373 return the mode to be used for the comparison. */
2375 #define SELECT_CC_MODE(OP, X, Y) arm_select_cc_mode (OP, X, Y)
2377 #define REVERSIBLE_CC_MODE(MODE) ((MODE) != CCFPEmode)
2379 #define CANONICALIZE_COMPARISON(CODE, OP0, OP1) \
2380 do \
2382 if (GET_CODE (OP1) == CONST_INT \
2383 && ! (const_ok_for_arm (INTVAL (OP1)) \
2384 || (const_ok_for_arm (- INTVAL (OP1))))) \
2386 rtx const_op = OP1; \
2387 CODE = arm_canonicalize_comparison ((CODE), &const_op); \
2388 OP1 = const_op; \
2391 while (0)
2393 /* The arm5 clz instruction returns 32. */
2394 #define CLZ_DEFINED_VALUE_AT_ZERO(MODE, VALUE) ((VALUE) = 32, 1)
2396 #undef ASM_APP_OFF
2397 #define ASM_APP_OFF (TARGET_THUMB ? "\t.code\t16\n" : "")
2399 /* Output a push or a pop instruction (only used when profiling). */
2400 #define ASM_OUTPUT_REG_PUSH(STREAM, REGNO) \
2401 if (TARGET_ARM) \
2402 asm_fprintf (STREAM,"\tstmfd\t%r!,{%r}\n", \
2403 STACK_POINTER_REGNUM, REGNO); \
2404 else \
2405 asm_fprintf (STREAM, "\tpush {%r}\n", REGNO)
2408 #define ASM_OUTPUT_REG_POP(STREAM, REGNO) \
2409 if (TARGET_ARM) \
2410 asm_fprintf (STREAM, "\tldmfd\t%r!,{%r}\n", \
2411 STACK_POINTER_REGNUM, REGNO); \
2412 else \
2413 asm_fprintf (STREAM, "\tpop {%r}\n", REGNO)
2415 /* This is how to output a label which precedes a jumptable. Since
2416 Thumb instructions are 2 bytes, we may need explicit alignment here. */
2417 #undef ASM_OUTPUT_CASE_LABEL
2418 #define ASM_OUTPUT_CASE_LABEL(FILE, PREFIX, NUM, JUMPTABLE) \
2419 do \
2421 if (TARGET_THUMB) \
2422 ASM_OUTPUT_ALIGN (FILE, 2); \
2423 (*targetm.asm_out.internal_label) (FILE, PREFIX, NUM); \
2425 while (0)
2427 #define ARM_DECLARE_FUNCTION_NAME(STREAM, NAME, DECL) \
2428 do \
2430 if (TARGET_THUMB) \
2432 if (is_called_in_ARM_mode (DECL)) \
2433 fprintf (STREAM, "\t.code 32\n") ; \
2434 else \
2435 fprintf (STREAM, "\t.thumb_func\n") ; \
2437 if (TARGET_POKE_FUNCTION_NAME) \
2438 arm_poke_function_name (STREAM, (char *) NAME); \
2440 while (0)
2442 /* For aliases of functions we use .thumb_set instead. */
2443 #define ASM_OUTPUT_DEF_FROM_DECLS(FILE, DECL1, DECL2) \
2444 do \
2446 const char *const LABEL1 = XSTR (XEXP (DECL_RTL (decl), 0), 0); \
2447 const char *const LABEL2 = IDENTIFIER_POINTER (DECL2); \
2449 if (TARGET_THUMB && TREE_CODE (DECL1) == FUNCTION_DECL) \
2451 fprintf (FILE, "\t.thumb_set "); \
2452 assemble_name (FILE, LABEL1); \
2453 fprintf (FILE, ","); \
2454 assemble_name (FILE, LABEL2); \
2455 fprintf (FILE, "\n"); \
2457 else \
2458 ASM_OUTPUT_DEF (FILE, LABEL1, LABEL2); \
2460 while (0)
2462 #ifdef HAVE_GAS_MAX_SKIP_P2ALIGN
2463 /* To support -falign-* switches we need to use .p2align so
2464 that alignment directives in code sections will be padded
2465 with no-op instructions, rather than zeroes. */
2466 #define ASM_OUTPUT_MAX_SKIP_ALIGN(FILE, LOG, MAX_SKIP) \
2467 if ((LOG) != 0) \
2469 if ((MAX_SKIP) == 0) \
2470 fprintf ((FILE), "\t.p2align %d\n", (int) (LOG)); \
2471 else \
2472 fprintf ((FILE), "\t.p2align %d,,%d\n", \
2473 (int) (LOG), (int) (MAX_SKIP)); \
2475 #endif
2477 /* Only perform branch elimination (by making instructions conditional) if
2478 we're optimizing. Otherwise it's of no use anyway. */
2479 #define FINAL_PRESCAN_INSN(INSN, OPVEC, NOPERANDS) \
2480 if (TARGET_ARM && optimize) \
2481 arm_final_prescan_insn (INSN); \
2482 else if (TARGET_THUMB) \
2483 thumb_final_prescan_insn (INSN)
2485 #define PRINT_OPERAND_PUNCT_VALID_P(CODE) \
2486 (CODE == '@' || CODE == '|' \
2487 || (TARGET_ARM && (CODE == '?')) \
2488 || (TARGET_THUMB && (CODE == '_')))
2490 /* Output an operand of an instruction. */
2491 #define PRINT_OPERAND(STREAM, X, CODE) \
2492 arm_print_operand (STREAM, X, CODE)
2494 #define ARM_SIGN_EXTEND(x) ((HOST_WIDE_INT) \
2495 (HOST_BITS_PER_WIDE_INT <= 32 ? (unsigned HOST_WIDE_INT) (x) \
2496 : ((((unsigned HOST_WIDE_INT)(x)) & (unsigned HOST_WIDE_INT) 0xffffffff) |\
2497 ((((unsigned HOST_WIDE_INT)(x)) & (unsigned HOST_WIDE_INT) 0x80000000) \
2498 ? ((~ (unsigned HOST_WIDE_INT) 0) \
2499 & ~ (unsigned HOST_WIDE_INT) 0xffffffff) \
2500 : 0))))
2502 /* Output the address of an operand. */
2503 #define ARM_PRINT_OPERAND_ADDRESS(STREAM, X) \
2505 int is_minus = GET_CODE (X) == MINUS; \
2507 if (GET_CODE (X) == REG) \
2508 asm_fprintf (STREAM, "[%r, #0]", REGNO (X)); \
2509 else if (GET_CODE (X) == PLUS || is_minus) \
2511 rtx base = XEXP (X, 0); \
2512 rtx index = XEXP (X, 1); \
2513 HOST_WIDE_INT offset = 0; \
2514 if (GET_CODE (base) != REG) \
2516 /* Ensure that BASE is a register */ \
2517 /* (one of them must be). */ \
2518 rtx temp = base; \
2519 base = index; \
2520 index = temp; \
2522 switch (GET_CODE (index)) \
2524 case CONST_INT: \
2525 offset = INTVAL (index); \
2526 if (is_minus) \
2527 offset = -offset; \
2528 asm_fprintf (STREAM, "[%r, #%wd]", \
2529 REGNO (base), offset); \
2530 break; \
2532 case REG: \
2533 asm_fprintf (STREAM, "[%r, %s%r]", \
2534 REGNO (base), is_minus ? "-" : "", \
2535 REGNO (index)); \
2536 break; \
2538 case MULT: \
2539 case ASHIFTRT: \
2540 case LSHIFTRT: \
2541 case ASHIFT: \
2542 case ROTATERT: \
2544 asm_fprintf (STREAM, "[%r, %s%r", \
2545 REGNO (base), is_minus ? "-" : "", \
2546 REGNO (XEXP (index, 0))); \
2547 arm_print_operand (STREAM, index, 'S'); \
2548 fputs ("]", STREAM); \
2549 break; \
2552 default: \
2553 abort(); \
2556 else if (GET_CODE (X) == PRE_INC || GET_CODE (X) == POST_INC \
2557 || GET_CODE (X) == PRE_DEC || GET_CODE (X) == POST_DEC) \
2559 extern enum machine_mode output_memory_reference_mode; \
2561 if (GET_CODE (XEXP (X, 0)) != REG) \
2562 abort (); \
2564 if (GET_CODE (X) == PRE_DEC || GET_CODE (X) == PRE_INC) \
2565 asm_fprintf (STREAM, "[%r, #%s%d]!", \
2566 REGNO (XEXP (X, 0)), \
2567 GET_CODE (X) == PRE_DEC ? "-" : "", \
2568 GET_MODE_SIZE (output_memory_reference_mode)); \
2569 else \
2570 asm_fprintf (STREAM, "[%r], #%s%d", \
2571 REGNO (XEXP (X, 0)), \
2572 GET_CODE (X) == POST_DEC ? "-" : "", \
2573 GET_MODE_SIZE (output_memory_reference_mode)); \
2575 else if (GET_CODE (X) == PRE_MODIFY) \
2577 asm_fprintf (STREAM, "[%r, ", REGNO (XEXP (X, 0))); \
2578 if (GET_CODE (XEXP (XEXP (X, 1), 1)) == CONST_INT) \
2579 asm_fprintf (STREAM, "#%wd]!", \
2580 INTVAL (XEXP (XEXP (X, 1), 1))); \
2581 else \
2582 asm_fprintf (STREAM, "%r]!", \
2583 REGNO (XEXP (XEXP (X, 1), 1))); \
2585 else if (GET_CODE (X) == POST_MODIFY) \
2587 asm_fprintf (STREAM, "[%r], ", REGNO (XEXP (X, 0))); \
2588 if (GET_CODE (XEXP (XEXP (X, 1), 1)) == CONST_INT) \
2589 asm_fprintf (STREAM, "#%wd", \
2590 INTVAL (XEXP (XEXP (X, 1), 1))); \
2591 else \
2592 asm_fprintf (STREAM, "%r", \
2593 REGNO (XEXP (XEXP (X, 1), 1))); \
2595 else output_addr_const (STREAM, X); \
2598 #define THUMB_PRINT_OPERAND_ADDRESS(STREAM, X) \
2600 if (GET_CODE (X) == REG) \
2601 asm_fprintf (STREAM, "[%r]", REGNO (X)); \
2602 else if (GET_CODE (X) == POST_INC) \
2603 asm_fprintf (STREAM, "%r!", REGNO (XEXP (X, 0))); \
2604 else if (GET_CODE (X) == PLUS) \
2606 if (GET_CODE (XEXP (X, 1)) == CONST_INT) \
2607 asm_fprintf (STREAM, "[%r, #%wd]", \
2608 REGNO (XEXP (X, 0)), \
2609 INTVAL (XEXP (X, 1))); \
2610 else \
2611 asm_fprintf (STREAM, "[%r, %r]", \
2612 REGNO (XEXP (X, 0)), \
2613 REGNO (XEXP (X, 1))); \
2615 else \
2616 output_addr_const (STREAM, X); \
2619 #define PRINT_OPERAND_ADDRESS(STREAM, X) \
2620 if (TARGET_ARM) \
2621 ARM_PRINT_OPERAND_ADDRESS (STREAM, X) \
2622 else \
2623 THUMB_PRINT_OPERAND_ADDRESS (STREAM, X)
2625 #define OUTPUT_ADDR_CONST_EXTRA(FILE, X, FAIL) \
2626 if (GET_CODE (X) != CONST_VECTOR \
2627 || ! arm_emit_vector_const (FILE, X)) \
2628 goto FAIL;
2630 /* A C expression whose value is RTL representing the value of the return
2631 address for the frame COUNT steps up from the current frame. */
2633 #define RETURN_ADDR_RTX(COUNT, FRAME) \
2634 arm_return_addr (COUNT, FRAME)
2636 /* Mask of the bits in the PC that contain the real return address
2637 when running in 26-bit mode. */
2638 #define RETURN_ADDR_MASK26 (0x03fffffc)
2640 /* Pick up the return address upon entry to a procedure. Used for
2641 dwarf2 unwind information. This also enables the table driven
2642 mechanism. */
2643 #define INCOMING_RETURN_ADDR_RTX gen_rtx_REG (Pmode, LR_REGNUM)
2644 #define DWARF_FRAME_RETURN_COLUMN DWARF_FRAME_REGNUM (LR_REGNUM)
2646 /* Used to mask out junk bits from the return address, such as
2647 processor state, interrupt status, condition codes and the like. */
2648 #define MASK_RETURN_ADDR \
2649 /* If we are generating code for an ARM2/ARM3 machine or for an ARM6 \
2650 in 26 bit mode, the condition codes must be masked out of the \
2651 return address. This does not apply to ARM6 and later processors \
2652 when running in 32 bit mode. */ \
2653 ((!TARGET_APCS_32) ? (gen_int_mode (RETURN_ADDR_MASK26, Pmode)) \
2654 : (arm_arch4 || TARGET_THUMB) ? \
2655 (gen_int_mode ((unsigned long)0xffffffff, Pmode)) \
2656 : arm_gen_return_addr_mask ())
2659 /* Define the codes that are matched by predicates in arm.c */
2660 #define PREDICATE_CODES \
2661 {"s_register_operand", {SUBREG, REG}}, \
2662 {"arm_hard_register_operand", {REG}}, \
2663 {"f_register_operand", {SUBREG, REG}}, \
2664 {"arm_add_operand", {SUBREG, REG, CONST_INT}}, \
2665 {"fpa_add_operand", {SUBREG, REG, CONST_DOUBLE}}, \
2666 {"fpa_rhs_operand", {SUBREG, REG, CONST_DOUBLE}}, \
2667 {"arm_rhs_operand", {SUBREG, REG, CONST_INT}}, \
2668 {"arm_not_operand", {SUBREG, REG, CONST_INT}}, \
2669 {"reg_or_int_operand", {SUBREG, REG, CONST_INT}}, \
2670 {"index_operand", {SUBREG, REG, CONST_INT}}, \
2671 {"thumb_cmp_operand", {SUBREG, REG, CONST_INT}}, \
2672 {"offsettable_memory_operand", {MEM}}, \
2673 {"bad_signed_byte_operand", {MEM}}, \
2674 {"alignable_memory_operand", {MEM}}, \
2675 {"shiftable_operator", {PLUS, MINUS, AND, IOR, XOR}}, \
2676 {"minmax_operator", {SMIN, SMAX, UMIN, UMAX}}, \
2677 {"shift_operator", {ASHIFT, ASHIFTRT, LSHIFTRT, ROTATERT, MULT}}, \
2678 {"di_operand", {SUBREG, REG, CONST_INT, CONST_DOUBLE, MEM}}, \
2679 {"nonimmediate_di_operand", {SUBREG, REG, MEM}}, \
2680 {"soft_df_operand", {SUBREG, REG, CONST_DOUBLE, MEM}}, \
2681 {"nonimmediate_soft_df_operand", {SUBREG, REG, MEM}}, \
2682 {"load_multiple_operation", {PARALLEL}}, \
2683 {"store_multiple_operation", {PARALLEL}}, \
2684 {"equality_operator", {EQ, NE}}, \
2685 {"arm_comparison_operator", {EQ, NE, LE, LT, GE, GT, GEU, GTU, LEU, \
2686 LTU, UNORDERED, ORDERED, UNLT, UNLE, \
2687 UNGE, UNGT}}, \
2688 {"arm_rhsm_operand", {SUBREG, REG, CONST_INT, MEM}}, \
2689 {"const_shift_operand", {CONST_INT}}, \
2690 {"multi_register_push", {PARALLEL}}, \
2691 {"cc_register", {REG}}, \
2692 {"logical_binary_operator", {AND, IOR, XOR}}, \
2693 {"cirrus_register_operand", {REG}}, \
2694 {"cirrus_fp_register", {REG}}, \
2695 {"cirrus_shift_const", {CONST_INT}}, \
2696 {"dominant_cc_register", {REG}},
2698 /* Define this if you have special predicates that know special things
2699 about modes. Genrecog will warn about certain forms of
2700 match_operand without a mode; if the operand predicate is listed in
2701 SPECIAL_MODE_PREDICATES, the warning will be suppressed. */
2702 #define SPECIAL_MODE_PREDICATES \
2703 "cc_register", "dominant_cc_register",
2705 enum arm_builtins
2707 ARM_BUILTIN_GETWCX,
2708 ARM_BUILTIN_SETWCX,
2710 ARM_BUILTIN_WZERO,
2712 ARM_BUILTIN_WAVG2BR,
2713 ARM_BUILTIN_WAVG2HR,
2714 ARM_BUILTIN_WAVG2B,
2715 ARM_BUILTIN_WAVG2H,
2717 ARM_BUILTIN_WACCB,
2718 ARM_BUILTIN_WACCH,
2719 ARM_BUILTIN_WACCW,
2721 ARM_BUILTIN_WMACS,
2722 ARM_BUILTIN_WMACSZ,
2723 ARM_BUILTIN_WMACU,
2724 ARM_BUILTIN_WMACUZ,
2726 ARM_BUILTIN_WSADB,
2727 ARM_BUILTIN_WSADBZ,
2728 ARM_BUILTIN_WSADH,
2729 ARM_BUILTIN_WSADHZ,
2731 ARM_BUILTIN_WALIGN,
2733 ARM_BUILTIN_TMIA,
2734 ARM_BUILTIN_TMIAPH,
2735 ARM_BUILTIN_TMIABB,
2736 ARM_BUILTIN_TMIABT,
2737 ARM_BUILTIN_TMIATB,
2738 ARM_BUILTIN_TMIATT,
2740 ARM_BUILTIN_TMOVMSKB,
2741 ARM_BUILTIN_TMOVMSKH,
2742 ARM_BUILTIN_TMOVMSKW,
2744 ARM_BUILTIN_TBCSTB,
2745 ARM_BUILTIN_TBCSTH,
2746 ARM_BUILTIN_TBCSTW,
2748 ARM_BUILTIN_WMADDS,
2749 ARM_BUILTIN_WMADDU,
2751 ARM_BUILTIN_WPACKHSS,
2752 ARM_BUILTIN_WPACKWSS,
2753 ARM_BUILTIN_WPACKDSS,
2754 ARM_BUILTIN_WPACKHUS,
2755 ARM_BUILTIN_WPACKWUS,
2756 ARM_BUILTIN_WPACKDUS,
2758 ARM_BUILTIN_WADDB,
2759 ARM_BUILTIN_WADDH,
2760 ARM_BUILTIN_WADDW,
2761 ARM_BUILTIN_WADDSSB,
2762 ARM_BUILTIN_WADDSSH,
2763 ARM_BUILTIN_WADDSSW,
2764 ARM_BUILTIN_WADDUSB,
2765 ARM_BUILTIN_WADDUSH,
2766 ARM_BUILTIN_WADDUSW,
2767 ARM_BUILTIN_WSUBB,
2768 ARM_BUILTIN_WSUBH,
2769 ARM_BUILTIN_WSUBW,
2770 ARM_BUILTIN_WSUBSSB,
2771 ARM_BUILTIN_WSUBSSH,
2772 ARM_BUILTIN_WSUBSSW,
2773 ARM_BUILTIN_WSUBUSB,
2774 ARM_BUILTIN_WSUBUSH,
2775 ARM_BUILTIN_WSUBUSW,
2777 ARM_BUILTIN_WAND,
2778 ARM_BUILTIN_WANDN,
2779 ARM_BUILTIN_WOR,
2780 ARM_BUILTIN_WXOR,
2782 ARM_BUILTIN_WCMPEQB,
2783 ARM_BUILTIN_WCMPEQH,
2784 ARM_BUILTIN_WCMPEQW,
2785 ARM_BUILTIN_WCMPGTUB,
2786 ARM_BUILTIN_WCMPGTUH,
2787 ARM_BUILTIN_WCMPGTUW,
2788 ARM_BUILTIN_WCMPGTSB,
2789 ARM_BUILTIN_WCMPGTSH,
2790 ARM_BUILTIN_WCMPGTSW,
2792 ARM_BUILTIN_TEXTRMSB,
2793 ARM_BUILTIN_TEXTRMSH,
2794 ARM_BUILTIN_TEXTRMSW,
2795 ARM_BUILTIN_TEXTRMUB,
2796 ARM_BUILTIN_TEXTRMUH,
2797 ARM_BUILTIN_TEXTRMUW,
2798 ARM_BUILTIN_TINSRB,
2799 ARM_BUILTIN_TINSRH,
2800 ARM_BUILTIN_TINSRW,
2802 ARM_BUILTIN_WMAXSW,
2803 ARM_BUILTIN_WMAXSH,
2804 ARM_BUILTIN_WMAXSB,
2805 ARM_BUILTIN_WMAXUW,
2806 ARM_BUILTIN_WMAXUH,
2807 ARM_BUILTIN_WMAXUB,
2808 ARM_BUILTIN_WMINSW,
2809 ARM_BUILTIN_WMINSH,
2810 ARM_BUILTIN_WMINSB,
2811 ARM_BUILTIN_WMINUW,
2812 ARM_BUILTIN_WMINUH,
2813 ARM_BUILTIN_WMINUB,
2815 ARM_BUILTIN_WMULUH,
2816 ARM_BUILTIN_WMULSH,
2817 ARM_BUILTIN_WMULUL,
2819 ARM_BUILTIN_PSADBH,
2820 ARM_BUILTIN_WSHUFH,
2822 ARM_BUILTIN_WSLLH,
2823 ARM_BUILTIN_WSLLW,
2824 ARM_BUILTIN_WSLLD,
2825 ARM_BUILTIN_WSRAH,
2826 ARM_BUILTIN_WSRAW,
2827 ARM_BUILTIN_WSRAD,
2828 ARM_BUILTIN_WSRLH,
2829 ARM_BUILTIN_WSRLW,
2830 ARM_BUILTIN_WSRLD,
2831 ARM_BUILTIN_WRORH,
2832 ARM_BUILTIN_WRORW,
2833 ARM_BUILTIN_WRORD,
2834 ARM_BUILTIN_WSLLHI,
2835 ARM_BUILTIN_WSLLWI,
2836 ARM_BUILTIN_WSLLDI,
2837 ARM_BUILTIN_WSRAHI,
2838 ARM_BUILTIN_WSRAWI,
2839 ARM_BUILTIN_WSRADI,
2840 ARM_BUILTIN_WSRLHI,
2841 ARM_BUILTIN_WSRLWI,
2842 ARM_BUILTIN_WSRLDI,
2843 ARM_BUILTIN_WRORHI,
2844 ARM_BUILTIN_WRORWI,
2845 ARM_BUILTIN_WRORDI,
2847 ARM_BUILTIN_WUNPCKIHB,
2848 ARM_BUILTIN_WUNPCKIHH,
2849 ARM_BUILTIN_WUNPCKIHW,
2850 ARM_BUILTIN_WUNPCKILB,
2851 ARM_BUILTIN_WUNPCKILH,
2852 ARM_BUILTIN_WUNPCKILW,
2854 ARM_BUILTIN_WUNPCKEHSB,
2855 ARM_BUILTIN_WUNPCKEHSH,
2856 ARM_BUILTIN_WUNPCKEHSW,
2857 ARM_BUILTIN_WUNPCKEHUB,
2858 ARM_BUILTIN_WUNPCKEHUH,
2859 ARM_BUILTIN_WUNPCKEHUW,
2860 ARM_BUILTIN_WUNPCKELSB,
2861 ARM_BUILTIN_WUNPCKELSH,
2862 ARM_BUILTIN_WUNPCKELSW,
2863 ARM_BUILTIN_WUNPCKELUB,
2864 ARM_BUILTIN_WUNPCKELUH,
2865 ARM_BUILTIN_WUNPCKELUW,
2867 ARM_BUILTIN_MAX
2869 #endif /* ! GCC_ARM_H */