1 /* Redundant Extension Elimination pass for the GNU compiler.
2 Copyright (C) 2010-2016 Free Software Foundation, Inc.
3 Contributed by Ilya Enkovich (ilya.enkovich@intel.com)
5 Based on the Redundant Zero-extension elimination pass contributed by
6 Sriraman Tallam (tmsriram@google.com) and Silvius Rus (rus@google.com).
8 This file is part of GCC.
10 GCC is free software; you can redistribute it and/or modify it under
11 the terms of the GNU General Public License as published by the Free
12 Software Foundation; either version 3, or (at your option) any later
15 GCC is distributed in the hope that it will be useful, but WITHOUT ANY
16 WARRANTY; without even the implied warranty of MERCHANTABILITY or
17 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
20 You should have received a copy of the GNU General Public License
21 along with GCC; see the file COPYING3. If not see
22 <http://www.gnu.org/licenses/>. */
25 /* Problem Description :
27 This pass is intended to remove redundant extension instructions.
28 Such instructions appear for different reasons. We expect some of
29 them due to implicit zero-extension in 64-bit registers after writing
30 to their lower 32-bit half (e.g. for the x86-64 architecture).
31 Another possible reason is a type cast which follows a load (for
32 instance a register restore) and which can be combined into a single
33 instruction, and for which earlier local passes, e.g. the combiner,
34 weren't able to optimize.
36 How does this pass work ?
37 --------------------------
39 This pass is run after register allocation. Hence, all registers that
40 this pass deals with are hard registers. This pass first looks for an
41 extension instruction that could possibly be redundant. Such extension
42 instructions show up in RTL with the pattern :
43 (set (reg:<SWI248> x) (any_extend:<SWI248> (reg:<SWI124> x))),
44 where x can be any hard register.
45 Now, this pass tries to eliminate this instruction by merging the
46 extension with the definitions of register x. For instance, if
47 one of the definitions of register x was :
48 (set (reg:SI x) (plus:SI (reg:SI z1) (reg:SI z2))),
49 followed by extension :
50 (set (reg:DI x) (zero_extend:DI (reg:SI x)))
51 then the combination converts this into :
52 (set (reg:DI x) (zero_extend:DI (plus:SI (reg:SI z1) (reg:SI z2)))).
53 If all the merged definitions are recognizable assembly instructions,
54 the extension is effectively eliminated.
56 For example, for the x86-64 architecture, implicit zero-extensions
57 are captured with appropriate patterns in the i386.md file. Hence,
58 these merged definition can be matched to a single assembly instruction.
59 The original extension instruction is then deleted if all the
60 definitions can be merged.
62 However, there are cases where the definition instruction cannot be
63 merged with an extension. Examples are CALL instructions. In such
64 cases, the original extension is not redundant and this pass does
67 Handling conditional moves :
68 ----------------------------
70 Architectures like x86-64 support conditional moves whose semantics for
71 extension differ from the other instructions. For instance, the
72 instruction *cmov ebx, eax*
73 zero-extends eax onto rax only when the move from ebx to eax happens.
74 Otherwise, eax may not be zero-extended. Consider conditional moves as
75 RTL instructions of the form
76 (set (reg:SI x) (if_then_else (cond) (reg:SI y) (reg:SI z))).
77 This pass tries to merge an extension with a conditional move by
78 actually merging the definitions of y and z with an extension and then
79 converting the conditional move into :
80 (set (reg:DI x) (if_then_else (cond) (reg:DI y) (reg:DI z))).
81 Since registers y and z are extended, register x will also be extended
82 after the conditional move. Note that this step has to be done
83 transitively since the definition of a conditional copy can be
84 another conditional copy.
86 Motivating Example I :
89 **********************************************
102 **********************************************
106 400315: b8 4e 00 00 00 mov $0x4e,%eax
107 40031a: 0f af f8 imul %eax,%edi
108 40031d: 89 ff mov %edi,%edi - useless extension
109 40031f: 8b 04 bd 60 19 40 00 mov 0x401960(,%rdi,4),%eax
112 400330: ba 2d 00 00 00 mov $0x2d,%edx
113 400335: 0f af fa imul %edx,%edi
114 400338: 89 ff mov %edi,%edi - useless extension
115 40033a: 8b 04 bd 60 19 40 00 mov 0x401960(,%rdi,4),%eax
118 $ gcc -O2 -free bad_code.c
120 400315: 6b ff 4e imul $0x4e,%edi,%edi
121 400318: 8b 04 bd 40 19 40 00 mov 0x401940(,%rdi,4),%eax
123 400320: 6b ff 2d imul $0x2d,%edi,%edi
124 400323: 8b 04 bd 40 19 40 00 mov 0x401940(,%rdi,4),%eax
127 Motivating Example II :
128 ---------------------
130 Here is an example with a conditional move.
133 **********************************************
135 unsigned long long foo(unsigned x , unsigned y)
142 return (unsigned long long)(z);
147 400360: 8d 14 3e lea (%rsi,%rdi,1),%edx
148 400363: 89 f8 mov %edi,%eax
149 400365: 29 f0 sub %esi,%eax
150 400367: 83 ff 65 cmp $0x65,%edi
151 40036a: 0f 43 c2 cmovae %edx,%eax
152 40036d: 89 c0 mov %eax,%eax - useless extension
155 $ gcc -O2 -free bad_code.c
157 400360: 89 fa mov %edi,%edx
158 400362: 8d 04 3e lea (%rsi,%rdi,1),%eax
159 400365: 29 f2 sub %esi,%edx
160 400367: 83 ff 65 cmp $0x65,%edi
161 40036a: 89 d6 mov %edx,%esi
162 40036c: 48 0f 42 c6 cmovb %rsi,%rax
165 Motivating Example III :
166 ---------------------
168 Here is an example with a type cast.
171 **********************************************
173 void test(int size, unsigned char *in, unsigned char *out)
176 unsigned char xr, xg, xy=0;
178 for (i = 0; i < size; i++) {
181 xy = (unsigned char) ((19595*xr + 38470*xg) >> 16);
188 10: 0f b6 0e movzbl (%rsi),%ecx
189 13: 0f b6 46 01 movzbl 0x1(%rsi),%eax
190 17: 48 83 c6 02 add $0x2,%rsi
191 1b: 0f b6 c9 movzbl %cl,%ecx - useless extension
192 1e: 0f b6 c0 movzbl %al,%eax - useless extension
193 21: 69 c9 8b 4c 00 00 imul $0x4c8b,%ecx,%ecx
194 27: 69 c0 46 96 00 00 imul $0x9646,%eax,%eax
196 $ gcc -O2 -free bad_code.c
198 10: 0f b6 0e movzbl (%rsi),%ecx
199 13: 0f b6 46 01 movzbl 0x1(%rsi),%eax
200 17: 48 83 c6 02 add $0x2,%rsi
201 1b: 69 c9 8b 4c 00 00 imul $0x4c8b,%ecx,%ecx
202 21: 69 c0 46 96 00 00 imul $0x9646,%eax,%eax
207 The original redundant zero-extension elimination pass reported reduction
208 of the dynamic instruction count of a compression benchmark by 2.8% and
209 improvement of its run time by about 1%.
211 The additional performance gain with the enhanced pass is mostly expected
212 on in-order architectures where redundancy cannot be compensated by out of
213 order execution. Measurements showed up to 10% performance gain (reduced
214 run time) on EEMBC 2.0 benchmarks on Atom processor with geomean performance
220 #include "coretypes.h"
226 #include "memmodel.h"
229 #include "emit-rtl.h"
233 #include "tree-pass.h"
235 /* This structure represents a candidate for elimination. */
239 /* The expression. */
242 /* The kind of extension. */
245 /* The destination mode. */
248 /* The instruction where it lives. */
253 static int max_insn_uid
;
255 /* Update or remove REG_EQUAL or REG_EQUIV notes for INSN. */
258 update_reg_equal_equiv_notes (rtx_insn
*insn
, machine_mode new_mode
,
259 machine_mode old_mode
, enum rtx_code code
)
261 rtx
*loc
= ®_NOTES (insn
);
264 enum reg_note kind
= REG_NOTE_KIND (*loc
);
265 if (kind
== REG_EQUAL
|| kind
== REG_EQUIV
)
267 rtx orig_src
= XEXP (*loc
, 0);
268 /* Update equivalency constants. Recall that RTL constants are
270 if (GET_CODE (orig_src
) == CONST_INT
271 && HOST_BITS_PER_WIDE_INT
>= GET_MODE_BITSIZE (new_mode
))
273 if (INTVAL (orig_src
) >= 0 || code
== SIGN_EXTEND
)
274 /* Nothing needed. */;
277 /* Zero-extend the negative constant by masking out the
278 bits outside the source mode. */
280 = gen_int_mode (INTVAL (orig_src
)
281 & GET_MODE_MASK (old_mode
),
283 if (!validate_change (insn
, &XEXP (*loc
, 0),
284 new_const_int
, true))
287 loc
= &XEXP (*loc
, 1);
289 /* Drop all other notes, they assume a wrong mode. */
290 else if (!validate_change (insn
, loc
, XEXP (*loc
, 1), true))
294 loc
= &XEXP (*loc
, 1);
299 /* Given a insn (CURR_INSN), an extension candidate for removal (CAND)
300 and a pointer to the SET rtx (ORIG_SET) that needs to be modified,
301 this code modifies the SET rtx to a new SET rtx that extends the
302 right hand expression into a register on the left hand side. Note
303 that multiple assumptions are made about the nature of the set that
304 needs to be true for this to work and is called from merge_def_and_ext.
307 (set (reg a) (expression))
310 (set (reg a) (any_extend (expression)))
313 If the expression is a constant or another extension, then directly
314 assign it to the register. */
317 combine_set_extension (ext_cand
*cand
, rtx_insn
*curr_insn
, rtx
*orig_set
)
319 rtx orig_src
= SET_SRC (*orig_set
);
320 machine_mode orig_mode
= GET_MODE (SET_DEST (*orig_set
));
322 rtx cand_pat
= PATTERN (cand
->insn
);
324 /* If the extension's source/destination registers are not the same
325 then we need to change the original load to reference the destination
326 of the extension. Then we need to emit a copy from that destination
327 to the original destination of the load. */
330 = (REGNO (SET_DEST (cand_pat
)) != REGNO (XEXP (SET_SRC (cand_pat
), 0)));
332 new_reg
= gen_rtx_REG (cand
->mode
, REGNO (SET_DEST (cand_pat
)));
334 new_reg
= gen_rtx_REG (cand
->mode
, REGNO (SET_DEST (*orig_set
)));
336 /* Merge constants by directly moving the constant into the register under
337 some conditions. Recall that RTL constants are sign-extended. */
338 if (GET_CODE (orig_src
) == CONST_INT
339 && HOST_BITS_PER_WIDE_INT
>= GET_MODE_BITSIZE (cand
->mode
))
341 if (INTVAL (orig_src
) >= 0 || cand
->code
== SIGN_EXTEND
)
342 new_set
= gen_rtx_SET (new_reg
, orig_src
);
345 /* Zero-extend the negative constant by masking out the bits outside
348 = gen_int_mode (INTVAL (orig_src
) & GET_MODE_MASK (orig_mode
),
350 new_set
= gen_rtx_SET (new_reg
, new_const_int
);
353 else if (GET_MODE (orig_src
) == VOIDmode
)
355 /* This is mostly due to a call insn that should not be optimized. */
358 else if (GET_CODE (orig_src
) == cand
->code
)
360 /* Here is a sequence of two extensions. Try to merge them. */
362 = gen_rtx_fmt_e (cand
->code
, cand
->mode
, XEXP (orig_src
, 0));
363 rtx simplified_temp_extension
= simplify_rtx (temp_extension
);
364 if (simplified_temp_extension
)
365 temp_extension
= simplified_temp_extension
;
366 new_set
= gen_rtx_SET (new_reg
, temp_extension
);
368 else if (GET_CODE (orig_src
) == IF_THEN_ELSE
)
370 /* Only IF_THEN_ELSE of phi-type copies are combined. Otherwise,
371 in general, IF_THEN_ELSE should not be combined. */
376 /* This is the normal case. */
378 = gen_rtx_fmt_e (cand
->code
, cand
->mode
, orig_src
);
379 rtx simplified_temp_extension
= simplify_rtx (temp_extension
);
380 if (simplified_temp_extension
)
381 temp_extension
= simplified_temp_extension
;
382 new_set
= gen_rtx_SET (new_reg
, temp_extension
);
385 /* This change is a part of a group of changes. Hence,
386 validate_change will not try to commit the change. */
387 if (validate_change (curr_insn
, orig_set
, new_set
, true)
388 && update_reg_equal_equiv_notes (curr_insn
, cand
->mode
, orig_mode
,
394 "Tentatively merged extension with definition %s:\n",
395 (copy_needed
) ? "(copy needed)" : "");
396 print_rtl_single (dump_file
, curr_insn
);
404 /* Treat if_then_else insns, where the operands of both branches
405 are registers, as copies. For instance,
407 (set (reg:SI a) (if_then_else (cond) (reg:SI b) (reg:SI c)))
409 (set (reg:DI a) (if_then_else (cond) (reg:DI b) (reg:DI c)))
410 DEF_INSN is the if_then_else insn. */
413 transform_ifelse (ext_cand
*cand
, rtx_insn
*def_insn
)
415 rtx set_insn
= PATTERN (def_insn
);
416 rtx srcreg
, dstreg
, srcreg2
;
417 rtx map_srcreg
, map_dstreg
, map_srcreg2
;
422 gcc_assert (GET_CODE (set_insn
) == SET
);
424 cond
= XEXP (SET_SRC (set_insn
), 0);
425 dstreg
= SET_DEST (set_insn
);
426 srcreg
= XEXP (SET_SRC (set_insn
), 1);
427 srcreg2
= XEXP (SET_SRC (set_insn
), 2);
428 /* If the conditional move already has the right or wider mode,
429 there is nothing to do. */
430 if (GET_MODE_SIZE (GET_MODE (dstreg
)) >= GET_MODE_SIZE (cand
->mode
))
433 map_srcreg
= gen_rtx_REG (cand
->mode
, REGNO (srcreg
));
434 map_srcreg2
= gen_rtx_REG (cand
->mode
, REGNO (srcreg2
));
435 map_dstreg
= gen_rtx_REG (cand
->mode
, REGNO (dstreg
));
436 ifexpr
= gen_rtx_IF_THEN_ELSE (cand
->mode
, cond
, map_srcreg
, map_srcreg2
);
437 new_set
= gen_rtx_SET (map_dstreg
, ifexpr
);
439 if (validate_change (def_insn
, &PATTERN (def_insn
), new_set
, true)
440 && update_reg_equal_equiv_notes (def_insn
, cand
->mode
, GET_MODE (dstreg
),
446 "Mode of conditional move instruction extended:\n");
447 print_rtl_single (dump_file
, def_insn
);
455 /* Get all the reaching definitions of an instruction. The definitions are
456 desired for REG used in INSN. Return the definition list or NULL if a
457 definition is missing. If DEST is non-NULL, additionally push the INSN
458 of the definitions onto DEST. */
460 static struct df_link
*
461 get_defs (rtx_insn
*insn
, rtx reg
, vec
<rtx_insn
*> *dest
)
464 struct df_link
*ref_chain
, *ref_link
;
466 FOR_EACH_INSN_USE (use
, insn
)
468 if (GET_CODE (DF_REF_REG (use
)) == SUBREG
)
470 if (REGNO (DF_REF_REG (use
)) == REGNO (reg
))
474 gcc_assert (use
!= NULL
);
476 ref_chain
= DF_REF_CHAIN (use
);
478 for (ref_link
= ref_chain
; ref_link
; ref_link
= ref_link
->next
)
480 /* Problem getting some definition for this instruction. */
481 if (ref_link
->ref
== NULL
)
483 if (DF_REF_INSN_INFO (ref_link
->ref
) == NULL
)
488 for (ref_link
= ref_chain
; ref_link
; ref_link
= ref_link
->next
)
489 dest
->safe_push (DF_REF_INSN (ref_link
->ref
));
494 /* Return true if INSN is
495 (SET (reg REGNO (def_reg)) (if_then_else (cond) (REG x1) (REG x2)))
496 and store x1 and x2 in REG_1 and REG_2. */
499 is_cond_copy_insn (rtx_insn
*insn
, rtx
*reg1
, rtx
*reg2
)
501 rtx expr
= single_set (insn
);
504 && GET_CODE (expr
) == SET
505 && GET_CODE (SET_DEST (expr
)) == REG
506 && GET_CODE (SET_SRC (expr
)) == IF_THEN_ELSE
507 && GET_CODE (XEXP (SET_SRC (expr
), 1)) == REG
508 && GET_CODE (XEXP (SET_SRC (expr
), 2)) == REG
)
510 *reg1
= XEXP (SET_SRC (expr
), 1);
511 *reg2
= XEXP (SET_SRC (expr
), 2);
518 enum ext_modified_kind
520 /* The insn hasn't been modified by ree pass yet. */
522 /* Changed into zero extension. */
524 /* Changed into sign extension. */
528 struct ATTRIBUTE_PACKED ext_modified
530 /* Mode from which ree has zero or sign extended the destination. */
531 ENUM_BITFIELD(machine_mode
) mode
: 8;
533 /* Kind of modification of the insn. */
534 ENUM_BITFIELD(ext_modified_kind
) kind
: 2;
536 unsigned int do_not_reextend
: 1;
538 /* True if the insn is scheduled to be deleted. */
539 unsigned int deleted
: 1;
542 /* Vectors used by combine_reaching_defs and its helpers. */
545 /* In order to avoid constant alloc/free, we keep these
546 4 vectors live through the entire find_and_remove_re and just
547 truncate them each time. */
548 auto_vec
<rtx_insn
*> defs_list
;
549 auto_vec
<rtx_insn
*> copies_list
;
550 auto_vec
<rtx_insn
*> modified_list
;
551 auto_vec
<rtx_insn
*> work_list
;
553 /* For instructions that have been successfully modified, this is
554 the original mode from which the insn is extending and
555 kind of extension. */
556 struct ext_modified
*modified
;
559 /* Reaching Definitions of the extended register could be conditional copies
560 or regular definitions. This function separates the two types into two
561 lists, STATE->DEFS_LIST and STATE->COPIES_LIST. This is necessary because,
562 if a reaching definition is a conditional copy, merging the extension with
563 this definition is wrong. Conditional copies are merged by transitively
564 merging their definitions. The defs_list is populated with all the reaching
565 definitions of the extension instruction (EXTEND_INSN) which must be merged
566 with an extension. The copies_list contains all the conditional moves that
567 will later be extended into a wider mode conditional move if all the merges
568 are successful. The function returns false upon failure, true upon
572 make_defs_and_copies_lists (rtx_insn
*extend_insn
, const_rtx set_pat
,
575 rtx src_reg
= XEXP (SET_SRC (set_pat
), 0);
576 bool *is_insn_visited
;
579 state
->work_list
.truncate (0);
581 /* Initialize the work list. */
582 if (!get_defs (extend_insn
, src_reg
, &state
->work_list
))
585 is_insn_visited
= XCNEWVEC (bool, max_insn_uid
);
587 /* Perform transitive closure for conditional copies. */
588 while (!state
->work_list
.is_empty ())
590 rtx_insn
*def_insn
= state
->work_list
.pop ();
593 gcc_assert (INSN_UID (def_insn
) < max_insn_uid
);
595 if (is_insn_visited
[INSN_UID (def_insn
)])
597 is_insn_visited
[INSN_UID (def_insn
)] = true;
599 if (is_cond_copy_insn (def_insn
, ®1
, ®2
))
601 /* Push it onto the copy list first. */
602 state
->copies_list
.safe_push (def_insn
);
604 /* Now perform the transitive closure. */
605 if (!get_defs (def_insn
, reg1
, &state
->work_list
)
606 || !get_defs (def_insn
, reg2
, &state
->work_list
))
613 state
->defs_list
.safe_push (def_insn
);
616 XDELETEVEC (is_insn_visited
);
621 /* If DEF_INSN has single SET expression, possibly buried inside
622 a PARALLEL, return the address of the SET expression, else
623 return NULL. This is similar to single_set, except that
624 single_set allows multiple SETs when all but one is dead. */
626 get_sub_rtx (rtx_insn
*def_insn
)
628 enum rtx_code code
= GET_CODE (PATTERN (def_insn
));
631 if (code
== PARALLEL
)
633 for (int i
= 0; i
< XVECLEN (PATTERN (def_insn
), 0); i
++)
635 rtx s_expr
= XVECEXP (PATTERN (def_insn
), 0, i
);
636 if (GET_CODE (s_expr
) != SET
)
640 sub_rtx
= &XVECEXP (PATTERN (def_insn
), 0, i
);
643 /* PARALLEL with multiple SETs. */
648 else if (code
== SET
)
649 sub_rtx
= &PATTERN (def_insn
);
652 /* It is not a PARALLEL or a SET, what could it be ? */
656 gcc_assert (sub_rtx
!= NULL
);
660 /* Merge the DEF_INSN with an extension. Calls combine_set_extension
661 on the SET pattern. */
664 merge_def_and_ext (ext_cand
*cand
, rtx_insn
*def_insn
, ext_state
*state
)
666 machine_mode ext_src_mode
;
669 ext_src_mode
= GET_MODE (XEXP (SET_SRC (cand
->expr
), 0));
670 sub_rtx
= get_sub_rtx (def_insn
);
675 if (REG_P (SET_DEST (*sub_rtx
))
676 && (GET_MODE (SET_DEST (*sub_rtx
)) == ext_src_mode
677 || ((state
->modified
[INSN_UID (def_insn
)].kind
678 == (cand
->code
== ZERO_EXTEND
679 ? EXT_MODIFIED_ZEXT
: EXT_MODIFIED_SEXT
))
680 && state
->modified
[INSN_UID (def_insn
)].mode
683 if (GET_MODE_SIZE (GET_MODE (SET_DEST (*sub_rtx
)))
684 >= GET_MODE_SIZE (cand
->mode
))
686 /* If def_insn is already scheduled to be deleted, don't attempt
688 if (state
->modified
[INSN_UID (def_insn
)].deleted
)
690 if (combine_set_extension (cand
, def_insn
, sub_rtx
))
692 if (state
->modified
[INSN_UID (def_insn
)].kind
== EXT_MODIFIED_NONE
)
693 state
->modified
[INSN_UID (def_insn
)].mode
= ext_src_mode
;
701 /* Given SRC, which should be one or more extensions of a REG, strip
702 away the extensions and return the REG. */
705 get_extended_src_reg (rtx src
)
707 while (GET_CODE (src
) == SIGN_EXTEND
|| GET_CODE (src
) == ZERO_EXTEND
)
709 gcc_assert (REG_P (src
));
713 /* This function goes through all reaching defs of the source
714 of the candidate for elimination (CAND) and tries to combine
715 the extension with the definition instruction. The changes
716 are made as a group so that even if one definition cannot be
717 merged, all reaching definitions end up not being merged.
718 When a conditional copy is encountered, merging is attempted
719 transitively on its definitions. It returns true upon success
720 and false upon failure. */
723 combine_reaching_defs (ext_cand
*cand
, const_rtx set_pat
, ext_state
*state
)
726 bool merge_successful
= true;
731 state
->defs_list
.truncate (0);
732 state
->copies_list
.truncate (0);
734 outcome
= make_defs_and_copies_lists (cand
->insn
, set_pat
, state
);
739 /* If the destination operand of the extension is a different
740 register than the source operand, then additional restrictions
741 are needed. Note we have to handle cases where we have nested
742 extensions in the source operand. */
744 = (REGNO (SET_DEST (PATTERN (cand
->insn
)))
745 != REGNO (get_extended_src_reg (SET_SRC (PATTERN (cand
->insn
)))));
748 /* Considering transformation of
749 (set (reg1) (expression))
751 (set (reg2) (any_extend (reg1)))
755 (set (reg2) (any_extend (expression)))
759 /* In theory we could handle more than one reaching def, it
760 just makes the code to update the insn stream more complex. */
761 if (state
->defs_list
.length () != 1)
764 /* We don't have the structure described above if there are
765 conditional moves in between the def and the candidate,
766 and we will not handle them correctly. See PR68194. */
767 if (state
->copies_list
.length () > 0)
770 /* We require the candidate not already be modified. It may,
771 for example have been changed from a (sign_extend (reg))
772 into (zero_extend (sign_extend (reg))).
774 Handling that case shouldn't be terribly difficult, but the code
775 here and the code to emit copies would need auditing. Until
776 we see a need, this is the safe thing to do. */
777 if (state
->modified
[INSN_UID (cand
->insn
)].kind
!= EXT_MODIFIED_NONE
)
780 machine_mode dst_mode
= GET_MODE (SET_DEST (PATTERN (cand
->insn
)));
781 rtx src_reg
= get_extended_src_reg (SET_SRC (PATTERN (cand
->insn
)));
783 /* Ensure the number of hard registers of the copy match. */
784 if (HARD_REGNO_NREGS (REGNO (src_reg
), dst_mode
)
785 != HARD_REGNO_NREGS (REGNO (src_reg
), GET_MODE (src_reg
)))
788 /* There's only one reaching def. */
789 rtx_insn
*def_insn
= state
->defs_list
[0];
791 /* The defining statement must not have been modified either. */
792 if (state
->modified
[INSN_UID (def_insn
)].kind
!= EXT_MODIFIED_NONE
)
795 /* The defining statement and candidate insn must be in the same block.
796 This is merely to keep the test for safety and updating the insn
797 stream simple. Also ensure that within the block the candidate
798 follows the defining insn. */
799 basic_block bb
= BLOCK_FOR_INSN (cand
->insn
);
800 if (bb
!= BLOCK_FOR_INSN (def_insn
)
801 || DF_INSN_LUID (def_insn
) > DF_INSN_LUID (cand
->insn
))
804 /* If there is an overlap between the destination of DEF_INSN and
805 CAND->insn, then this transformation is not safe. Note we have
806 to test in the widened mode. */
807 rtx
*dest_sub_rtx
= get_sub_rtx (def_insn
);
808 if (dest_sub_rtx
== NULL
809 || !REG_P (SET_DEST (*dest_sub_rtx
)))
812 rtx tmp_reg
= gen_rtx_REG (GET_MODE (SET_DEST (PATTERN (cand
->insn
))),
813 REGNO (SET_DEST (*dest_sub_rtx
)));
814 if (reg_overlap_mentioned_p (tmp_reg
, SET_DEST (PATTERN (cand
->insn
))))
817 /* The destination register of the extension insn must not be
818 used or set between the def_insn and cand->insn exclusive. */
819 if (reg_used_between_p (SET_DEST (PATTERN (cand
->insn
)),
820 def_insn
, cand
->insn
)
821 || reg_set_between_p (SET_DEST (PATTERN (cand
->insn
)),
822 def_insn
, cand
->insn
))
825 /* We must be able to copy between the two registers. Generate,
826 recognize and verify constraints of the copy. Also fail if this
827 generated more than one insn.
829 This generates garbage since we throw away the insn when we're
830 done, only to recreate it later if this test was successful.
832 Make sure to get the mode from the extension (cand->insn). This
833 is different than in the code to emit the copy as we have not
834 modified the defining insn yet. */
836 rtx pat
= PATTERN (cand
->insn
);
837 rtx new_dst
= gen_rtx_REG (GET_MODE (SET_DEST (pat
)),
838 REGNO (get_extended_src_reg (SET_SRC (pat
))));
839 rtx new_src
= gen_rtx_REG (GET_MODE (SET_DEST (pat
)),
840 REGNO (SET_DEST (pat
)));
841 emit_move_insn (new_dst
, new_src
);
843 rtx_insn
*insn
= get_insns();
845 if (NEXT_INSN (insn
))
847 if (recog_memoized (insn
) == -1)
850 if (!constrain_operands (1, get_preferred_alternatives (insn
, bb
)))
855 /* If cand->insn has been already modified, update cand->mode to a wider
856 mode if possible, or punt. */
857 if (state
->modified
[INSN_UID (cand
->insn
)].kind
!= EXT_MODIFIED_NONE
)
862 if (state
->modified
[INSN_UID (cand
->insn
)].kind
863 != (cand
->code
== ZERO_EXTEND
864 ? EXT_MODIFIED_ZEXT
: EXT_MODIFIED_SEXT
)
865 || state
->modified
[INSN_UID (cand
->insn
)].mode
!= cand
->mode
866 || (set
= single_set (cand
->insn
)) == NULL_RTX
)
868 mode
= GET_MODE (SET_DEST (set
));
869 gcc_assert (GET_MODE_SIZE (mode
) >= GET_MODE_SIZE (cand
->mode
));
873 merge_successful
= true;
875 /* Go through the defs vector and try to merge all the definitions
877 state
->modified_list
.truncate (0);
878 FOR_EACH_VEC_ELT (state
->defs_list
, defs_ix
, def_insn
)
880 if (merge_def_and_ext (cand
, def_insn
, state
))
881 state
->modified_list
.safe_push (def_insn
);
884 merge_successful
= false;
889 /* Now go through the conditional copies vector and try to merge all
890 the copies in this vector. */
891 if (merge_successful
)
893 FOR_EACH_VEC_ELT (state
->copies_list
, i
, def_insn
)
895 if (transform_ifelse (cand
, def_insn
))
896 state
->modified_list
.safe_push (def_insn
);
899 merge_successful
= false;
905 if (merge_successful
)
907 /* Commit the changes here if possible
908 FIXME: It's an all-or-nothing scenario. Even if only one definition
909 cannot be merged, we entirely give up. In the future, we should allow
910 extensions to be partially eliminated along those paths where the
911 definitions could be merged. */
912 if (apply_change_group ())
915 fprintf (dump_file
, "All merges were successful.\n");
917 FOR_EACH_VEC_ELT (state
->modified_list
, i
, def_insn
)
919 ext_modified
*modified
= &state
->modified
[INSN_UID (def_insn
)];
920 if (modified
->kind
== EXT_MODIFIED_NONE
)
921 modified
->kind
= (cand
->code
== ZERO_EXTEND
? EXT_MODIFIED_ZEXT
922 : EXT_MODIFIED_SEXT
);
925 modified
->do_not_reextend
= 1;
931 /* Changes need not be cancelled explicitly as apply_change_group
932 does it. Print list of definitions in the dump_file for debug
933 purposes. This extension cannot be deleted. */
937 "Merge cancelled, non-mergeable definitions:\n");
938 FOR_EACH_VEC_ELT (state
->modified_list
, i
, def_insn
)
939 print_rtl_single (dump_file
, def_insn
);
945 /* Cancel any changes that have been made so far. */
952 /* Add an extension pattern that could be eliminated. */
955 add_removable_extension (const_rtx expr
, rtx_insn
*insn
,
956 vec
<ext_cand
> *insn_list
,
965 /* We are looking for SET (REG N) (ANY_EXTEND (REG N)). */
966 if (GET_CODE (expr
) != SET
)
969 src
= SET_SRC (expr
);
970 code
= GET_CODE (src
);
971 dest
= SET_DEST (expr
);
972 mode
= GET_MODE (dest
);
975 && (code
== SIGN_EXTEND
|| code
== ZERO_EXTEND
)
976 && REG_P (XEXP (src
, 0)))
978 rtx reg
= XEXP (src
, 0);
979 struct df_link
*defs
, *def
;
982 /* Zero-extension of an undefined value is partly defined (it's
983 completely undefined for sign-extension, though). So if there exists
984 a path from the entry to this zero-extension that leaves this register
985 uninitialized, removing the extension could change the behavior of
986 correct programs. So first, check it is not the case. */
987 if (code
== ZERO_EXTEND
&& !bitmap_bit_p (init_regs
, REGNO (reg
)))
991 fprintf (dump_file
, "Cannot eliminate extension:\n");
992 print_rtl_single (dump_file
, insn
);
993 fprintf (dump_file
, " because it can operate on uninitialized"
999 /* Second, make sure we can get all the reaching definitions. */
1000 defs
= get_defs (insn
, reg
, NULL
);
1005 fprintf (dump_file
, "Cannot eliminate extension:\n");
1006 print_rtl_single (dump_file
, insn
);
1007 fprintf (dump_file
, " because of missing definition(s)\n");
1012 /* Third, make sure the reaching definitions don't feed another and
1013 different extension. FIXME: this obviously can be improved. */
1014 for (def
= defs
; def
; def
= def
->next
)
1015 if ((idx
= def_map
[INSN_UID (DF_REF_INSN (def
->ref
))])
1017 && (cand
= &(*insn_list
)[idx
- 1])
1018 && cand
->code
!= code
)
1022 fprintf (dump_file
, "Cannot eliminate extension:\n");
1023 print_rtl_single (dump_file
, insn
);
1024 fprintf (dump_file
, " because of other extension\n");
1028 /* For vector mode extensions, ensure that all uses of the
1029 XEXP (src, 0) register are in insn or debug insns, as unlike
1030 integral extensions lowpart subreg of the sign/zero extended
1031 register are not equal to the original register, so we have
1032 to change all uses or none and the current code isn't able
1033 to change them all at once in one transaction. */
1034 else if (VECTOR_MODE_P (GET_MODE (XEXP (src
, 0))))
1038 struct df_link
*ref_chain
, *ref_link
;
1040 ref_chain
= DF_REF_CHAIN (def
->ref
);
1041 for (ref_link
= ref_chain
; ref_link
; ref_link
= ref_link
->next
)
1043 if (ref_link
->ref
== NULL
1044 || DF_REF_INSN_INFO (ref_link
->ref
) == NULL
)
1049 rtx_insn
*use_insn
= DF_REF_INSN (ref_link
->ref
);
1050 if (use_insn
!= insn
&& !DEBUG_INSN_P (use_insn
))
1057 def_map
[INSN_UID (DF_REF_INSN (def
->ref
))] = idx
;
1063 fprintf (dump_file
, "Cannot eliminate extension:\n");
1064 print_rtl_single (dump_file
, insn
);
1066 " because some vector uses aren't extension\n");
1072 /* Fourth, if the extended version occupies more registers than the
1073 original and the source of the extension is the same hard register
1074 as the destination of the extension, then we can not eliminate
1075 the extension without deep analysis, so just punt.
1077 We allow this when the registers are different because the
1078 code in combine_reaching_defs will handle that case correctly. */
1079 if ((HARD_REGNO_NREGS (REGNO (dest
), mode
)
1080 != HARD_REGNO_NREGS (REGNO (reg
), GET_MODE (reg
)))
1081 && reg_overlap_mentioned_p (dest
, reg
))
1084 /* Then add the candidate to the list and insert the reaching definitions
1085 into the definition map. */
1086 ext_cand e
= {expr
, code
, mode
, insn
};
1087 insn_list
->safe_push (e
);
1088 idx
= insn_list
->length ();
1090 for (def
= defs
; def
; def
= def
->next
)
1091 def_map
[INSN_UID (DF_REF_INSN (def
->ref
))] = idx
;
1095 /* Traverse the instruction stream looking for extensions and return the
1096 list of candidates. */
1098 static vec
<ext_cand
>
1099 find_removable_extensions (void)
1101 vec
<ext_cand
> insn_list
= vNULL
;
1105 unsigned *def_map
= XCNEWVEC (unsigned, max_insn_uid
);
1106 bitmap_head init
, kill
, gen
, tmp
;
1108 bitmap_initialize (&init
, NULL
);
1109 bitmap_initialize (&kill
, NULL
);
1110 bitmap_initialize (&gen
, NULL
);
1111 bitmap_initialize (&tmp
, NULL
);
1113 FOR_EACH_BB_FN (bb
, cfun
)
1115 bitmap_copy (&init
, DF_MIR_IN (bb
));
1116 bitmap_clear (&kill
);
1117 bitmap_clear (&gen
);
1119 FOR_BB_INSNS (bb
, insn
)
1121 if (NONDEBUG_INSN_P (insn
))
1123 set
= single_set (insn
);
1124 if (set
!= NULL_RTX
)
1125 add_removable_extension (set
, insn
, &insn_list
, def_map
,
1127 df_mir_simulate_one_insn (bb
, insn
, &kill
, &gen
);
1128 bitmap_ior_and_compl (&tmp
, &gen
, &init
, &kill
);
1129 bitmap_copy (&init
, &tmp
);
1134 XDELETEVEC (def_map
);
1139 /* This is the main function that checks the insn stream for redundant
1140 extensions and tries to remove them if possible. */
1143 find_and_remove_re (void)
1145 ext_cand
*curr_cand
;
1146 rtx_insn
*curr_insn
= NULL
;
1147 int num_re_opportunities
= 0, num_realized
= 0, i
;
1148 vec
<ext_cand
> reinsn_list
;
1149 auto_vec
<rtx_insn
*> reinsn_del_list
;
1150 auto_vec
<rtx_insn
*> reinsn_copy_list
;
1152 /* Construct DU chain to get all reaching definitions of each
1153 extension instruction. */
1154 df_set_flags (DF_RD_PRUNE_DEAD_DEFS
);
1155 df_chain_add_problem (DF_UD_CHAIN
+ DF_DU_CHAIN
);
1156 df_mir_add_problem ();
1158 df_set_flags (DF_DEFER_INSN_RESCAN
);
1160 max_insn_uid
= get_max_uid ();
1161 reinsn_list
= find_removable_extensions ();
1164 if (reinsn_list
.is_empty ())
1165 state
.modified
= NULL
;
1167 state
.modified
= XCNEWVEC (struct ext_modified
, max_insn_uid
);
1169 FOR_EACH_VEC_ELT (reinsn_list
, i
, curr_cand
)
1171 num_re_opportunities
++;
1173 /* Try to combine the extension with the definition. */
1176 fprintf (dump_file
, "Trying to eliminate extension:\n");
1177 print_rtl_single (dump_file
, curr_cand
->insn
);
1180 if (combine_reaching_defs (curr_cand
, curr_cand
->expr
, &state
))
1183 fprintf (dump_file
, "Eliminated the extension.\n");
1185 /* If the RHS of the current candidate is not (extend (reg)), then
1186 we do not allow the optimization of extensions where
1187 the source and destination registers do not match. Thus
1188 checking REG_P here is correct. */
1189 if (REG_P (XEXP (SET_SRC (PATTERN (curr_cand
->insn
)), 0))
1190 && (REGNO (SET_DEST (PATTERN (curr_cand
->insn
)))
1191 != REGNO (XEXP (SET_SRC (PATTERN (curr_cand
->insn
)), 0))))
1193 reinsn_copy_list
.safe_push (curr_cand
->insn
);
1194 reinsn_copy_list
.safe_push (state
.defs_list
[0]);
1196 reinsn_del_list
.safe_push (curr_cand
->insn
);
1197 state
.modified
[INSN_UID (curr_cand
->insn
)].deleted
= 1;
1201 /* The copy list contains pairs of insns which describe copies we
1202 need to insert into the INSN stream.
1204 The first insn in each pair is the extension insn, from which
1205 we derive the source and destination of the copy.
1207 The second insn in each pair is the memory reference where the
1208 extension will ultimately happen. We emit the new copy
1209 immediately after this insn.
1211 It may first appear that the arguments for the copy are reversed.
1212 Remember that the memory reference will be changed to refer to the
1213 destination of the extention. So we're actually emitting a copy
1214 from the new destination to the old destination. */
1215 for (unsigned int i
= 0; i
< reinsn_copy_list
.length (); i
+= 2)
1217 rtx_insn
*curr_insn
= reinsn_copy_list
[i
];
1218 rtx_insn
*def_insn
= reinsn_copy_list
[i
+ 1];
1220 /* Use the mode of the destination of the defining insn
1221 for the mode of the copy. This is necessary if the
1222 defining insn was used to eliminate a second extension
1223 that was wider than the first. */
1224 rtx sub_rtx
= *get_sub_rtx (def_insn
);
1225 rtx pat
= PATTERN (curr_insn
);
1226 rtx new_dst
= gen_rtx_REG (GET_MODE (SET_DEST (sub_rtx
)),
1227 REGNO (XEXP (SET_SRC (pat
), 0)));
1228 rtx new_src
= gen_rtx_REG (GET_MODE (SET_DEST (sub_rtx
)),
1229 REGNO (SET_DEST (pat
)));
1230 rtx set
= gen_rtx_SET (new_dst
, new_src
);
1231 emit_insn_after (set
, def_insn
);
1234 /* Delete all useless extensions here in one sweep. */
1235 FOR_EACH_VEC_ELT (reinsn_del_list
, i
, curr_insn
)
1236 delete_insn (curr_insn
);
1238 reinsn_list
.release ();
1239 XDELETEVEC (state
.modified
);
1241 if (dump_file
&& num_re_opportunities
> 0)
1242 fprintf (dump_file
, "Elimination opportunities = %d realized = %d\n",
1243 num_re_opportunities
, num_realized
);
1246 /* Find and remove redundant extensions. */
1249 rest_of_handle_ree (void)
1251 find_and_remove_re ();
1257 const pass_data pass_data_ree
=
1259 RTL_PASS
, /* type */
1261 OPTGROUP_NONE
, /* optinfo_flags */
1263 0, /* properties_required */
1264 0, /* properties_provided */
1265 0, /* properties_destroyed */
1266 0, /* todo_flags_start */
1267 TODO_df_finish
, /* todo_flags_finish */
1270 class pass_ree
: public rtl_opt_pass
1273 pass_ree (gcc::context
*ctxt
)
1274 : rtl_opt_pass (pass_data_ree
, ctxt
)
1277 /* opt_pass methods: */
1278 virtual bool gate (function
*) { return (optimize
> 0 && flag_ree
); }
1279 virtual unsigned int execute (function
*) { return rest_of_handle_ree (); }
1281 }; // class pass_ree
1286 make_pass_ree (gcc::context
*ctxt
)
1288 return new pass_ree (ctxt
);