S/390: Fix conditional returns on z196+
[official-gcc.git] / gcc / reg-stack.c
blob97d758c8307b11fd0ca3301e779cf0ca1f47b4ff
1 /* Register to Stack convert for GNU compiler.
2 Copyright (C) 1992-2018 Free Software Foundation, Inc.
4 This file is part of GCC.
6 GCC is free software; you can redistribute it and/or modify it
7 under the terms of the GNU General Public License as published by
8 the Free Software Foundation; either version 3, or (at your option)
9 any later version.
11 GCC is distributed in the hope that it will be useful, but WITHOUT
12 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
13 or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
14 License for more details.
16 You should have received a copy of the GNU General Public License
17 along with GCC; see the file COPYING3. If not see
18 <http://www.gnu.org/licenses/>. */
20 /* This pass converts stack-like registers from the "flat register
21 file" model that gcc uses, to a stack convention that the 387 uses.
23 * The form of the input:
25 On input, the function consists of insn that have had their
26 registers fully allocated to a set of "virtual" registers. Note that
27 the word "virtual" is used differently here than elsewhere in gcc: for
28 each virtual stack reg, there is a hard reg, but the mapping between
29 them is not known until this pass is run. On output, hard register
30 numbers have been substituted, and various pop and exchange insns have
31 been emitted. The hard register numbers and the virtual register
32 numbers completely overlap - before this pass, all stack register
33 numbers are virtual, and afterward they are all hard.
35 The virtual registers can be manipulated normally by gcc, and their
36 semantics are the same as for normal registers. After the hard
37 register numbers are substituted, the semantics of an insn containing
38 stack-like regs are not the same as for an insn with normal regs: for
39 instance, it is not safe to delete an insn that appears to be a no-op
40 move. In general, no insn containing hard regs should be changed
41 after this pass is done.
43 * The form of the output:
45 After this pass, hard register numbers represent the distance from
46 the current top of stack to the desired register. A reference to
47 FIRST_STACK_REG references the top of stack, FIRST_STACK_REG + 1,
48 represents the register just below that, and so forth. Also, REG_DEAD
49 notes indicate whether or not a stack register should be popped.
51 A "swap" insn looks like a parallel of two patterns, where each
52 pattern is a SET: one sets A to B, the other B to A.
54 A "push" or "load" insn is a SET whose SET_DEST is FIRST_STACK_REG
55 and whose SET_DEST is REG or MEM. Any other SET_DEST, such as PLUS,
56 will replace the existing stack top, not push a new value.
58 A store insn is a SET whose SET_DEST is FIRST_STACK_REG, and whose
59 SET_SRC is REG or MEM.
61 The case where the SET_SRC and SET_DEST are both FIRST_STACK_REG
62 appears ambiguous. As a special case, the presence of a REG_DEAD note
63 for FIRST_STACK_REG differentiates between a load insn and a pop.
65 If a REG_DEAD is present, the insn represents a "pop" that discards
66 the top of the register stack. If there is no REG_DEAD note, then the
67 insn represents a "dup" or a push of the current top of stack onto the
68 stack.
70 * Methodology:
72 Existing REG_DEAD and REG_UNUSED notes for stack registers are
73 deleted and recreated from scratch. REG_DEAD is never created for a
74 SET_DEST, only REG_UNUSED.
76 * asm_operands:
78 There are several rules on the usage of stack-like regs in
79 asm_operands insns. These rules apply only to the operands that are
80 stack-like regs:
82 1. Given a set of input regs that die in an asm_operands, it is
83 necessary to know which are implicitly popped by the asm, and
84 which must be explicitly popped by gcc.
86 An input reg that is implicitly popped by the asm must be
87 explicitly clobbered, unless it is constrained to match an
88 output operand.
90 2. For any input reg that is implicitly popped by an asm, it is
91 necessary to know how to adjust the stack to compensate for the pop.
92 If any non-popped input is closer to the top of the reg-stack than
93 the implicitly popped reg, it would not be possible to know what the
94 stack looked like - it's not clear how the rest of the stack "slides
95 up".
97 All implicitly popped input regs must be closer to the top of
98 the reg-stack than any input that is not implicitly popped.
100 All explicitly referenced input operands may not "skip" a reg.
101 Otherwise we can have holes in the stack.
103 3. It is possible that if an input dies in an insn, reload might
104 use the input reg for an output reload. Consider this example:
106 asm ("foo" : "=t" (a) : "f" (b));
108 This asm says that input B is not popped by the asm, and that
109 the asm pushes a result onto the reg-stack, i.e., the stack is one
110 deeper after the asm than it was before. But, it is possible that
111 reload will think that it can use the same reg for both the input and
112 the output, if input B dies in this insn.
114 If any input operand uses the "f" constraint, all output reg
115 constraints must use the "&" earlyclobber.
117 The asm above would be written as
119 asm ("foo" : "=&t" (a) : "f" (b));
121 4. Some operands need to be in particular places on the stack. All
122 output operands fall in this category - there is no other way to
123 know which regs the outputs appear in unless the user indicates
124 this in the constraints.
126 Output operands must specifically indicate which reg an output
127 appears in after an asm. "=f" is not allowed: the operand
128 constraints must select a class with a single reg.
130 5. Output operands may not be "inserted" between existing stack regs.
131 Since no 387 opcode uses a read/write operand, all output operands
132 are dead before the asm_operands, and are pushed by the asm_operands.
133 It makes no sense to push anywhere but the top of the reg-stack.
135 Output operands must start at the top of the reg-stack: output
136 operands may not "skip" a reg.
138 6. Some asm statements may need extra stack space for internal
139 calculations. This can be guaranteed by clobbering stack registers
140 unrelated to the inputs and outputs.
142 Here are a couple of reasonable asms to want to write. This asm
143 takes one input, which is internally popped, and produces two outputs.
145 asm ("fsincos" : "=t" (cos), "=u" (sin) : "0" (inp));
147 This asm takes two inputs, which are popped by the fyl2xp1 opcode,
148 and replaces them with one output. The user must code the "st(1)"
149 clobber for reg-stack.c to know that fyl2xp1 pops both inputs.
151 asm ("fyl2xp1" : "=t" (result) : "0" (x), "u" (y) : "st(1)");
155 #include "config.h"
156 #include "system.h"
157 #include "coretypes.h"
158 #include "backend.h"
159 #include "target.h"
160 #include "rtl.h"
161 #include "tree.h"
162 #include "df.h"
163 #include "insn-config.h"
164 #include "memmodel.h"
165 #include "regs.h"
166 #include "emit-rtl.h" /* FIXME: Can go away once crtl is moved to rtl.h. */
167 #include "recog.h"
168 #include "varasm.h"
169 #include "rtl-error.h"
170 #include "cfgrtl.h"
171 #include "cfganal.h"
172 #include "cfgbuild.h"
173 #include "cfgcleanup.h"
174 #include "reload.h"
175 #include "tree-pass.h"
176 #include "rtl-iter.h"
178 #ifdef STACK_REGS
180 /* We use this array to cache info about insns, because otherwise we
181 spend too much time in stack_regs_mentioned_p.
183 Indexed by insn UIDs. A value of zero is uninitialized, one indicates
184 the insn uses stack registers, two indicates the insn does not use
185 stack registers. */
186 static vec<char> stack_regs_mentioned_data;
188 #define REG_STACK_SIZE (LAST_STACK_REG - FIRST_STACK_REG + 1)
190 int regstack_completed = 0;
192 /* This is the basic stack record. TOP is an index into REG[] such
193 that REG[TOP] is the top of stack. If TOP is -1 the stack is empty.
195 If TOP is -2, REG[] is not yet initialized. Stack initialization
196 consists of placing each live reg in array `reg' and setting `top'
197 appropriately.
199 REG_SET indicates which registers are live. */
201 typedef struct stack_def
203 int top; /* index to top stack element */
204 HARD_REG_SET reg_set; /* set of live registers */
205 unsigned char reg[REG_STACK_SIZE];/* register - stack mapping */
206 } *stack_ptr;
208 /* This is used to carry information about basic blocks. It is
209 attached to the AUX field of the standard CFG block. */
211 typedef struct block_info_def
213 struct stack_def stack_in; /* Input stack configuration. */
214 struct stack_def stack_out; /* Output stack configuration. */
215 HARD_REG_SET out_reg_set; /* Stack regs live on output. */
216 int done; /* True if block already converted. */
217 int predecessors; /* Number of predecessors that need
218 to be visited. */
219 } *block_info;
221 #define BLOCK_INFO(B) ((block_info) (B)->aux)
223 /* Passed to change_stack to indicate where to emit insns. */
224 enum emit_where
226 EMIT_AFTER,
227 EMIT_BEFORE
230 /* The block we're currently working on. */
231 static basic_block current_block;
233 /* In the current_block, whether we're processing the first register
234 stack or call instruction, i.e. the regstack is currently the
235 same as BLOCK_INFO(current_block)->stack_in. */
236 static bool starting_stack_p;
238 /* This is the register file for all register after conversion. */
239 static rtx
240 FP_mode_reg[LAST_STACK_REG+1-FIRST_STACK_REG][(int) MAX_MACHINE_MODE];
242 #define FP_MODE_REG(regno,mode) \
243 (FP_mode_reg[(regno)-FIRST_STACK_REG][(int) (mode)])
245 /* Used to initialize uninitialized registers. */
246 static rtx not_a_num;
248 /* Forward declarations */
250 static int stack_regs_mentioned_p (const_rtx pat);
251 static void pop_stack (stack_ptr, int);
252 static rtx *get_true_reg (rtx *);
254 static int check_asm_stack_operands (rtx_insn *);
255 static void get_asm_operands_in_out (rtx, int *, int *);
256 static rtx stack_result (tree);
257 static void replace_reg (rtx *, int);
258 static void remove_regno_note (rtx_insn *, enum reg_note, unsigned int);
259 static int get_hard_regnum (stack_ptr, rtx);
260 static rtx_insn *emit_pop_insn (rtx_insn *, stack_ptr, rtx, enum emit_where);
261 static void swap_to_top (rtx_insn *, stack_ptr, rtx, rtx);
262 static bool move_for_stack_reg (rtx_insn *, stack_ptr, rtx);
263 static bool move_nan_for_stack_reg (rtx_insn *, stack_ptr, rtx);
264 static int swap_rtx_condition_1 (rtx);
265 static int swap_rtx_condition (rtx_insn *);
266 static void compare_for_stack_reg (rtx_insn *, stack_ptr, rtx, bool);
267 static bool subst_stack_regs_pat (rtx_insn *, stack_ptr, rtx);
268 static void subst_asm_stack_regs (rtx_insn *, stack_ptr);
269 static bool subst_stack_regs (rtx_insn *, stack_ptr);
270 static void change_stack (rtx_insn *, stack_ptr, stack_ptr, enum emit_where);
271 static void print_stack (FILE *, stack_ptr);
272 static rtx_insn *next_flags_user (rtx_insn *);
274 /* Return nonzero if any stack register is mentioned somewhere within PAT. */
276 static int
277 stack_regs_mentioned_p (const_rtx pat)
279 const char *fmt;
280 int i;
282 if (STACK_REG_P (pat))
283 return 1;
285 fmt = GET_RTX_FORMAT (GET_CODE (pat));
286 for (i = GET_RTX_LENGTH (GET_CODE (pat)) - 1; i >= 0; i--)
288 if (fmt[i] == 'E')
290 int j;
292 for (j = XVECLEN (pat, i) - 1; j >= 0; j--)
293 if (stack_regs_mentioned_p (XVECEXP (pat, i, j)))
294 return 1;
296 else if (fmt[i] == 'e' && stack_regs_mentioned_p (XEXP (pat, i)))
297 return 1;
300 return 0;
303 /* Return nonzero if INSN mentions stacked registers, else return zero. */
306 stack_regs_mentioned (const_rtx insn)
308 unsigned int uid, max;
309 int test;
311 if (! INSN_P (insn) || !stack_regs_mentioned_data.exists ())
312 return 0;
314 uid = INSN_UID (insn);
315 max = stack_regs_mentioned_data.length ();
316 if (uid >= max)
318 /* Allocate some extra size to avoid too many reallocs, but
319 do not grow too quickly. */
320 max = uid + uid / 20 + 1;
321 stack_regs_mentioned_data.safe_grow_cleared (max);
324 test = stack_regs_mentioned_data[uid];
325 if (test == 0)
327 /* This insn has yet to be examined. Do so now. */
328 test = stack_regs_mentioned_p (PATTERN (insn)) ? 1 : 2;
329 stack_regs_mentioned_data[uid] = test;
332 return test == 1;
335 static rtx ix86_flags_rtx;
337 static rtx_insn *
338 next_flags_user (rtx_insn *insn)
340 /* Search forward looking for the first use of this value.
341 Stop at block boundaries. */
343 while (insn != BB_END (current_block))
345 insn = NEXT_INSN (insn);
347 if (INSN_P (insn) && reg_mentioned_p (ix86_flags_rtx, PATTERN (insn)))
348 return insn;
350 if (CALL_P (insn))
351 return NULL;
353 return NULL;
356 /* Reorganize the stack into ascending numbers, before this insn. */
358 static void
359 straighten_stack (rtx_insn *insn, stack_ptr regstack)
361 struct stack_def temp_stack;
362 int top;
364 /* If there is only a single register on the stack, then the stack is
365 already in increasing order and no reorganization is needed.
367 Similarly if the stack is empty. */
368 if (regstack->top <= 0)
369 return;
371 COPY_HARD_REG_SET (temp_stack.reg_set, regstack->reg_set);
373 for (top = temp_stack.top = regstack->top; top >= 0; top--)
374 temp_stack.reg[top] = FIRST_STACK_REG + temp_stack.top - top;
376 change_stack (insn, regstack, &temp_stack, EMIT_BEFORE);
379 /* Pop a register from the stack. */
381 static void
382 pop_stack (stack_ptr regstack, int regno)
384 int top = regstack->top;
386 CLEAR_HARD_REG_BIT (regstack->reg_set, regno);
387 regstack->top--;
388 /* If regno was not at the top of stack then adjust stack. */
389 if (regstack->reg [top] != regno)
391 int i;
392 for (i = regstack->top; i >= 0; i--)
393 if (regstack->reg [i] == regno)
395 int j;
396 for (j = i; j < top; j++)
397 regstack->reg [j] = regstack->reg [j + 1];
398 break;
403 /* Return a pointer to the REG expression within PAT. If PAT is not a
404 REG, possible enclosed by a conversion rtx, return the inner part of
405 PAT that stopped the search. */
407 static rtx *
408 get_true_reg (rtx *pat)
410 for (;;)
411 switch (GET_CODE (*pat))
413 case SUBREG:
414 /* Eliminate FP subregister accesses in favor of the
415 actual FP register in use. */
417 rtx subreg = SUBREG_REG (*pat);
419 if (STACK_REG_P (subreg))
421 int regno_off = subreg_regno_offset (REGNO (subreg),
422 GET_MODE (subreg),
423 SUBREG_BYTE (*pat),
424 GET_MODE (*pat));
425 *pat = FP_MODE_REG (REGNO (subreg) + regno_off,
426 GET_MODE (subreg));
427 return pat;
429 pat = &XEXP (*pat, 0);
430 break;
433 case FLOAT_TRUNCATE:
434 if (!flag_unsafe_math_optimizations)
435 return pat;
436 /* FALLTHRU */
438 case FLOAT:
439 case FIX:
440 case FLOAT_EXTEND:
441 pat = &XEXP (*pat, 0);
442 break;
444 case UNSPEC:
445 if (XINT (*pat, 1) == UNSPEC_TRUNC_NOOP
446 || XINT (*pat, 1) == UNSPEC_FILD_ATOMIC)
447 pat = &XVECEXP (*pat, 0, 0);
448 return pat;
450 default:
451 return pat;
455 /* Set if we find any malformed asms in a block. */
456 static bool any_malformed_asm;
458 /* There are many rules that an asm statement for stack-like regs must
459 follow. Those rules are explained at the top of this file: the rule
460 numbers below refer to that explanation. */
462 static int
463 check_asm_stack_operands (rtx_insn *insn)
465 int i;
466 int n_clobbers;
467 int malformed_asm = 0;
468 rtx body = PATTERN (insn);
470 char reg_used_as_output[FIRST_PSEUDO_REGISTER];
471 char implicitly_dies[FIRST_PSEUDO_REGISTER];
472 char explicitly_used[FIRST_PSEUDO_REGISTER];
474 rtx *clobber_reg = 0;
475 int n_inputs, n_outputs;
477 /* Find out what the constraints require. If no constraint
478 alternative matches, this asm is malformed. */
479 extract_constrain_insn (insn);
481 preprocess_constraints (insn);
483 get_asm_operands_in_out (body, &n_outputs, &n_inputs);
485 if (which_alternative < 0)
487 malformed_asm = 1;
488 /* Avoid further trouble with this insn. */
489 PATTERN (insn) = gen_rtx_USE (VOIDmode, const0_rtx);
490 return 0;
492 const operand_alternative *op_alt = which_op_alt ();
494 /* Strip SUBREGs here to make the following code simpler. */
495 for (i = 0; i < recog_data.n_operands; i++)
496 if (GET_CODE (recog_data.operand[i]) == SUBREG
497 && REG_P (SUBREG_REG (recog_data.operand[i])))
498 recog_data.operand[i] = SUBREG_REG (recog_data.operand[i]);
500 /* Set up CLOBBER_REG. */
502 n_clobbers = 0;
504 if (GET_CODE (body) == PARALLEL)
506 clobber_reg = XALLOCAVEC (rtx, XVECLEN (body, 0));
508 for (i = 0; i < XVECLEN (body, 0); i++)
509 if (GET_CODE (XVECEXP (body, 0, i)) == CLOBBER)
511 rtx clobber = XVECEXP (body, 0, i);
512 rtx reg = XEXP (clobber, 0);
514 if (GET_CODE (reg) == SUBREG && REG_P (SUBREG_REG (reg)))
515 reg = SUBREG_REG (reg);
517 if (STACK_REG_P (reg))
519 clobber_reg[n_clobbers] = reg;
520 n_clobbers++;
525 /* Enforce rule #4: Output operands must specifically indicate which
526 reg an output appears in after an asm. "=f" is not allowed: the
527 operand constraints must select a class with a single reg.
529 Also enforce rule #5: Output operands must start at the top of
530 the reg-stack: output operands may not "skip" a reg. */
532 memset (reg_used_as_output, 0, sizeof (reg_used_as_output));
533 for (i = 0; i < n_outputs; i++)
534 if (STACK_REG_P (recog_data.operand[i]))
536 if (reg_class_size[(int) op_alt[i].cl] != 1)
538 error_for_asm (insn, "output constraint %d must specify a single register", i);
539 malformed_asm = 1;
541 else
543 int j;
545 for (j = 0; j < n_clobbers; j++)
546 if (REGNO (recog_data.operand[i]) == REGNO (clobber_reg[j]))
548 error_for_asm (insn, "output constraint %d cannot be specified together with \"%s\" clobber",
549 i, reg_names [REGNO (clobber_reg[j])]);
550 malformed_asm = 1;
551 break;
553 if (j == n_clobbers)
554 reg_used_as_output[REGNO (recog_data.operand[i])] = 1;
559 /* Search for first non-popped reg. */
560 for (i = FIRST_STACK_REG; i < LAST_STACK_REG + 1; i++)
561 if (! reg_used_as_output[i])
562 break;
564 /* If there are any other popped regs, that's an error. */
565 for (; i < LAST_STACK_REG + 1; i++)
566 if (reg_used_as_output[i])
567 break;
569 if (i != LAST_STACK_REG + 1)
571 error_for_asm (insn, "output regs must be grouped at top of stack");
572 malformed_asm = 1;
575 /* Enforce rule #2: All implicitly popped input regs must be closer
576 to the top of the reg-stack than any input that is not implicitly
577 popped. */
579 memset (implicitly_dies, 0, sizeof (implicitly_dies));
580 memset (explicitly_used, 0, sizeof (explicitly_used));
581 for (i = n_outputs; i < n_outputs + n_inputs; i++)
582 if (STACK_REG_P (recog_data.operand[i]))
584 /* An input reg is implicitly popped if it is tied to an
585 output, or if there is a CLOBBER for it. */
586 int j;
588 for (j = 0; j < n_clobbers; j++)
589 if (operands_match_p (clobber_reg[j], recog_data.operand[i]))
590 break;
592 if (j < n_clobbers || op_alt[i].matches >= 0)
593 implicitly_dies[REGNO (recog_data.operand[i])] = 1;
594 else if (reg_class_size[(int) op_alt[i].cl] == 1)
595 explicitly_used[REGNO (recog_data.operand[i])] = 1;
598 /* Search for first non-popped reg. */
599 for (i = FIRST_STACK_REG; i < LAST_STACK_REG + 1; i++)
600 if (! implicitly_dies[i])
601 break;
603 /* If there are any other popped regs, that's an error. */
604 for (; i < LAST_STACK_REG + 1; i++)
605 if (implicitly_dies[i])
606 break;
608 if (i != LAST_STACK_REG + 1)
610 error_for_asm (insn,
611 "implicitly popped regs must be grouped at top of stack");
612 malformed_asm = 1;
615 /* Search for first not-explicitly used reg. */
616 for (i = FIRST_STACK_REG; i < LAST_STACK_REG + 1; i++)
617 if (! implicitly_dies[i] && ! explicitly_used[i])
618 break;
620 /* If there are any other explicitly used regs, that's an error. */
621 for (; i < LAST_STACK_REG + 1; i++)
622 if (explicitly_used[i])
623 break;
625 if (i != LAST_STACK_REG + 1)
627 error_for_asm (insn,
628 "explicitly used regs must be grouped at top of stack");
629 malformed_asm = 1;
632 /* Enforce rule #3: If any input operand uses the "f" constraint, all
633 output constraints must use the "&" earlyclobber.
635 ??? Detect this more deterministically by having constrain_asm_operands
636 record any earlyclobber. */
638 for (i = n_outputs; i < n_outputs + n_inputs; i++)
639 if (STACK_REG_P (recog_data.operand[i]) && op_alt[i].matches == -1)
641 int j;
643 for (j = 0; j < n_outputs; j++)
644 if (operands_match_p (recog_data.operand[j], recog_data.operand[i]))
646 error_for_asm (insn,
647 "output operand %d must use %<&%> constraint", j);
648 malformed_asm = 1;
652 if (malformed_asm)
654 /* Avoid further trouble with this insn. */
655 PATTERN (insn) = gen_rtx_USE (VOIDmode, const0_rtx);
656 any_malformed_asm = true;
657 return 0;
660 return 1;
663 /* Calculate the number of inputs and outputs in BODY, an
664 asm_operands. N_OPERANDS is the total number of operands, and
665 N_INPUTS and N_OUTPUTS are pointers to ints into which the results are
666 placed. */
668 static void
669 get_asm_operands_in_out (rtx body, int *pout, int *pin)
671 rtx asmop = extract_asm_operands (body);
673 *pin = ASM_OPERANDS_INPUT_LENGTH (asmop);
674 *pout = (recog_data.n_operands
675 - ASM_OPERANDS_INPUT_LENGTH (asmop)
676 - ASM_OPERANDS_LABEL_LENGTH (asmop));
679 /* If current function returns its result in an fp stack register,
680 return the REG. Otherwise, return 0. */
682 static rtx
683 stack_result (tree decl)
685 rtx result;
687 /* If the value is supposed to be returned in memory, then clearly
688 it is not returned in a stack register. */
689 if (aggregate_value_p (DECL_RESULT (decl), decl))
690 return 0;
692 result = DECL_RTL_IF_SET (DECL_RESULT (decl));
693 if (result != 0)
694 result = targetm.calls.function_value (TREE_TYPE (DECL_RESULT (decl)),
695 decl, true);
697 return result != 0 && STACK_REG_P (result) ? result : 0;
702 * This section deals with stack register substitution, and forms the second
703 * pass over the RTL.
706 /* Replace REG, which is a pointer to a stack reg RTX, with an RTX for
707 the desired hard REGNO. */
709 static void
710 replace_reg (rtx *reg, int regno)
712 gcc_assert (IN_RANGE (regno, FIRST_STACK_REG, LAST_STACK_REG));
713 gcc_assert (STACK_REG_P (*reg));
715 gcc_assert (GET_MODE_CLASS (GET_MODE (*reg)) == MODE_FLOAT
716 || GET_MODE_CLASS (GET_MODE (*reg)) == MODE_COMPLEX_FLOAT);
718 *reg = FP_MODE_REG (regno, GET_MODE (*reg));
721 /* Remove a note of type NOTE, which must be found, for register
722 number REGNO from INSN. Remove only one such note. */
724 static void
725 remove_regno_note (rtx_insn *insn, enum reg_note note, unsigned int regno)
727 rtx *note_link, this_rtx;
729 note_link = &REG_NOTES (insn);
730 for (this_rtx = *note_link; this_rtx; this_rtx = XEXP (this_rtx, 1))
731 if (REG_NOTE_KIND (this_rtx) == note
732 && REG_P (XEXP (this_rtx, 0)) && REGNO (XEXP (this_rtx, 0)) == regno)
734 *note_link = XEXP (this_rtx, 1);
735 return;
737 else
738 note_link = &XEXP (this_rtx, 1);
740 gcc_unreachable ();
743 /* Find the hard register number of virtual register REG in REGSTACK.
744 The hard register number is relative to the top of the stack. -1 is
745 returned if the register is not found. */
747 static int
748 get_hard_regnum (stack_ptr regstack, rtx reg)
750 int i;
752 gcc_assert (STACK_REG_P (reg));
754 for (i = regstack->top; i >= 0; i--)
755 if (regstack->reg[i] == REGNO (reg))
756 break;
758 return i >= 0 ? (FIRST_STACK_REG + regstack->top - i) : -1;
761 /* Emit an insn to pop virtual register REG before or after INSN.
762 REGSTACK is the stack state after INSN and is updated to reflect this
763 pop. WHEN is either emit_insn_before or emit_insn_after. A pop insn
764 is represented as a SET whose destination is the register to be popped
765 and source is the top of stack. A death note for the top of stack
766 cases the movdf pattern to pop. */
768 static rtx_insn *
769 emit_pop_insn (rtx_insn *insn, stack_ptr regstack, rtx reg,
770 enum emit_where where)
772 machine_mode raw_mode = reg_raw_mode[FIRST_STACK_REG];
773 rtx_insn *pop_insn;
774 rtx pop_rtx;
775 int hard_regno;
777 /* For complex types take care to pop both halves. These may survive in
778 CLOBBER and USE expressions. */
779 if (COMPLEX_MODE_P (GET_MODE (reg)))
781 rtx reg1 = FP_MODE_REG (REGNO (reg), raw_mode);
782 rtx reg2 = FP_MODE_REG (REGNO (reg) + 1, raw_mode);
784 pop_insn = NULL;
785 if (get_hard_regnum (regstack, reg1) >= 0)
786 pop_insn = emit_pop_insn (insn, regstack, reg1, where);
787 if (get_hard_regnum (regstack, reg2) >= 0)
788 pop_insn = emit_pop_insn (insn, regstack, reg2, where);
789 gcc_assert (pop_insn);
790 return pop_insn;
793 hard_regno = get_hard_regnum (regstack, reg);
795 gcc_assert (hard_regno >= FIRST_STACK_REG);
797 pop_rtx = gen_rtx_SET (FP_MODE_REG (hard_regno, raw_mode),
798 FP_MODE_REG (FIRST_STACK_REG, raw_mode));
800 if (where == EMIT_AFTER)
801 pop_insn = emit_insn_after (pop_rtx, insn);
802 else
803 pop_insn = emit_insn_before (pop_rtx, insn);
805 add_reg_note (pop_insn, REG_DEAD, FP_MODE_REG (FIRST_STACK_REG, raw_mode));
807 regstack->reg[regstack->top - (hard_regno - FIRST_STACK_REG)]
808 = regstack->reg[regstack->top];
809 regstack->top -= 1;
810 CLEAR_HARD_REG_BIT (regstack->reg_set, REGNO (reg));
812 return pop_insn;
815 /* Emit an insn before or after INSN to swap virtual register REG with
816 the top of stack. REGSTACK is the stack state before the swap, and
817 is updated to reflect the swap. A swap insn is represented as a
818 PARALLEL of two patterns: each pattern moves one reg to the other.
820 If REG is already at the top of the stack, no insn is emitted. */
822 static void
823 emit_swap_insn (rtx_insn *insn, stack_ptr regstack, rtx reg)
825 int hard_regno;
826 int other_reg; /* swap regno temps */
827 rtx_insn *i1; /* the stack-reg insn prior to INSN */
828 rtx i1set = NULL_RTX; /* the SET rtx within I1 */
830 hard_regno = get_hard_regnum (regstack, reg);
832 if (hard_regno == FIRST_STACK_REG)
833 return;
834 if (hard_regno == -1)
836 /* Something failed if the register wasn't on the stack. If we had
837 malformed asms, we zapped the instruction itself, but that didn't
838 produce the same pattern of register sets as before. To prevent
839 further failure, adjust REGSTACK to include REG at TOP. */
840 gcc_assert (any_malformed_asm);
841 regstack->reg[++regstack->top] = REGNO (reg);
842 return;
844 gcc_assert (hard_regno >= FIRST_STACK_REG);
846 other_reg = regstack->top - (hard_regno - FIRST_STACK_REG);
847 std::swap (regstack->reg[regstack->top], regstack->reg[other_reg]);
849 /* Find the previous insn involving stack regs, but don't pass a
850 block boundary. */
851 i1 = NULL;
852 if (current_block && insn != BB_HEAD (current_block))
854 rtx_insn *tmp = PREV_INSN (insn);
855 rtx_insn *limit = PREV_INSN (BB_HEAD (current_block));
856 while (tmp != limit)
858 if (LABEL_P (tmp)
859 || CALL_P (tmp)
860 || NOTE_INSN_BASIC_BLOCK_P (tmp)
861 || (NONJUMP_INSN_P (tmp)
862 && stack_regs_mentioned (tmp)))
864 i1 = tmp;
865 break;
867 tmp = PREV_INSN (tmp);
871 if (i1 != NULL_RTX
872 && (i1set = single_set (i1)) != NULL_RTX)
874 rtx i1src = *get_true_reg (&SET_SRC (i1set));
875 rtx i1dest = *get_true_reg (&SET_DEST (i1set));
877 /* If the previous register stack push was from the reg we are to
878 swap with, omit the swap. */
880 if (REG_P (i1dest) && REGNO (i1dest) == FIRST_STACK_REG
881 && REG_P (i1src)
882 && REGNO (i1src) == (unsigned) hard_regno - 1
883 && find_regno_note (i1, REG_DEAD, FIRST_STACK_REG) == NULL_RTX)
884 return;
886 /* If the previous insn wrote to the reg we are to swap with,
887 omit the swap. */
889 if (REG_P (i1dest) && REGNO (i1dest) == (unsigned) hard_regno
890 && REG_P (i1src) && REGNO (i1src) == FIRST_STACK_REG
891 && find_regno_note (i1, REG_DEAD, FIRST_STACK_REG) == NULL_RTX)
892 return;
894 /* Instead of
895 fld a
896 fld b
897 fxch %st(1)
898 just use
899 fld b
900 fld a
901 if possible. Similarly for fld1, fldz, fldpi etc. instead of any
902 of the loads or for float extension from memory. */
904 i1src = SET_SRC (i1set);
905 if (GET_CODE (i1src) == FLOAT_EXTEND)
906 i1src = XEXP (i1src, 0);
907 if (REG_P (i1dest)
908 && REGNO (i1dest) == FIRST_STACK_REG
909 && (MEM_P (i1src) || GET_CODE (i1src) == CONST_DOUBLE)
910 && !side_effects_p (i1src)
911 && hard_regno == FIRST_STACK_REG + 1
912 && i1 != BB_HEAD (current_block))
914 /* i1 is the last insn that involves stack regs before insn, and
915 is known to be a load without other side-effects, i.e. fld b
916 in the above comment. */
917 rtx_insn *i2 = NULL;
918 rtx i2set;
919 rtx_insn *tmp = PREV_INSN (i1);
920 rtx_insn *limit = PREV_INSN (BB_HEAD (current_block));
921 /* Find the previous insn involving stack regs, but don't pass a
922 block boundary. */
923 while (tmp != limit)
925 if (LABEL_P (tmp)
926 || CALL_P (tmp)
927 || NOTE_INSN_BASIC_BLOCK_P (tmp)
928 || (NONJUMP_INSN_P (tmp)
929 && stack_regs_mentioned (tmp)))
931 i2 = tmp;
932 break;
934 tmp = PREV_INSN (tmp);
936 if (i2 != NULL_RTX
937 && (i2set = single_set (i2)) != NULL_RTX)
939 rtx i2dest = *get_true_reg (&SET_DEST (i2set));
940 rtx i2src = SET_SRC (i2set);
941 if (GET_CODE (i2src) == FLOAT_EXTEND)
942 i2src = XEXP (i2src, 0);
943 /* If the last two insns before insn that involve
944 stack regs are loads, where the latter (i1)
945 pushes onto the register stack and thus
946 moves the value from the first load (i2) from
947 %st to %st(1), consider swapping them. */
948 if (REG_P (i2dest)
949 && REGNO (i2dest) == FIRST_STACK_REG
950 && (MEM_P (i2src) || GET_CODE (i2src) == CONST_DOUBLE)
951 /* Ensure i2 doesn't have other side-effects. */
952 && !side_effects_p (i2src)
953 /* And that the two instructions can actually be
954 swapped, i.e. there shouldn't be any stores
955 in between i2 and i1 that might alias with
956 the i1 memory, and the memory address can't
957 use registers set in between i2 and i1. */
958 && !modified_between_p (SET_SRC (i1set), i2, i1))
960 /* Move i1 (fld b above) right before i2 (fld a
961 above. */
962 remove_insn (i1);
963 SET_PREV_INSN (i1) = NULL_RTX;
964 SET_NEXT_INSN (i1) = NULL_RTX;
965 set_block_for_insn (i1, NULL);
966 emit_insn_before (i1, i2);
967 return;
973 /* Avoid emitting the swap if this is the first register stack insn
974 of the current_block. Instead update the current_block's stack_in
975 and let compensate edges take care of this for us. */
976 if (current_block && starting_stack_p)
978 BLOCK_INFO (current_block)->stack_in = *regstack;
979 starting_stack_p = false;
980 return;
983 machine_mode raw_mode = reg_raw_mode[FIRST_STACK_REG];
984 rtx op1 = FP_MODE_REG (hard_regno, raw_mode);
985 rtx op2 = FP_MODE_REG (FIRST_STACK_REG, raw_mode);
986 rtx swap_rtx
987 = gen_rtx_PARALLEL (VOIDmode,
988 gen_rtvec (2, gen_rtx_SET (op1, op2),
989 gen_rtx_SET (op2, op1)));
990 if (i1)
991 emit_insn_after (swap_rtx, i1);
992 else if (current_block)
993 emit_insn_before (swap_rtx, BB_HEAD (current_block));
994 else
995 emit_insn_before (swap_rtx, insn);
998 /* Emit an insns before INSN to swap virtual register SRC1 with
999 the top of stack and virtual register SRC2 with second stack
1000 slot. REGSTACK is the stack state before the swaps, and
1001 is updated to reflect the swaps. A swap insn is represented as a
1002 PARALLEL of two patterns: each pattern moves one reg to the other.
1004 If SRC1 and/or SRC2 are already at the right place, no swap insn
1005 is emitted. */
1007 static void
1008 swap_to_top (rtx_insn *insn, stack_ptr regstack, rtx src1, rtx src2)
1010 struct stack_def temp_stack;
1011 int regno, j, k;
1013 temp_stack = *regstack;
1015 /* Place operand 1 at the top of stack. */
1016 regno = get_hard_regnum (&temp_stack, src1);
1017 gcc_assert (regno >= 0);
1018 if (regno != FIRST_STACK_REG)
1020 k = temp_stack.top - (regno - FIRST_STACK_REG);
1021 j = temp_stack.top;
1023 std::swap (temp_stack.reg[j], temp_stack.reg[k]);
1026 /* Place operand 2 next on the stack. */
1027 regno = get_hard_regnum (&temp_stack, src2);
1028 gcc_assert (regno >= 0);
1029 if (regno != FIRST_STACK_REG + 1)
1031 k = temp_stack.top - (regno - FIRST_STACK_REG);
1032 j = temp_stack.top - 1;
1034 std::swap (temp_stack.reg[j], temp_stack.reg[k]);
1037 change_stack (insn, regstack, &temp_stack, EMIT_BEFORE);
1040 /* Handle a move to or from a stack register in PAT, which is in INSN.
1041 REGSTACK is the current stack. Return whether a control flow insn
1042 was deleted in the process. */
1044 static bool
1045 move_for_stack_reg (rtx_insn *insn, stack_ptr regstack, rtx pat)
1047 rtx *psrc = get_true_reg (&SET_SRC (pat));
1048 rtx *pdest = get_true_reg (&SET_DEST (pat));
1049 rtx src, dest;
1050 rtx note;
1051 bool control_flow_insn_deleted = false;
1053 src = *psrc; dest = *pdest;
1055 if (STACK_REG_P (src) && STACK_REG_P (dest))
1057 /* Write from one stack reg to another. If SRC dies here, then
1058 just change the register mapping and delete the insn. */
1060 note = find_regno_note (insn, REG_DEAD, REGNO (src));
1061 if (note)
1063 int i;
1065 /* If this is a no-op move, there must not be a REG_DEAD note. */
1066 gcc_assert (REGNO (src) != REGNO (dest));
1068 for (i = regstack->top; i >= 0; i--)
1069 if (regstack->reg[i] == REGNO (src))
1070 break;
1072 /* The destination must be dead, or life analysis is borked. */
1073 gcc_assert (get_hard_regnum (regstack, dest) < FIRST_STACK_REG);
1075 /* If the source is not live, this is yet another case of
1076 uninitialized variables. Load up a NaN instead. */
1077 if (i < 0)
1078 return move_nan_for_stack_reg (insn, regstack, dest);
1080 /* It is possible that the dest is unused after this insn.
1081 If so, just pop the src. */
1083 if (find_regno_note (insn, REG_UNUSED, REGNO (dest)))
1084 emit_pop_insn (insn, regstack, src, EMIT_AFTER);
1085 else
1087 regstack->reg[i] = REGNO (dest);
1088 SET_HARD_REG_BIT (regstack->reg_set, REGNO (dest));
1089 CLEAR_HARD_REG_BIT (regstack->reg_set, REGNO (src));
1092 control_flow_insn_deleted |= control_flow_insn_p (insn);
1093 delete_insn (insn);
1094 return control_flow_insn_deleted;
1097 /* The source reg does not die. */
1099 /* If this appears to be a no-op move, delete it, or else it
1100 will confuse the machine description output patterns. But if
1101 it is REG_UNUSED, we must pop the reg now, as per-insn processing
1102 for REG_UNUSED will not work for deleted insns. */
1104 if (REGNO (src) == REGNO (dest))
1106 if (find_regno_note (insn, REG_UNUSED, REGNO (dest)))
1107 emit_pop_insn (insn, regstack, dest, EMIT_AFTER);
1109 control_flow_insn_deleted |= control_flow_insn_p (insn);
1110 delete_insn (insn);
1111 return control_flow_insn_deleted;
1114 /* The destination ought to be dead. */
1115 if (get_hard_regnum (regstack, dest) >= FIRST_STACK_REG)
1116 gcc_assert (any_malformed_asm);
1117 else
1119 replace_reg (psrc, get_hard_regnum (regstack, src));
1121 regstack->reg[++regstack->top] = REGNO (dest);
1122 SET_HARD_REG_BIT (regstack->reg_set, REGNO (dest));
1123 replace_reg (pdest, FIRST_STACK_REG);
1126 else if (STACK_REG_P (src))
1128 /* Save from a stack reg to MEM, or possibly integer reg. Since
1129 only top of stack may be saved, emit an exchange first if
1130 needs be. */
1132 emit_swap_insn (insn, regstack, src);
1134 note = find_regno_note (insn, REG_DEAD, REGNO (src));
1135 if (note)
1137 replace_reg (&XEXP (note, 0), FIRST_STACK_REG);
1138 regstack->top--;
1139 CLEAR_HARD_REG_BIT (regstack->reg_set, REGNO (src));
1141 else if ((GET_MODE (src) == XFmode)
1142 && regstack->top < REG_STACK_SIZE - 1)
1144 /* A 387 cannot write an XFmode value to a MEM without
1145 clobbering the source reg. The output code can handle
1146 this by reading back the value from the MEM.
1147 But it is more efficient to use a temp register if one is
1148 available. Push the source value here if the register
1149 stack is not full, and then write the value to memory via
1150 a pop. */
1151 rtx push_rtx;
1152 rtx top_stack_reg = FP_MODE_REG (FIRST_STACK_REG, GET_MODE (src));
1154 push_rtx = gen_movxf (top_stack_reg, top_stack_reg);
1155 emit_insn_before (push_rtx, insn);
1156 add_reg_note (insn, REG_DEAD, top_stack_reg);
1159 replace_reg (psrc, FIRST_STACK_REG);
1161 else
1163 rtx pat = PATTERN (insn);
1165 gcc_assert (STACK_REG_P (dest));
1167 /* Load from MEM, or possibly integer REG or constant, into the
1168 stack regs. The actual target is always the top of the
1169 stack. The stack mapping is changed to reflect that DEST is
1170 now at top of stack. */
1172 /* The destination ought to be dead. However, there is a
1173 special case with i387 UNSPEC_TAN, where destination is live
1174 (an argument to fptan) but inherent load of 1.0 is modelled
1175 as a load from a constant. */
1176 if (GET_CODE (pat) == PARALLEL
1177 && XVECLEN (pat, 0) == 2
1178 && GET_CODE (XVECEXP (pat, 0, 1)) == SET
1179 && GET_CODE (SET_SRC (XVECEXP (pat, 0, 1))) == UNSPEC
1180 && XINT (SET_SRC (XVECEXP (pat, 0, 1)), 1) == UNSPEC_TAN)
1181 emit_swap_insn (insn, regstack, dest);
1182 else
1183 gcc_assert (get_hard_regnum (regstack, dest) < FIRST_STACK_REG
1184 || any_malformed_asm);
1186 gcc_assert (regstack->top < REG_STACK_SIZE);
1188 regstack->reg[++regstack->top] = REGNO (dest);
1189 SET_HARD_REG_BIT (regstack->reg_set, REGNO (dest));
1190 replace_reg (pdest, FIRST_STACK_REG);
1193 return control_flow_insn_deleted;
1196 /* A helper function which replaces INSN with a pattern that loads up
1197 a NaN into DEST, then invokes move_for_stack_reg. */
1199 static bool
1200 move_nan_for_stack_reg (rtx_insn *insn, stack_ptr regstack, rtx dest)
1202 rtx pat;
1204 dest = FP_MODE_REG (REGNO (dest), SFmode);
1205 pat = gen_rtx_SET (dest, not_a_num);
1206 PATTERN (insn) = pat;
1207 INSN_CODE (insn) = -1;
1209 return move_for_stack_reg (insn, regstack, pat);
1212 /* Swap the condition on a branch, if there is one. Return true if we
1213 found a condition to swap. False if the condition was not used as
1214 such. */
1216 static int
1217 swap_rtx_condition_1 (rtx pat)
1219 const char *fmt;
1220 int i, r = 0;
1222 if (COMPARISON_P (pat))
1224 PUT_CODE (pat, swap_condition (GET_CODE (pat)));
1225 r = 1;
1227 else
1229 fmt = GET_RTX_FORMAT (GET_CODE (pat));
1230 for (i = GET_RTX_LENGTH (GET_CODE (pat)) - 1; i >= 0; i--)
1232 if (fmt[i] == 'E')
1234 int j;
1236 for (j = XVECLEN (pat, i) - 1; j >= 0; j--)
1237 r |= swap_rtx_condition_1 (XVECEXP (pat, i, j));
1239 else if (fmt[i] == 'e')
1240 r |= swap_rtx_condition_1 (XEXP (pat, i));
1244 return r;
1247 static int
1248 swap_rtx_condition (rtx_insn *insn)
1250 rtx pat = PATTERN (insn);
1252 /* We're looking for a single set to cc0 or an HImode temporary. */
1254 if (GET_CODE (pat) == SET
1255 && REG_P (SET_DEST (pat))
1256 && REGNO (SET_DEST (pat)) == FLAGS_REG)
1258 insn = next_flags_user (insn);
1259 if (insn == NULL_RTX)
1260 return 0;
1261 pat = PATTERN (insn);
1264 /* See if this is, or ends in, a fnstsw. If so, we're not doing anything
1265 with the cc value right now. We may be able to search for one
1266 though. */
1268 if (GET_CODE (pat) == SET
1269 && GET_CODE (SET_SRC (pat)) == UNSPEC
1270 && XINT (SET_SRC (pat), 1) == UNSPEC_FNSTSW)
1272 rtx dest = SET_DEST (pat);
1274 /* Search forward looking for the first use of this value.
1275 Stop at block boundaries. */
1276 while (insn != BB_END (current_block))
1278 insn = NEXT_INSN (insn);
1279 if (INSN_P (insn) && reg_mentioned_p (dest, insn))
1280 break;
1281 if (CALL_P (insn))
1282 return 0;
1285 /* We haven't found it. */
1286 if (insn == BB_END (current_block))
1287 return 0;
1289 /* So we've found the insn using this value. If it is anything
1290 other than sahf or the value does not die (meaning we'd have
1291 to search further), then we must give up. */
1292 pat = PATTERN (insn);
1293 if (GET_CODE (pat) != SET
1294 || GET_CODE (SET_SRC (pat)) != UNSPEC
1295 || XINT (SET_SRC (pat), 1) != UNSPEC_SAHF
1296 || ! dead_or_set_p (insn, dest))
1297 return 0;
1299 /* Now we are prepared to handle this as a normal cc0 setter. */
1300 insn = next_flags_user (insn);
1301 if (insn == NULL_RTX)
1302 return 0;
1303 pat = PATTERN (insn);
1306 if (swap_rtx_condition_1 (pat))
1308 int fail = 0;
1309 INSN_CODE (insn) = -1;
1310 if (recog_memoized (insn) == -1)
1311 fail = 1;
1312 /* In case the flags don't die here, recurse to try fix
1313 following user too. */
1314 else if (! dead_or_set_p (insn, ix86_flags_rtx))
1316 insn = next_flags_user (insn);
1317 if (!insn || !swap_rtx_condition (insn))
1318 fail = 1;
1320 if (fail)
1322 swap_rtx_condition_1 (pat);
1323 return 0;
1325 return 1;
1327 return 0;
1330 /* Handle a comparison. Special care needs to be taken to avoid
1331 causing comparisons that a 387 cannot do correctly, such as EQ.
1333 Also, a pop insn may need to be emitted. The 387 does have an
1334 `fcompp' insn that can pop two regs, but it is sometimes too expensive
1335 to do this - a `fcomp' followed by a `fstpl %st(0)' may be easier to
1336 set up. */
1338 static void
1339 compare_for_stack_reg (rtx_insn *insn, stack_ptr regstack,
1340 rtx pat_src, bool can_pop_second_op)
1342 rtx *src1, *src2;
1343 rtx src1_note, src2_note;
1345 src1 = get_true_reg (&XEXP (pat_src, 0));
1346 src2 = get_true_reg (&XEXP (pat_src, 1));
1348 /* ??? If fxch turns out to be cheaper than fstp, give priority to
1349 registers that die in this insn - move those to stack top first. */
1350 if ((! STACK_REG_P (*src1)
1351 || (STACK_REG_P (*src2)
1352 && get_hard_regnum (regstack, *src2) == FIRST_STACK_REG))
1353 && swap_rtx_condition (insn))
1355 std::swap (XEXP (pat_src, 0), XEXP (pat_src, 1));
1357 src1 = get_true_reg (&XEXP (pat_src, 0));
1358 src2 = get_true_reg (&XEXP (pat_src, 1));
1360 INSN_CODE (insn) = -1;
1363 /* We will fix any death note later. */
1365 src1_note = find_regno_note (insn, REG_DEAD, REGNO (*src1));
1367 if (STACK_REG_P (*src2))
1368 src2_note = find_regno_note (insn, REG_DEAD, REGNO (*src2));
1369 else
1370 src2_note = NULL_RTX;
1372 emit_swap_insn (insn, regstack, *src1);
1374 replace_reg (src1, FIRST_STACK_REG);
1376 if (STACK_REG_P (*src2))
1377 replace_reg (src2, get_hard_regnum (regstack, *src2));
1379 if (src1_note)
1381 if (*src2 == CONST0_RTX (GET_MODE (*src2)))
1383 /* This is `ftst' insn that can't pop register. */
1384 remove_regno_note (insn, REG_DEAD, REGNO (XEXP (src1_note, 0)));
1385 emit_pop_insn (insn, regstack, XEXP (src1_note, 0),
1386 EMIT_AFTER);
1388 else
1390 pop_stack (regstack, REGNO (XEXP (src1_note, 0)));
1391 replace_reg (&XEXP (src1_note, 0), FIRST_STACK_REG);
1395 /* If the second operand dies, handle that. But if the operands are
1396 the same stack register, don't bother, because only one death is
1397 needed, and it was just handled. */
1399 if (src2_note
1400 && ! (STACK_REG_P (*src1) && STACK_REG_P (*src2)
1401 && REGNO (*src1) == REGNO (*src2)))
1403 /* As a special case, two regs may die in this insn if src2 is
1404 next to top of stack and the top of stack also dies. Since
1405 we have already popped src1, "next to top of stack" is really
1406 at top (FIRST_STACK_REG) now. */
1408 if (get_hard_regnum (regstack, XEXP (src2_note, 0)) == FIRST_STACK_REG
1409 && src1_note && can_pop_second_op)
1411 pop_stack (regstack, REGNO (XEXP (src2_note, 0)));
1412 replace_reg (&XEXP (src2_note, 0), FIRST_STACK_REG + 1);
1414 else
1416 /* The 386 can only represent death of the first operand in
1417 the case handled above. In all other cases, emit a separate
1418 pop and remove the death note from here. */
1419 remove_regno_note (insn, REG_DEAD, REGNO (XEXP (src2_note, 0)));
1420 emit_pop_insn (insn, regstack, XEXP (src2_note, 0),
1421 EMIT_AFTER);
1426 /* Substitute hardware stack regs in debug insn INSN, using stack
1427 layout REGSTACK. If we can't find a hardware stack reg for any of
1428 the REGs in it, reset the debug insn. */
1430 static void
1431 subst_all_stack_regs_in_debug_insn (rtx_insn *insn, struct stack_def *regstack)
1433 subrtx_ptr_iterator::array_type array;
1434 FOR_EACH_SUBRTX_PTR (iter, array, &INSN_VAR_LOCATION_LOC (insn), NONCONST)
1436 rtx *loc = *iter;
1437 rtx x = *loc;
1438 if (STACK_REG_P (x))
1440 int hard_regno = get_hard_regnum (regstack, x);
1442 /* If we can't find an active register, reset this debug insn. */
1443 if (hard_regno == -1)
1445 INSN_VAR_LOCATION_LOC (insn) = gen_rtx_UNKNOWN_VAR_LOC ();
1446 return;
1449 gcc_assert (hard_regno >= FIRST_STACK_REG);
1450 replace_reg (loc, hard_regno);
1451 iter.skip_subrtxes ();
1456 /* Substitute new registers in PAT, which is part of INSN. REGSTACK
1457 is the current register layout. Return whether a control flow insn
1458 was deleted in the process. */
1460 static bool
1461 subst_stack_regs_pat (rtx_insn *insn, stack_ptr regstack, rtx pat)
1463 rtx *dest, *src;
1464 bool control_flow_insn_deleted = false;
1466 switch (GET_CODE (pat))
1468 case USE:
1469 /* Deaths in USE insns can happen in non optimizing compilation.
1470 Handle them by popping the dying register. */
1471 src = get_true_reg (&XEXP (pat, 0));
1472 if (STACK_REG_P (*src)
1473 && find_regno_note (insn, REG_DEAD, REGNO (*src)))
1475 /* USEs are ignored for liveness information so USEs of dead
1476 register might happen. */
1477 if (TEST_HARD_REG_BIT (regstack->reg_set, REGNO (*src)))
1478 emit_pop_insn (insn, regstack, *src, EMIT_AFTER);
1479 return control_flow_insn_deleted;
1481 /* Uninitialized USE might happen for functions returning uninitialized
1482 value. We will properly initialize the USE on the edge to EXIT_BLOCK,
1483 so it is safe to ignore the use here. This is consistent with behavior
1484 of dataflow analyzer that ignores USE too. (This also imply that
1485 forcibly initializing the register to NaN here would lead to ICE later,
1486 since the REG_DEAD notes are not issued.) */
1487 break;
1489 case VAR_LOCATION:
1490 gcc_unreachable ();
1492 case CLOBBER:
1494 rtx note;
1496 dest = get_true_reg (&XEXP (pat, 0));
1497 if (STACK_REG_P (*dest))
1499 note = find_reg_note (insn, REG_DEAD, *dest);
1501 if (pat != PATTERN (insn))
1503 /* The fix_truncdi_1 pattern wants to be able to
1504 allocate its own scratch register. It does this by
1505 clobbering an fp reg so that it is assured of an
1506 empty reg-stack register. If the register is live,
1507 kill it now. Remove the DEAD/UNUSED note so we
1508 don't try to kill it later too.
1510 In reality the UNUSED note can be absent in some
1511 complicated cases when the register is reused for
1512 partially set variable. */
1514 if (note)
1515 emit_pop_insn (insn, regstack, *dest, EMIT_BEFORE);
1516 else
1517 note = find_reg_note (insn, REG_UNUSED, *dest);
1518 if (note)
1519 remove_note (insn, note);
1520 replace_reg (dest, FIRST_STACK_REG + 1);
1522 else
1524 /* A top-level clobber with no REG_DEAD, and no hard-regnum
1525 indicates an uninitialized value. Because reload removed
1526 all other clobbers, this must be due to a function
1527 returning without a value. Load up a NaN. */
1529 if (!note)
1531 rtx t = *dest;
1532 if (COMPLEX_MODE_P (GET_MODE (t)))
1534 rtx u = FP_MODE_REG (REGNO (t) + 1, SFmode);
1535 if (get_hard_regnum (regstack, u) == -1)
1537 rtx pat2 = gen_rtx_CLOBBER (VOIDmode, u);
1538 rtx_insn *insn2 = emit_insn_before (pat2, insn);
1539 control_flow_insn_deleted
1540 |= move_nan_for_stack_reg (insn2, regstack, u);
1543 if (get_hard_regnum (regstack, t) == -1)
1544 control_flow_insn_deleted
1545 |= move_nan_for_stack_reg (insn, regstack, t);
1549 break;
1552 case SET:
1554 rtx *src1 = (rtx *) 0, *src2;
1555 rtx src1_note, src2_note;
1556 rtx pat_src;
1558 dest = get_true_reg (&SET_DEST (pat));
1559 src = get_true_reg (&SET_SRC (pat));
1560 pat_src = SET_SRC (pat);
1562 /* See if this is a `movM' pattern, and handle elsewhere if so. */
1563 if (STACK_REG_P (*src)
1564 || (STACK_REG_P (*dest)
1565 && (REG_P (*src) || MEM_P (*src)
1566 || CONST_DOUBLE_P (*src))))
1568 control_flow_insn_deleted |= move_for_stack_reg (insn, regstack, pat);
1569 break;
1572 switch (GET_CODE (pat_src))
1574 case CALL:
1576 int count;
1577 for (count = REG_NREGS (*dest); --count >= 0;)
1579 regstack->reg[++regstack->top] = REGNO (*dest) + count;
1580 SET_HARD_REG_BIT (regstack->reg_set, REGNO (*dest) + count);
1583 replace_reg (dest, FIRST_STACK_REG);
1584 break;
1586 case REG:
1587 /* This is a `tstM2' case. */
1588 gcc_assert (*dest == cc0_rtx);
1589 src1 = src;
1591 /* Fall through. */
1593 case FLOAT_TRUNCATE:
1594 case SQRT:
1595 case ABS:
1596 case NEG:
1597 /* These insns only operate on the top of the stack. DEST might
1598 be cc0_rtx if we're processing a tstM pattern. Also, it's
1599 possible that the tstM case results in a REG_DEAD note on the
1600 source. */
1602 if (src1 == 0)
1603 src1 = get_true_reg (&XEXP (pat_src, 0));
1605 emit_swap_insn (insn, regstack, *src1);
1607 src1_note = find_regno_note (insn, REG_DEAD, REGNO (*src1));
1609 if (STACK_REG_P (*dest))
1610 replace_reg (dest, FIRST_STACK_REG);
1612 if (src1_note)
1614 replace_reg (&XEXP (src1_note, 0), FIRST_STACK_REG);
1615 regstack->top--;
1616 CLEAR_HARD_REG_BIT (regstack->reg_set, REGNO (*src1));
1619 replace_reg (src1, FIRST_STACK_REG);
1620 break;
1622 case MINUS:
1623 case DIV:
1624 /* On i386, reversed forms of subM3 and divM3 exist for
1625 MODE_FLOAT, so the same code that works for addM3 and mulM3
1626 can be used. */
1627 case MULT:
1628 case PLUS:
1629 /* These insns can accept the top of stack as a destination
1630 from a stack reg or mem, or can use the top of stack as a
1631 source and some other stack register (possibly top of stack)
1632 as a destination. */
1634 src1 = get_true_reg (&XEXP (pat_src, 0));
1635 src2 = get_true_reg (&XEXP (pat_src, 1));
1637 /* We will fix any death note later. */
1639 if (STACK_REG_P (*src1))
1640 src1_note = find_regno_note (insn, REG_DEAD, REGNO (*src1));
1641 else
1642 src1_note = NULL_RTX;
1643 if (STACK_REG_P (*src2))
1644 src2_note = find_regno_note (insn, REG_DEAD, REGNO (*src2));
1645 else
1646 src2_note = NULL_RTX;
1648 /* If either operand is not a stack register, then the dest
1649 must be top of stack. */
1651 if (! STACK_REG_P (*src1) || ! STACK_REG_P (*src2))
1652 emit_swap_insn (insn, regstack, *dest);
1653 else
1655 /* Both operands are REG. If neither operand is already
1656 at the top of stack, choose to make the one that is the
1657 dest the new top of stack. */
1659 int src1_hard_regnum, src2_hard_regnum;
1661 src1_hard_regnum = get_hard_regnum (regstack, *src1);
1662 src2_hard_regnum = get_hard_regnum (regstack, *src2);
1664 /* If the source is not live, this is yet another case of
1665 uninitialized variables. Load up a NaN instead. */
1666 if (src1_hard_regnum == -1)
1668 rtx pat2 = gen_rtx_CLOBBER (VOIDmode, *src1);
1669 rtx_insn *insn2 = emit_insn_before (pat2, insn);
1670 control_flow_insn_deleted
1671 |= move_nan_for_stack_reg (insn2, regstack, *src1);
1673 if (src2_hard_regnum == -1)
1675 rtx pat2 = gen_rtx_CLOBBER (VOIDmode, *src2);
1676 rtx_insn *insn2 = emit_insn_before (pat2, insn);
1677 control_flow_insn_deleted
1678 |= move_nan_for_stack_reg (insn2, regstack, *src2);
1681 if (src1_hard_regnum != FIRST_STACK_REG
1682 && src2_hard_regnum != FIRST_STACK_REG)
1683 emit_swap_insn (insn, regstack, *dest);
1686 if (STACK_REG_P (*src1))
1687 replace_reg (src1, get_hard_regnum (regstack, *src1));
1688 if (STACK_REG_P (*src2))
1689 replace_reg (src2, get_hard_regnum (regstack, *src2));
1691 if (src1_note)
1693 rtx src1_reg = XEXP (src1_note, 0);
1695 /* If the register that dies is at the top of stack, then
1696 the destination is somewhere else - merely substitute it.
1697 But if the reg that dies is not at top of stack, then
1698 move the top of stack to the dead reg, as though we had
1699 done the insn and then a store-with-pop. */
1701 if (REGNO (src1_reg) == regstack->reg[regstack->top])
1703 SET_HARD_REG_BIT (regstack->reg_set, REGNO (*dest));
1704 replace_reg (dest, get_hard_regnum (regstack, *dest));
1706 else
1708 int regno = get_hard_regnum (regstack, src1_reg);
1710 SET_HARD_REG_BIT (regstack->reg_set, REGNO (*dest));
1711 replace_reg (dest, regno);
1713 regstack->reg[regstack->top - (regno - FIRST_STACK_REG)]
1714 = regstack->reg[regstack->top];
1717 CLEAR_HARD_REG_BIT (regstack->reg_set,
1718 REGNO (XEXP (src1_note, 0)));
1719 replace_reg (&XEXP (src1_note, 0), FIRST_STACK_REG);
1720 regstack->top--;
1722 else if (src2_note)
1724 rtx src2_reg = XEXP (src2_note, 0);
1725 if (REGNO (src2_reg) == regstack->reg[regstack->top])
1727 SET_HARD_REG_BIT (regstack->reg_set, REGNO (*dest));
1728 replace_reg (dest, get_hard_regnum (regstack, *dest));
1730 else
1732 int regno = get_hard_regnum (regstack, src2_reg);
1734 SET_HARD_REG_BIT (regstack->reg_set, REGNO (*dest));
1735 replace_reg (dest, regno);
1737 regstack->reg[regstack->top - (regno - FIRST_STACK_REG)]
1738 = regstack->reg[regstack->top];
1741 CLEAR_HARD_REG_BIT (regstack->reg_set,
1742 REGNO (XEXP (src2_note, 0)));
1743 replace_reg (&XEXP (src2_note, 0), FIRST_STACK_REG);
1744 regstack->top--;
1746 else
1748 SET_HARD_REG_BIT (regstack->reg_set, REGNO (*dest));
1749 replace_reg (dest, get_hard_regnum (regstack, *dest));
1752 /* Keep operand 1 matching with destination. */
1753 if (COMMUTATIVE_ARITH_P (pat_src)
1754 && REG_P (*src1) && REG_P (*src2)
1755 && REGNO (*src1) != REGNO (*dest))
1757 int tmp = REGNO (*src1);
1758 replace_reg (src1, REGNO (*src2));
1759 replace_reg (src2, tmp);
1761 break;
1763 case UNSPEC:
1764 switch (XINT (pat_src, 1))
1766 case UNSPEC_FIST:
1767 case UNSPEC_FIST_ATOMIC:
1769 case UNSPEC_FIST_FLOOR:
1770 case UNSPEC_FIST_CEIL:
1772 /* These insns only operate on the top of the stack. */
1774 src1 = get_true_reg (&XVECEXP (pat_src, 0, 0));
1775 emit_swap_insn (insn, regstack, *src1);
1777 src1_note = find_regno_note (insn, REG_DEAD, REGNO (*src1));
1779 if (STACK_REG_P (*dest))
1780 replace_reg (dest, FIRST_STACK_REG);
1782 if (src1_note)
1784 replace_reg (&XEXP (src1_note, 0), FIRST_STACK_REG);
1785 regstack->top--;
1786 CLEAR_HARD_REG_BIT (regstack->reg_set, REGNO (*src1));
1789 replace_reg (src1, FIRST_STACK_REG);
1790 break;
1792 case UNSPEC_FXAM:
1794 /* This insn only operate on the top of the stack. */
1796 src1 = get_true_reg (&XVECEXP (pat_src, 0, 0));
1797 emit_swap_insn (insn, regstack, *src1);
1799 src1_note = find_regno_note (insn, REG_DEAD, REGNO (*src1));
1801 replace_reg (src1, FIRST_STACK_REG);
1803 if (src1_note)
1805 remove_regno_note (insn, REG_DEAD,
1806 REGNO (XEXP (src1_note, 0)));
1807 emit_pop_insn (insn, regstack, XEXP (src1_note, 0),
1808 EMIT_AFTER);
1811 break;
1813 case UNSPEC_SIN:
1814 case UNSPEC_COS:
1815 case UNSPEC_FRNDINT:
1816 case UNSPEC_F2XM1:
1818 case UNSPEC_FRNDINT_FLOOR:
1819 case UNSPEC_FRNDINT_CEIL:
1820 case UNSPEC_FRNDINT_TRUNC:
1821 case UNSPEC_FRNDINT_MASK_PM:
1823 /* Above insns operate on the top of the stack. */
1825 case UNSPEC_SINCOS_COS:
1826 case UNSPEC_XTRACT_FRACT:
1828 /* Above insns operate on the top two stack slots,
1829 first part of one input, double output insn. */
1831 src1 = get_true_reg (&XVECEXP (pat_src, 0, 0));
1833 emit_swap_insn (insn, regstack, *src1);
1835 /* Input should never die, it is replaced with output. */
1836 src1_note = find_regno_note (insn, REG_DEAD, REGNO (*src1));
1837 gcc_assert (!src1_note);
1839 if (STACK_REG_P (*dest))
1840 replace_reg (dest, FIRST_STACK_REG);
1842 replace_reg (src1, FIRST_STACK_REG);
1843 break;
1845 case UNSPEC_SINCOS_SIN:
1846 case UNSPEC_XTRACT_EXP:
1848 /* These insns operate on the top two stack slots,
1849 second part of one input, double output insn. */
1851 regstack->top++;
1852 /* FALLTHRU */
1854 case UNSPEC_TAN:
1856 /* For UNSPEC_TAN, regstack->top is already increased
1857 by inherent load of constant 1.0. */
1859 /* Output value is generated in the second stack slot.
1860 Move current value from second slot to the top. */
1861 regstack->reg[regstack->top]
1862 = regstack->reg[regstack->top - 1];
1864 gcc_assert (STACK_REG_P (*dest));
1866 regstack->reg[regstack->top - 1] = REGNO (*dest);
1867 SET_HARD_REG_BIT (regstack->reg_set, REGNO (*dest));
1868 replace_reg (dest, FIRST_STACK_REG + 1);
1870 src1 = get_true_reg (&XVECEXP (pat_src, 0, 0));
1872 replace_reg (src1, FIRST_STACK_REG);
1873 break;
1875 case UNSPEC_FPATAN:
1876 case UNSPEC_FYL2X:
1877 case UNSPEC_FYL2XP1:
1878 /* These insns operate on the top two stack slots. */
1880 src1 = get_true_reg (&XVECEXP (pat_src, 0, 0));
1881 src2 = get_true_reg (&XVECEXP (pat_src, 0, 1));
1883 src1_note = find_regno_note (insn, REG_DEAD, REGNO (*src1));
1884 src2_note = find_regno_note (insn, REG_DEAD, REGNO (*src2));
1886 swap_to_top (insn, regstack, *src1, *src2);
1888 replace_reg (src1, FIRST_STACK_REG);
1889 replace_reg (src2, FIRST_STACK_REG + 1);
1891 if (src1_note)
1892 replace_reg (&XEXP (src1_note, 0), FIRST_STACK_REG);
1893 if (src2_note)
1894 replace_reg (&XEXP (src2_note, 0), FIRST_STACK_REG + 1);
1896 /* Pop both input operands from the stack. */
1897 CLEAR_HARD_REG_BIT (regstack->reg_set,
1898 regstack->reg[regstack->top]);
1899 CLEAR_HARD_REG_BIT (regstack->reg_set,
1900 regstack->reg[regstack->top - 1]);
1901 regstack->top -= 2;
1903 /* Push the result back onto the stack. */
1904 regstack->reg[++regstack->top] = REGNO (*dest);
1905 SET_HARD_REG_BIT (regstack->reg_set, REGNO (*dest));
1906 replace_reg (dest, FIRST_STACK_REG);
1907 break;
1909 case UNSPEC_FSCALE_FRACT:
1910 case UNSPEC_FPREM_F:
1911 case UNSPEC_FPREM1_F:
1912 /* These insns operate on the top two stack slots,
1913 first part of double input, double output insn. */
1915 src1 = get_true_reg (&XVECEXP (pat_src, 0, 0));
1916 src2 = get_true_reg (&XVECEXP (pat_src, 0, 1));
1918 src1_note = find_regno_note (insn, REG_DEAD, REGNO (*src1));
1919 src2_note = find_regno_note (insn, REG_DEAD, REGNO (*src2));
1921 /* Inputs should never die, they are
1922 replaced with outputs. */
1923 gcc_assert (!src1_note);
1924 gcc_assert (!src2_note);
1926 swap_to_top (insn, regstack, *src1, *src2);
1928 /* Push the result back onto stack. Empty stack slot
1929 will be filled in second part of insn. */
1930 if (STACK_REG_P (*dest))
1932 regstack->reg[regstack->top] = REGNO (*dest);
1933 SET_HARD_REG_BIT (regstack->reg_set, REGNO (*dest));
1934 replace_reg (dest, FIRST_STACK_REG);
1937 replace_reg (src1, FIRST_STACK_REG);
1938 replace_reg (src2, FIRST_STACK_REG + 1);
1939 break;
1941 case UNSPEC_FSCALE_EXP:
1942 case UNSPEC_FPREM_U:
1943 case UNSPEC_FPREM1_U:
1944 /* These insns operate on the top two stack slots,
1945 second part of double input, double output insn. */
1947 src1 = get_true_reg (&XVECEXP (pat_src, 0, 0));
1948 src2 = get_true_reg (&XVECEXP (pat_src, 0, 1));
1950 /* Push the result back onto stack. Fill empty slot from
1951 first part of insn and fix top of stack pointer. */
1952 if (STACK_REG_P (*dest))
1954 regstack->reg[regstack->top - 1] = REGNO (*dest);
1955 SET_HARD_REG_BIT (regstack->reg_set, REGNO (*dest));
1956 replace_reg (dest, FIRST_STACK_REG + 1);
1959 replace_reg (src1, FIRST_STACK_REG);
1960 replace_reg (src2, FIRST_STACK_REG + 1);
1961 break;
1963 case UNSPEC_C2_FLAG:
1964 /* This insn operates on the top two stack slots,
1965 third part of C2 setting double input insn. */
1967 src1 = get_true_reg (&XVECEXP (pat_src, 0, 0));
1968 src2 = get_true_reg (&XVECEXP (pat_src, 0, 1));
1970 replace_reg (src1, FIRST_STACK_REG);
1971 replace_reg (src2, FIRST_STACK_REG + 1);
1972 break;
1974 case UNSPEC_FNSTSW:
1975 /* Combined fcomp+fnstsw generated for doing well with
1976 CSE. When optimizing this would have been broken
1977 up before now. */
1979 pat_src = XVECEXP (pat_src, 0, 0);
1980 if (GET_CODE (pat_src) == COMPARE)
1981 goto do_compare;
1983 /* Fall through. */
1985 case UNSPEC_NOTRAP:
1987 pat_src = XVECEXP (pat_src, 0, 0);
1988 gcc_assert (GET_CODE (pat_src) == COMPARE);
1989 goto do_compare;
1991 default:
1992 gcc_unreachable ();
1994 break;
1996 case COMPARE:
1997 do_compare:
1998 /* `fcomi' insn can't pop two regs. */
1999 compare_for_stack_reg (insn, regstack, pat_src,
2000 REGNO (*dest) != FLAGS_REG);
2001 break;
2003 case IF_THEN_ELSE:
2004 /* This insn requires the top of stack to be the destination. */
2006 src1 = get_true_reg (&XEXP (pat_src, 1));
2007 src2 = get_true_reg (&XEXP (pat_src, 2));
2009 src1_note = find_regno_note (insn, REG_DEAD, REGNO (*src1));
2010 src2_note = find_regno_note (insn, REG_DEAD, REGNO (*src2));
2012 /* If the comparison operator is an FP comparison operator,
2013 it is handled correctly by compare_for_stack_reg () who
2014 will move the destination to the top of stack. But if the
2015 comparison operator is not an FP comparison operator, we
2016 have to handle it here. */
2017 if (get_hard_regnum (regstack, *dest) >= FIRST_STACK_REG
2018 && REGNO (*dest) != regstack->reg[regstack->top])
2020 /* In case one of operands is the top of stack and the operands
2021 dies, it is safe to make it the destination operand by
2022 reversing the direction of cmove and avoid fxch. */
2023 if ((REGNO (*src1) == regstack->reg[regstack->top]
2024 && src1_note)
2025 || (REGNO (*src2) == regstack->reg[regstack->top]
2026 && src2_note))
2028 int idx1 = (get_hard_regnum (regstack, *src1)
2029 - FIRST_STACK_REG);
2030 int idx2 = (get_hard_regnum (regstack, *src2)
2031 - FIRST_STACK_REG);
2033 /* Make reg-stack believe that the operands are already
2034 swapped on the stack */
2035 regstack->reg[regstack->top - idx1] = REGNO (*src2);
2036 regstack->reg[regstack->top - idx2] = REGNO (*src1);
2038 /* Reverse condition to compensate the operand swap.
2039 i386 do have comparison always reversible. */
2040 PUT_CODE (XEXP (pat_src, 0),
2041 reversed_comparison_code (XEXP (pat_src, 0), insn));
2043 else
2044 emit_swap_insn (insn, regstack, *dest);
2048 rtx src_note [3];
2049 int i;
2051 src_note[0] = 0;
2052 src_note[1] = src1_note;
2053 src_note[2] = src2_note;
2055 if (STACK_REG_P (*src1))
2056 replace_reg (src1, get_hard_regnum (regstack, *src1));
2057 if (STACK_REG_P (*src2))
2058 replace_reg (src2, get_hard_regnum (regstack, *src2));
2060 for (i = 1; i <= 2; i++)
2061 if (src_note [i])
2063 int regno = REGNO (XEXP (src_note[i], 0));
2065 /* If the register that dies is not at the top of
2066 stack, then move the top of stack to the dead reg.
2067 Top of stack should never die, as it is the
2068 destination. */
2069 gcc_assert (regno != regstack->reg[regstack->top]);
2070 remove_regno_note (insn, REG_DEAD, regno);
2071 emit_pop_insn (insn, regstack, XEXP (src_note[i], 0),
2072 EMIT_AFTER);
2076 /* Make dest the top of stack. Add dest to regstack if
2077 not present. */
2078 if (get_hard_regnum (regstack, *dest) < FIRST_STACK_REG)
2079 regstack->reg[++regstack->top] = REGNO (*dest);
2080 SET_HARD_REG_BIT (regstack->reg_set, REGNO (*dest));
2081 replace_reg (dest, FIRST_STACK_REG);
2082 break;
2084 default:
2085 gcc_unreachable ();
2087 break;
2090 default:
2091 break;
2094 return control_flow_insn_deleted;
2097 /* Substitute hard regnums for any stack regs in INSN, which has
2098 N_INPUTS inputs and N_OUTPUTS outputs. REGSTACK is the stack info
2099 before the insn, and is updated with changes made here.
2101 There are several requirements and assumptions about the use of
2102 stack-like regs in asm statements. These rules are enforced by
2103 record_asm_stack_regs; see comments there for details. Any
2104 asm_operands left in the RTL at this point may be assume to meet the
2105 requirements, since record_asm_stack_regs removes any problem asm. */
2107 static void
2108 subst_asm_stack_regs (rtx_insn *insn, stack_ptr regstack)
2110 rtx body = PATTERN (insn);
2112 rtx *note_reg; /* Array of note contents */
2113 rtx **note_loc; /* Address of REG field of each note */
2114 enum reg_note *note_kind; /* The type of each note */
2116 rtx *clobber_reg = 0;
2117 rtx **clobber_loc = 0;
2119 struct stack_def temp_stack;
2120 int n_notes;
2121 int n_clobbers;
2122 rtx note;
2123 int i;
2124 int n_inputs, n_outputs;
2126 if (! check_asm_stack_operands (insn))
2127 return;
2129 /* Find out what the constraints required. If no constraint
2130 alternative matches, that is a compiler bug: we should have caught
2131 such an insn in check_asm_stack_operands. */
2132 extract_constrain_insn (insn);
2134 preprocess_constraints (insn);
2135 const operand_alternative *op_alt = which_op_alt ();
2137 get_asm_operands_in_out (body, &n_outputs, &n_inputs);
2139 /* Strip SUBREGs here to make the following code simpler. */
2140 for (i = 0; i < recog_data.n_operands; i++)
2141 if (GET_CODE (recog_data.operand[i]) == SUBREG
2142 && REG_P (SUBREG_REG (recog_data.operand[i])))
2144 recog_data.operand_loc[i] = & SUBREG_REG (recog_data.operand[i]);
2145 recog_data.operand[i] = SUBREG_REG (recog_data.operand[i]);
2148 /* Set up NOTE_REG, NOTE_LOC and NOTE_KIND. */
2150 for (i = 0, note = REG_NOTES (insn); note; note = XEXP (note, 1))
2151 i++;
2153 note_reg = XALLOCAVEC (rtx, i);
2154 note_loc = XALLOCAVEC (rtx *, i);
2155 note_kind = XALLOCAVEC (enum reg_note, i);
2157 n_notes = 0;
2158 for (note = REG_NOTES (insn); note; note = XEXP (note, 1))
2160 if (GET_CODE (note) != EXPR_LIST)
2161 continue;
2162 rtx reg = XEXP (note, 0);
2163 rtx *loc = & XEXP (note, 0);
2165 if (GET_CODE (reg) == SUBREG && REG_P (SUBREG_REG (reg)))
2167 loc = & SUBREG_REG (reg);
2168 reg = SUBREG_REG (reg);
2171 if (STACK_REG_P (reg)
2172 && (REG_NOTE_KIND (note) == REG_DEAD
2173 || REG_NOTE_KIND (note) == REG_UNUSED))
2175 note_reg[n_notes] = reg;
2176 note_loc[n_notes] = loc;
2177 note_kind[n_notes] = REG_NOTE_KIND (note);
2178 n_notes++;
2182 /* Set up CLOBBER_REG and CLOBBER_LOC. */
2184 n_clobbers = 0;
2186 if (GET_CODE (body) == PARALLEL)
2188 clobber_reg = XALLOCAVEC (rtx, XVECLEN (body, 0));
2189 clobber_loc = XALLOCAVEC (rtx *, XVECLEN (body, 0));
2191 for (i = 0; i < XVECLEN (body, 0); i++)
2192 if (GET_CODE (XVECEXP (body, 0, i)) == CLOBBER)
2194 rtx clobber = XVECEXP (body, 0, i);
2195 rtx reg = XEXP (clobber, 0);
2196 rtx *loc = & XEXP (clobber, 0);
2198 if (GET_CODE (reg) == SUBREG && REG_P (SUBREG_REG (reg)))
2200 loc = & SUBREG_REG (reg);
2201 reg = SUBREG_REG (reg);
2204 if (STACK_REG_P (reg))
2206 clobber_reg[n_clobbers] = reg;
2207 clobber_loc[n_clobbers] = loc;
2208 n_clobbers++;
2213 temp_stack = *regstack;
2215 /* Put the input regs into the desired place in TEMP_STACK. */
2217 for (i = n_outputs; i < n_outputs + n_inputs; i++)
2218 if (STACK_REG_P (recog_data.operand[i])
2219 && reg_class_subset_p (op_alt[i].cl, FLOAT_REGS)
2220 && op_alt[i].cl != FLOAT_REGS)
2222 /* If an operand needs to be in a particular reg in
2223 FLOAT_REGS, the constraint was either 't' or 'u'. Since
2224 these constraints are for single register classes, and
2225 reload guaranteed that operand[i] is already in that class,
2226 we can just use REGNO (recog_data.operand[i]) to know which
2227 actual reg this operand needs to be in. */
2229 int regno = get_hard_regnum (&temp_stack, recog_data.operand[i]);
2231 gcc_assert (regno >= 0);
2233 if ((unsigned int) regno != REGNO (recog_data.operand[i]))
2235 /* recog_data.operand[i] is not in the right place. Find
2236 it and swap it with whatever is already in I's place.
2237 K is where recog_data.operand[i] is now. J is where it
2238 should be. */
2239 int j, k;
2241 k = temp_stack.top - (regno - FIRST_STACK_REG);
2242 j = (temp_stack.top
2243 - (REGNO (recog_data.operand[i]) - FIRST_STACK_REG));
2245 std::swap (temp_stack.reg[j], temp_stack.reg[k]);
2249 /* Emit insns before INSN to make sure the reg-stack is in the right
2250 order. */
2252 change_stack (insn, regstack, &temp_stack, EMIT_BEFORE);
2254 /* Make the needed input register substitutions. Do death notes and
2255 clobbers too, because these are for inputs, not outputs. */
2257 for (i = n_outputs; i < n_outputs + n_inputs; i++)
2258 if (STACK_REG_P (recog_data.operand[i]))
2260 int regnum = get_hard_regnum (regstack, recog_data.operand[i]);
2262 gcc_assert (regnum >= 0);
2264 replace_reg (recog_data.operand_loc[i], regnum);
2267 for (i = 0; i < n_notes; i++)
2268 if (note_kind[i] == REG_DEAD)
2270 int regnum = get_hard_regnum (regstack, note_reg[i]);
2272 gcc_assert (regnum >= 0);
2274 replace_reg (note_loc[i], regnum);
2277 for (i = 0; i < n_clobbers; i++)
2279 /* It's OK for a CLOBBER to reference a reg that is not live.
2280 Don't try to replace it in that case. */
2281 int regnum = get_hard_regnum (regstack, clobber_reg[i]);
2283 if (regnum >= 0)
2284 replace_reg (clobber_loc[i], regnum);
2287 /* Now remove from REGSTACK any inputs that the asm implicitly popped. */
2289 for (i = n_outputs; i < n_outputs + n_inputs; i++)
2290 if (STACK_REG_P (recog_data.operand[i]))
2292 /* An input reg is implicitly popped if it is tied to an
2293 output, or if there is a CLOBBER for it. */
2294 int j;
2296 for (j = 0; j < n_clobbers; j++)
2297 if (operands_match_p (clobber_reg[j], recog_data.operand[i]))
2298 break;
2300 if (j < n_clobbers || op_alt[i].matches >= 0)
2302 /* recog_data.operand[i] might not be at the top of stack.
2303 But that's OK, because all we need to do is pop the
2304 right number of regs off of the top of the reg-stack.
2305 record_asm_stack_regs guaranteed that all implicitly
2306 popped regs were grouped at the top of the reg-stack. */
2308 CLEAR_HARD_REG_BIT (regstack->reg_set,
2309 regstack->reg[regstack->top]);
2310 regstack->top--;
2314 /* Now add to REGSTACK any outputs that the asm implicitly pushed.
2315 Note that there isn't any need to substitute register numbers.
2316 ??? Explain why this is true. */
2318 for (i = LAST_STACK_REG; i >= FIRST_STACK_REG; i--)
2320 /* See if there is an output for this hard reg. */
2321 int j;
2323 for (j = 0; j < n_outputs; j++)
2324 if (STACK_REG_P (recog_data.operand[j])
2325 && REGNO (recog_data.operand[j]) == (unsigned) i)
2327 regstack->reg[++regstack->top] = i;
2328 SET_HARD_REG_BIT (regstack->reg_set, i);
2329 break;
2333 /* Now emit a pop insn for any REG_UNUSED output, or any REG_DEAD
2334 input that the asm didn't implicitly pop. If the asm didn't
2335 implicitly pop an input reg, that reg will still be live.
2337 Note that we can't use find_regno_note here: the register numbers
2338 in the death notes have already been substituted. */
2340 for (i = 0; i < n_outputs; i++)
2341 if (STACK_REG_P (recog_data.operand[i]))
2343 int j;
2345 for (j = 0; j < n_notes; j++)
2346 if (REGNO (recog_data.operand[i]) == REGNO (note_reg[j])
2347 && note_kind[j] == REG_UNUSED)
2349 insn = emit_pop_insn (insn, regstack, recog_data.operand[i],
2350 EMIT_AFTER);
2351 break;
2355 for (i = n_outputs; i < n_outputs + n_inputs; i++)
2356 if (STACK_REG_P (recog_data.operand[i]))
2358 int j;
2360 for (j = 0; j < n_notes; j++)
2361 if (REGNO (recog_data.operand[i]) == REGNO (note_reg[j])
2362 && note_kind[j] == REG_DEAD
2363 && TEST_HARD_REG_BIT (regstack->reg_set,
2364 REGNO (recog_data.operand[i])))
2366 insn = emit_pop_insn (insn, regstack, recog_data.operand[i],
2367 EMIT_AFTER);
2368 break;
2373 /* Substitute stack hard reg numbers for stack virtual registers in
2374 INSN. Non-stack register numbers are not changed. REGSTACK is the
2375 current stack content. Insns may be emitted as needed to arrange the
2376 stack for the 387 based on the contents of the insn. Return whether
2377 a control flow insn was deleted in the process. */
2379 static bool
2380 subst_stack_regs (rtx_insn *insn, stack_ptr regstack)
2382 rtx *note_link, note;
2383 bool control_flow_insn_deleted = false;
2384 int i;
2386 if (CALL_P (insn))
2388 int top = regstack->top;
2390 /* If there are any floating point parameters to be passed in
2391 registers for this call, make sure they are in the right
2392 order. */
2394 if (top >= 0)
2396 straighten_stack (insn, regstack);
2398 /* Now mark the arguments as dead after the call. */
2400 while (regstack->top >= 0)
2402 CLEAR_HARD_REG_BIT (regstack->reg_set, FIRST_STACK_REG + regstack->top);
2403 regstack->top--;
2408 /* Do the actual substitution if any stack regs are mentioned.
2409 Since we only record whether entire insn mentions stack regs, and
2410 subst_stack_regs_pat only works for patterns that contain stack regs,
2411 we must check each pattern in a parallel here. A call_value_pop could
2412 fail otherwise. */
2414 if (stack_regs_mentioned (insn))
2416 int n_operands = asm_noperands (PATTERN (insn));
2417 if (n_operands >= 0)
2419 /* This insn is an `asm' with operands. Decode the operands,
2420 decide how many are inputs, and do register substitution.
2421 Any REG_UNUSED notes will be handled by subst_asm_stack_regs. */
2423 subst_asm_stack_regs (insn, regstack);
2424 return control_flow_insn_deleted;
2427 if (GET_CODE (PATTERN (insn)) == PARALLEL)
2428 for (i = 0; i < XVECLEN (PATTERN (insn), 0); i++)
2430 if (stack_regs_mentioned_p (XVECEXP (PATTERN (insn), 0, i)))
2432 if (GET_CODE (XVECEXP (PATTERN (insn), 0, i)) == CLOBBER)
2433 XVECEXP (PATTERN (insn), 0, i)
2434 = shallow_copy_rtx (XVECEXP (PATTERN (insn), 0, i));
2435 control_flow_insn_deleted
2436 |= subst_stack_regs_pat (insn, regstack,
2437 XVECEXP (PATTERN (insn), 0, i));
2440 else
2441 control_flow_insn_deleted
2442 |= subst_stack_regs_pat (insn, regstack, PATTERN (insn));
2445 /* subst_stack_regs_pat may have deleted a no-op insn. If so, any
2446 REG_UNUSED will already have been dealt with, so just return. */
2448 if (NOTE_P (insn) || insn->deleted ())
2449 return control_flow_insn_deleted;
2451 /* If this a noreturn call, we can't insert pop insns after it.
2452 Instead, reset the stack state to empty. */
2453 if (CALL_P (insn)
2454 && find_reg_note (insn, REG_NORETURN, NULL))
2456 regstack->top = -1;
2457 CLEAR_HARD_REG_SET (regstack->reg_set);
2458 return control_flow_insn_deleted;
2461 /* If there is a REG_UNUSED note on a stack register on this insn,
2462 the indicated reg must be popped. The REG_UNUSED note is removed,
2463 since the form of the newly emitted pop insn references the reg,
2464 making it no longer `unset'. */
2466 note_link = &REG_NOTES (insn);
2467 for (note = *note_link; note; note = XEXP (note, 1))
2468 if (REG_NOTE_KIND (note) == REG_UNUSED && STACK_REG_P (XEXP (note, 0)))
2470 *note_link = XEXP (note, 1);
2471 insn = emit_pop_insn (insn, regstack, XEXP (note, 0), EMIT_AFTER);
2473 else
2474 note_link = &XEXP (note, 1);
2476 return control_flow_insn_deleted;
2479 /* Change the organization of the stack so that it fits a new basic
2480 block. Some registers might have to be popped, but there can never be
2481 a register live in the new block that is not now live.
2483 Insert any needed insns before or after INSN, as indicated by
2484 WHERE. OLD is the original stack layout, and NEW is the desired
2485 form. OLD is updated to reflect the code emitted, i.e., it will be
2486 the same as NEW upon return.
2488 This function will not preserve block_end[]. But that information
2489 is no longer needed once this has executed. */
2491 static void
2492 change_stack (rtx_insn *insn, stack_ptr old, stack_ptr new_stack,
2493 enum emit_where where)
2495 int reg;
2496 machine_mode raw_mode = reg_raw_mode[FIRST_STACK_REG];
2497 rtx_insn *update_end = NULL;
2498 int i;
2500 /* Stack adjustments for the first insn in a block update the
2501 current_block's stack_in instead of inserting insns directly.
2502 compensate_edges will add the necessary code later. */
2503 if (current_block
2504 && starting_stack_p
2505 && where == EMIT_BEFORE)
2507 BLOCK_INFO (current_block)->stack_in = *new_stack;
2508 starting_stack_p = false;
2509 *old = *new_stack;
2510 return;
2513 /* We will be inserting new insns "backwards". If we are to insert
2514 after INSN, find the next insn, and insert before it. */
2516 if (where == EMIT_AFTER)
2518 if (current_block && BB_END (current_block) == insn)
2519 update_end = insn;
2520 insn = NEXT_INSN (insn);
2523 /* Initialize partially dead variables. */
2524 for (i = FIRST_STACK_REG; i < LAST_STACK_REG + 1; i++)
2525 if (TEST_HARD_REG_BIT (new_stack->reg_set, i)
2526 && !TEST_HARD_REG_BIT (old->reg_set, i))
2528 old->reg[++old->top] = i;
2529 SET_HARD_REG_BIT (old->reg_set, i);
2530 emit_insn_before (gen_rtx_SET (FP_MODE_REG (i, SFmode), not_a_num),
2531 insn);
2534 /* Pop any registers that are not needed in the new block. */
2536 /* If the destination block's stack already has a specified layout
2537 and contains two or more registers, use a more intelligent algorithm
2538 to pop registers that minimizes the number of fxchs below. */
2539 if (new_stack->top > 0)
2541 bool slots[REG_STACK_SIZE];
2542 int pops[REG_STACK_SIZE];
2543 int next, dest, topsrc;
2545 /* First pass to determine the free slots. */
2546 for (reg = 0; reg <= new_stack->top; reg++)
2547 slots[reg] = TEST_HARD_REG_BIT (new_stack->reg_set, old->reg[reg]);
2549 /* Second pass to allocate preferred slots. */
2550 topsrc = -1;
2551 for (reg = old->top; reg > new_stack->top; reg--)
2552 if (TEST_HARD_REG_BIT (new_stack->reg_set, old->reg[reg]))
2554 dest = -1;
2555 for (next = 0; next <= new_stack->top; next++)
2556 if (!slots[next] && new_stack->reg[next] == old->reg[reg])
2558 /* If this is a preference for the new top of stack, record
2559 the fact by remembering it's old->reg in topsrc. */
2560 if (next == new_stack->top)
2561 topsrc = reg;
2562 slots[next] = true;
2563 dest = next;
2564 break;
2566 pops[reg] = dest;
2568 else
2569 pops[reg] = reg;
2571 /* Intentionally, avoid placing the top of stack in it's correct
2572 location, if we still need to permute the stack below and we
2573 can usefully place it somewhere else. This is the case if any
2574 slot is still unallocated, in which case we should place the
2575 top of stack there. */
2576 if (topsrc != -1)
2577 for (reg = 0; reg < new_stack->top; reg++)
2578 if (!slots[reg])
2580 pops[topsrc] = reg;
2581 slots[new_stack->top] = false;
2582 slots[reg] = true;
2583 break;
2586 /* Third pass allocates remaining slots and emits pop insns. */
2587 next = new_stack->top;
2588 for (reg = old->top; reg > new_stack->top; reg--)
2590 dest = pops[reg];
2591 if (dest == -1)
2593 /* Find next free slot. */
2594 while (slots[next])
2595 next--;
2596 dest = next--;
2598 emit_pop_insn (insn, old, FP_MODE_REG (old->reg[dest], raw_mode),
2599 EMIT_BEFORE);
2602 else
2604 /* The following loop attempts to maximize the number of times we
2605 pop the top of the stack, as this permits the use of the faster
2606 ffreep instruction on platforms that support it. */
2607 int live, next;
2609 live = 0;
2610 for (reg = 0; reg <= old->top; reg++)
2611 if (TEST_HARD_REG_BIT (new_stack->reg_set, old->reg[reg]))
2612 live++;
2614 next = live;
2615 while (old->top >= live)
2616 if (TEST_HARD_REG_BIT (new_stack->reg_set, old->reg[old->top]))
2618 while (TEST_HARD_REG_BIT (new_stack->reg_set, old->reg[next]))
2619 next--;
2620 emit_pop_insn (insn, old, FP_MODE_REG (old->reg[next], raw_mode),
2621 EMIT_BEFORE);
2623 else
2624 emit_pop_insn (insn, old, FP_MODE_REG (old->reg[old->top], raw_mode),
2625 EMIT_BEFORE);
2628 if (new_stack->top == -2)
2630 /* If the new block has never been processed, then it can inherit
2631 the old stack order. */
2633 new_stack->top = old->top;
2634 memcpy (new_stack->reg, old->reg, sizeof (new_stack->reg));
2636 else
2638 /* This block has been entered before, and we must match the
2639 previously selected stack order. */
2641 /* By now, the only difference should be the order of the stack,
2642 not their depth or liveliness. */
2644 gcc_assert (hard_reg_set_equal_p (old->reg_set, new_stack->reg_set));
2645 gcc_assert (old->top == new_stack->top);
2647 /* If the stack is not empty (new_stack->top != -1), loop here emitting
2648 swaps until the stack is correct.
2650 The worst case number of swaps emitted is N + 2, where N is the
2651 depth of the stack. In some cases, the reg at the top of
2652 stack may be correct, but swapped anyway in order to fix
2653 other regs. But since we never swap any other reg away from
2654 its correct slot, this algorithm will converge. */
2656 if (new_stack->top != -1)
2659 /* Swap the reg at top of stack into the position it is
2660 supposed to be in, until the correct top of stack appears. */
2662 while (old->reg[old->top] != new_stack->reg[new_stack->top])
2664 for (reg = new_stack->top; reg >= 0; reg--)
2665 if (new_stack->reg[reg] == old->reg[old->top])
2666 break;
2668 gcc_assert (reg != -1);
2670 emit_swap_insn (insn, old,
2671 FP_MODE_REG (old->reg[reg], raw_mode));
2674 /* See if any regs remain incorrect. If so, bring an
2675 incorrect reg to the top of stack, and let the while loop
2676 above fix it. */
2678 for (reg = new_stack->top; reg >= 0; reg--)
2679 if (new_stack->reg[reg] != old->reg[reg])
2681 emit_swap_insn (insn, old,
2682 FP_MODE_REG (old->reg[reg], raw_mode));
2683 break;
2685 } while (reg >= 0);
2687 /* At this point there must be no differences. */
2689 for (reg = old->top; reg >= 0; reg--)
2690 gcc_assert (old->reg[reg] == new_stack->reg[reg]);
2693 if (update_end)
2695 for (update_end = NEXT_INSN (update_end); update_end != insn;
2696 update_end = NEXT_INSN (update_end))
2698 set_block_for_insn (update_end, current_block);
2699 if (INSN_P (update_end))
2700 df_insn_rescan (update_end);
2702 BB_END (current_block) = PREV_INSN (insn);
2706 /* Print stack configuration. */
2708 static void
2709 print_stack (FILE *file, stack_ptr s)
2711 if (! file)
2712 return;
2714 if (s->top == -2)
2715 fprintf (file, "uninitialized\n");
2716 else if (s->top == -1)
2717 fprintf (file, "empty\n");
2718 else
2720 int i;
2721 fputs ("[ ", file);
2722 for (i = 0; i <= s->top; ++i)
2723 fprintf (file, "%d ", s->reg[i]);
2724 fputs ("]\n", file);
2728 /* This function was doing life analysis. We now let the regular live
2729 code do it's job, so we only need to check some extra invariants
2730 that reg-stack expects. Primary among these being that all registers
2731 are initialized before use.
2733 The function returns true when code was emitted to CFG edges and
2734 commit_edge_insertions needs to be called. */
2736 static int
2737 convert_regs_entry (void)
2739 int inserted = 0;
2740 edge e;
2741 edge_iterator ei;
2743 /* Load something into each stack register live at function entry.
2744 Such live registers can be caused by uninitialized variables or
2745 functions not returning values on all paths. In order to keep
2746 the push/pop code happy, and to not scrog the register stack, we
2747 must put something in these registers. Use a QNaN.
2749 Note that we are inserting converted code here. This code is
2750 never seen by the convert_regs pass. */
2752 FOR_EACH_EDGE (e, ei, ENTRY_BLOCK_PTR_FOR_FN (cfun)->succs)
2754 basic_block block = e->dest;
2755 block_info bi = BLOCK_INFO (block);
2756 int reg, top = -1;
2758 for (reg = LAST_STACK_REG; reg >= FIRST_STACK_REG; --reg)
2759 if (TEST_HARD_REG_BIT (bi->stack_in.reg_set, reg))
2761 rtx init;
2763 bi->stack_in.reg[++top] = reg;
2765 init = gen_rtx_SET (FP_MODE_REG (FIRST_STACK_REG, SFmode),
2766 not_a_num);
2767 insert_insn_on_edge (init, e);
2768 inserted = 1;
2771 bi->stack_in.top = top;
2774 return inserted;
2777 /* Construct the desired stack for function exit. This will either
2778 be `empty', or the function return value at top-of-stack. */
2780 static void
2781 convert_regs_exit (void)
2783 int value_reg_low, value_reg_high;
2784 stack_ptr output_stack;
2785 rtx retvalue;
2787 retvalue = stack_result (current_function_decl);
2788 value_reg_low = value_reg_high = -1;
2789 if (retvalue)
2791 value_reg_low = REGNO (retvalue);
2792 value_reg_high = END_REGNO (retvalue) - 1;
2795 output_stack = &BLOCK_INFO (EXIT_BLOCK_PTR_FOR_FN (cfun))->stack_in;
2796 if (value_reg_low == -1)
2797 output_stack->top = -1;
2798 else
2800 int reg;
2802 output_stack->top = value_reg_high - value_reg_low;
2803 for (reg = value_reg_low; reg <= value_reg_high; ++reg)
2805 output_stack->reg[value_reg_high - reg] = reg;
2806 SET_HARD_REG_BIT (output_stack->reg_set, reg);
2811 /* Copy the stack info from the end of edge E's source block to the
2812 start of E's destination block. */
2814 static void
2815 propagate_stack (edge e)
2817 stack_ptr src_stack = &BLOCK_INFO (e->src)->stack_out;
2818 stack_ptr dest_stack = &BLOCK_INFO (e->dest)->stack_in;
2819 int reg;
2821 /* Preserve the order of the original stack, but check whether
2822 any pops are needed. */
2823 dest_stack->top = -1;
2824 for (reg = 0; reg <= src_stack->top; ++reg)
2825 if (TEST_HARD_REG_BIT (dest_stack->reg_set, src_stack->reg[reg]))
2826 dest_stack->reg[++dest_stack->top] = src_stack->reg[reg];
2828 /* Push in any partially dead values. */
2829 for (reg = FIRST_STACK_REG; reg < LAST_STACK_REG + 1; reg++)
2830 if (TEST_HARD_REG_BIT (dest_stack->reg_set, reg)
2831 && !TEST_HARD_REG_BIT (src_stack->reg_set, reg))
2832 dest_stack->reg[++dest_stack->top] = reg;
2836 /* Adjust the stack of edge E's source block on exit to match the stack
2837 of it's target block upon input. The stack layouts of both blocks
2838 should have been defined by now. */
2840 static bool
2841 compensate_edge (edge e)
2843 basic_block source = e->src, target = e->dest;
2844 stack_ptr target_stack = &BLOCK_INFO (target)->stack_in;
2845 stack_ptr source_stack = &BLOCK_INFO (source)->stack_out;
2846 struct stack_def regstack;
2847 int reg;
2849 if (dump_file)
2850 fprintf (dump_file, "Edge %d->%d: ", source->index, target->index);
2852 gcc_assert (target_stack->top != -2);
2854 /* Check whether stacks are identical. */
2855 if (target_stack->top == source_stack->top)
2857 for (reg = target_stack->top; reg >= 0; --reg)
2858 if (target_stack->reg[reg] != source_stack->reg[reg])
2859 break;
2861 if (reg == -1)
2863 if (dump_file)
2864 fprintf (dump_file, "no changes needed\n");
2865 return false;
2869 if (dump_file)
2871 fprintf (dump_file, "correcting stack to ");
2872 print_stack (dump_file, target_stack);
2875 /* Abnormal calls may appear to have values live in st(0), but the
2876 abnormal return path will not have actually loaded the values. */
2877 if (e->flags & EDGE_ABNORMAL_CALL)
2879 /* Assert that the lifetimes are as we expect -- one value
2880 live at st(0) on the end of the source block, and no
2881 values live at the beginning of the destination block.
2882 For complex return values, we may have st(1) live as well. */
2883 gcc_assert (source_stack->top == 0 || source_stack->top == 1);
2884 gcc_assert (target_stack->top == -1);
2885 return false;
2888 /* Handle non-call EH edges specially. The normal return path have
2889 values in registers. These will be popped en masse by the unwind
2890 library. */
2891 if (e->flags & EDGE_EH)
2893 gcc_assert (target_stack->top == -1);
2894 return false;
2897 /* We don't support abnormal edges. Global takes care to
2898 avoid any live register across them, so we should never
2899 have to insert instructions on such edges. */
2900 gcc_assert (! (e->flags & EDGE_ABNORMAL));
2902 /* Make a copy of source_stack as change_stack is destructive. */
2903 regstack = *source_stack;
2905 /* It is better to output directly to the end of the block
2906 instead of to the edge, because emit_swap can do minimal
2907 insn scheduling. We can do this when there is only one
2908 edge out, and it is not abnormal. */
2909 if (EDGE_COUNT (source->succs) == 1)
2911 current_block = source;
2912 change_stack (BB_END (source), &regstack, target_stack,
2913 (JUMP_P (BB_END (source)) ? EMIT_BEFORE : EMIT_AFTER));
2915 else
2917 rtx_insn *seq;
2918 rtx_note *after;
2920 current_block = NULL;
2921 start_sequence ();
2923 /* ??? change_stack needs some point to emit insns after. */
2924 after = emit_note (NOTE_INSN_DELETED);
2926 change_stack (after, &regstack, target_stack, EMIT_BEFORE);
2928 seq = get_insns ();
2929 end_sequence ();
2931 insert_insn_on_edge (seq, e);
2932 return true;
2934 return false;
2937 /* Traverse all non-entry edges in the CFG, and emit the necessary
2938 edge compensation code to change the stack from stack_out of the
2939 source block to the stack_in of the destination block. */
2941 static bool
2942 compensate_edges (void)
2944 bool inserted = false;
2945 basic_block bb;
2947 starting_stack_p = false;
2949 FOR_EACH_BB_FN (bb, cfun)
2950 if (bb != ENTRY_BLOCK_PTR_FOR_FN (cfun))
2952 edge e;
2953 edge_iterator ei;
2955 FOR_EACH_EDGE (e, ei, bb->succs)
2956 inserted |= compensate_edge (e);
2958 return inserted;
2961 /* Select the better of two edges E1 and E2 to use to determine the
2962 stack layout for their shared destination basic block. This is
2963 typically the more frequently executed. The edge E1 may be NULL
2964 (in which case E2 is returned), but E2 is always non-NULL. */
2966 static edge
2967 better_edge (edge e1, edge e2)
2969 if (!e1)
2970 return e2;
2972 if (e1->count () > e2->count ())
2973 return e1;
2974 if (e1->count () < e2->count ())
2975 return e2;
2977 /* Prefer critical edges to minimize inserting compensation code on
2978 critical edges. */
2980 if (EDGE_CRITICAL_P (e1) != EDGE_CRITICAL_P (e2))
2981 return EDGE_CRITICAL_P (e1) ? e1 : e2;
2983 /* Avoid non-deterministic behavior. */
2984 return (e1->src->index < e2->src->index) ? e1 : e2;
2987 /* Convert stack register references in one block. Return true if the CFG
2988 has been modified in the process. */
2990 static bool
2991 convert_regs_1 (basic_block block)
2993 struct stack_def regstack;
2994 block_info bi = BLOCK_INFO (block);
2995 int reg;
2996 rtx_insn *insn, *next;
2997 bool control_flow_insn_deleted = false;
2998 bool cfg_altered = false;
2999 int debug_insns_with_starting_stack = 0;
3001 any_malformed_asm = false;
3003 /* Choose an initial stack layout, if one hasn't already been chosen. */
3004 if (bi->stack_in.top == -2)
3006 edge e, beste = NULL;
3007 edge_iterator ei;
3009 /* Select the best incoming edge (typically the most frequent) to
3010 use as a template for this basic block. */
3011 FOR_EACH_EDGE (e, ei, block->preds)
3012 if (BLOCK_INFO (e->src)->done)
3013 beste = better_edge (beste, e);
3015 if (beste)
3016 propagate_stack (beste);
3017 else
3019 /* No predecessors. Create an arbitrary input stack. */
3020 bi->stack_in.top = -1;
3021 for (reg = LAST_STACK_REG; reg >= FIRST_STACK_REG; --reg)
3022 if (TEST_HARD_REG_BIT (bi->stack_in.reg_set, reg))
3023 bi->stack_in.reg[++bi->stack_in.top] = reg;
3027 if (dump_file)
3029 fprintf (dump_file, "\nBasic block %d\nInput stack: ", block->index);
3030 print_stack (dump_file, &bi->stack_in);
3033 /* Process all insns in this block. Keep track of NEXT so that we
3034 don't process insns emitted while substituting in INSN. */
3035 current_block = block;
3036 next = BB_HEAD (block);
3037 regstack = bi->stack_in;
3038 starting_stack_p = true;
3042 insn = next;
3043 next = NEXT_INSN (insn);
3045 /* Ensure we have not missed a block boundary. */
3046 gcc_assert (next);
3047 if (insn == BB_END (block))
3048 next = NULL;
3050 /* Don't bother processing unless there is a stack reg
3051 mentioned or if it's a CALL_INSN. */
3052 if (DEBUG_BIND_INSN_P (insn))
3054 if (starting_stack_p)
3055 debug_insns_with_starting_stack++;
3056 else
3058 subst_all_stack_regs_in_debug_insn (insn, &regstack);
3060 /* Nothing must ever die at a debug insn. If something
3061 is referenced in it that becomes dead, it should have
3062 died before and the reference in the debug insn
3063 should have been removed so as to avoid changing code
3064 generation. */
3065 gcc_assert (!find_reg_note (insn, REG_DEAD, NULL));
3068 else if (stack_regs_mentioned (insn)
3069 || CALL_P (insn))
3071 if (dump_file)
3073 fprintf (dump_file, " insn %d input stack: ",
3074 INSN_UID (insn));
3075 print_stack (dump_file, &regstack);
3077 control_flow_insn_deleted |= subst_stack_regs (insn, &regstack);
3078 starting_stack_p = false;
3081 while (next);
3083 if (debug_insns_with_starting_stack)
3085 /* Since it's the first non-debug instruction that determines
3086 the stack requirements of the current basic block, we refrain
3087 from updating debug insns before it in the loop above, and
3088 fix them up here. */
3089 for (insn = BB_HEAD (block); debug_insns_with_starting_stack;
3090 insn = NEXT_INSN (insn))
3092 if (!DEBUG_BIND_INSN_P (insn))
3093 continue;
3095 debug_insns_with_starting_stack--;
3096 subst_all_stack_regs_in_debug_insn (insn, &bi->stack_in);
3100 if (dump_file)
3102 fprintf (dump_file, "Expected live registers [");
3103 for (reg = FIRST_STACK_REG; reg <= LAST_STACK_REG; ++reg)
3104 if (TEST_HARD_REG_BIT (bi->out_reg_set, reg))
3105 fprintf (dump_file, " %d", reg);
3106 fprintf (dump_file, " ]\nOutput stack: ");
3107 print_stack (dump_file, &regstack);
3110 insn = BB_END (block);
3111 if (JUMP_P (insn))
3112 insn = PREV_INSN (insn);
3114 /* If the function is declared to return a value, but it returns one
3115 in only some cases, some registers might come live here. Emit
3116 necessary moves for them. */
3118 for (reg = FIRST_STACK_REG; reg <= LAST_STACK_REG; ++reg)
3120 if (TEST_HARD_REG_BIT (bi->out_reg_set, reg)
3121 && ! TEST_HARD_REG_BIT (regstack.reg_set, reg))
3123 rtx set;
3125 if (dump_file)
3126 fprintf (dump_file, "Emitting insn initializing reg %d\n", reg);
3128 set = gen_rtx_SET (FP_MODE_REG (reg, SFmode), not_a_num);
3129 insn = emit_insn_after (set, insn);
3130 control_flow_insn_deleted |= subst_stack_regs (insn, &regstack);
3134 /* Amongst the insns possibly deleted during the substitution process above,
3135 might have been the only trapping insn in the block. We purge the now
3136 possibly dead EH edges here to avoid an ICE from fixup_abnormal_edges,
3137 called at the end of convert_regs. The order in which we process the
3138 blocks ensures that we never delete an already processed edge.
3140 Note that, at this point, the CFG may have been damaged by the emission
3141 of instructions after an abnormal call, which moves the basic block end
3142 (and is the reason why we call fixup_abnormal_edges later). So we must
3143 be sure that the trapping insn has been deleted before trying to purge
3144 dead edges, otherwise we risk purging valid edges.
3146 ??? We are normally supposed not to delete trapping insns, so we pretend
3147 that the insns deleted above don't actually trap. It would have been
3148 better to detect this earlier and avoid creating the EH edge in the first
3149 place, still, but we don't have enough information at that time. */
3151 if (control_flow_insn_deleted)
3152 cfg_altered |= purge_dead_edges (block);
3154 /* Something failed if the stack lives don't match. If we had malformed
3155 asms, we zapped the instruction itself, but that didn't produce the
3156 same pattern of register kills as before. */
3158 gcc_assert (hard_reg_set_equal_p (regstack.reg_set, bi->out_reg_set)
3159 || any_malformed_asm);
3160 bi->stack_out = regstack;
3161 bi->done = true;
3163 return cfg_altered;
3166 /* Convert registers in all blocks reachable from BLOCK. Return true if the
3167 CFG has been modified in the process. */
3169 static bool
3170 convert_regs_2 (basic_block block)
3172 basic_block *stack, *sp;
3173 bool cfg_altered = false;
3175 /* We process the blocks in a top-down manner, in a way such that one block
3176 is only processed after all its predecessors. The number of predecessors
3177 of every block has already been computed. */
3179 stack = XNEWVEC (basic_block, n_basic_blocks_for_fn (cfun));
3180 sp = stack;
3182 *sp++ = block;
3186 edge e;
3187 edge_iterator ei;
3189 block = *--sp;
3191 /* Processing BLOCK is achieved by convert_regs_1, which may purge
3192 some dead EH outgoing edge after the deletion of the trapping
3193 insn inside the block. Since the number of predecessors of
3194 BLOCK's successors was computed based on the initial edge set,
3195 we check the necessity to process some of these successors
3196 before such an edge deletion may happen. However, there is
3197 a pitfall: if BLOCK is the only predecessor of a successor and
3198 the edge between them happens to be deleted, the successor
3199 becomes unreachable and should not be processed. The problem
3200 is that there is no way to preventively detect this case so we
3201 stack the successor in all cases and hand over the task of
3202 fixing up the discrepancy to convert_regs_1. */
3204 FOR_EACH_EDGE (e, ei, block->succs)
3205 if (! (e->flags & EDGE_DFS_BACK))
3207 BLOCK_INFO (e->dest)->predecessors--;
3208 if (!BLOCK_INFO (e->dest)->predecessors)
3209 *sp++ = e->dest;
3212 cfg_altered |= convert_regs_1 (block);
3214 while (sp != stack);
3216 free (stack);
3218 return cfg_altered;
3221 /* Traverse all basic blocks in a function, converting the register
3222 references in each insn from the "flat" register file that gcc uses,
3223 to the stack-like registers the 387 uses. */
3225 static void
3226 convert_regs (void)
3228 bool cfg_altered = false;
3229 int inserted;
3230 basic_block b;
3231 edge e;
3232 edge_iterator ei;
3234 /* Initialize uninitialized registers on function entry. */
3235 inserted = convert_regs_entry ();
3237 /* Construct the desired stack for function exit. */
3238 convert_regs_exit ();
3239 BLOCK_INFO (EXIT_BLOCK_PTR_FOR_FN (cfun))->done = 1;
3241 /* ??? Future: process inner loops first, and give them arbitrary
3242 initial stacks which emit_swap_insn can modify. This ought to
3243 prevent double fxch that often appears at the head of a loop. */
3245 /* Process all blocks reachable from all entry points. */
3246 FOR_EACH_EDGE (e, ei, ENTRY_BLOCK_PTR_FOR_FN (cfun)->succs)
3247 cfg_altered |= convert_regs_2 (e->dest);
3249 /* ??? Process all unreachable blocks. Though there's no excuse
3250 for keeping these even when not optimizing. */
3251 FOR_EACH_BB_FN (b, cfun)
3253 block_info bi = BLOCK_INFO (b);
3255 if (! bi->done)
3256 cfg_altered |= convert_regs_2 (b);
3259 /* We must fix up abnormal edges before inserting compensation code
3260 because both mechanisms insert insns on edges. */
3261 inserted |= fixup_abnormal_edges ();
3263 inserted |= compensate_edges ();
3265 clear_aux_for_blocks ();
3267 if (inserted)
3268 commit_edge_insertions ();
3270 if (cfg_altered)
3271 cleanup_cfg (0);
3273 if (dump_file)
3274 fputc ('\n', dump_file);
3277 /* Convert register usage from "flat" register file usage to a "stack
3278 register file. FILE is the dump file, if used.
3280 Construct a CFG and run life analysis. Then convert each insn one
3281 by one. Run a last cleanup_cfg pass, if optimizing, to eliminate
3282 code duplication created when the converter inserts pop insns on
3283 the edges. */
3285 static bool
3286 reg_to_stack (void)
3288 basic_block bb;
3289 int i;
3290 int max_uid;
3292 /* Clean up previous run. */
3293 stack_regs_mentioned_data.release ();
3295 /* See if there is something to do. Flow analysis is quite
3296 expensive so we might save some compilation time. */
3297 for (i = FIRST_STACK_REG; i <= LAST_STACK_REG; i++)
3298 if (df_regs_ever_live_p (i))
3299 break;
3300 if (i > LAST_STACK_REG)
3301 return false;
3303 df_note_add_problem ();
3304 df_analyze ();
3306 mark_dfs_back_edges ();
3308 /* Set up block info for each basic block. */
3309 alloc_aux_for_blocks (sizeof (struct block_info_def));
3310 FOR_EACH_BB_FN (bb, cfun)
3312 block_info bi = BLOCK_INFO (bb);
3313 edge_iterator ei;
3314 edge e;
3315 int reg;
3317 FOR_EACH_EDGE (e, ei, bb->preds)
3318 if (!(e->flags & EDGE_DFS_BACK)
3319 && e->src != ENTRY_BLOCK_PTR_FOR_FN (cfun))
3320 bi->predecessors++;
3322 /* Set current register status at last instruction `uninitialized'. */
3323 bi->stack_in.top = -2;
3325 /* Copy live_at_end and live_at_start into temporaries. */
3326 for (reg = FIRST_STACK_REG; reg <= LAST_STACK_REG; reg++)
3328 if (REGNO_REG_SET_P (DF_LR_OUT (bb), reg))
3329 SET_HARD_REG_BIT (bi->out_reg_set, reg);
3330 if (REGNO_REG_SET_P (DF_LR_IN (bb), reg))
3331 SET_HARD_REG_BIT (bi->stack_in.reg_set, reg);
3335 /* Create the replacement registers up front. */
3336 for (i = FIRST_STACK_REG; i <= LAST_STACK_REG; i++)
3338 machine_mode mode;
3339 FOR_EACH_MODE_IN_CLASS (mode, MODE_FLOAT)
3340 FP_MODE_REG (i, mode) = gen_rtx_REG (mode, i);
3341 FOR_EACH_MODE_IN_CLASS (mode, MODE_COMPLEX_FLOAT)
3342 FP_MODE_REG (i, mode) = gen_rtx_REG (mode, i);
3345 ix86_flags_rtx = gen_rtx_REG (CCmode, FLAGS_REG);
3347 /* A QNaN for initializing uninitialized variables.
3349 ??? We can't load from constant memory in PIC mode, because
3350 we're inserting these instructions before the prologue and
3351 the PIC register hasn't been set up. In that case, fall back
3352 on zero, which we can get from `fldz'. */
3354 if ((flag_pic && !TARGET_64BIT)
3355 || ix86_cmodel == CM_LARGE || ix86_cmodel == CM_LARGE_PIC)
3356 not_a_num = CONST0_RTX (SFmode);
3357 else
3359 REAL_VALUE_TYPE r;
3361 real_nan (&r, "", 1, SFmode);
3362 not_a_num = const_double_from_real_value (r, SFmode);
3363 not_a_num = force_const_mem (SFmode, not_a_num);
3366 /* Allocate a cache for stack_regs_mentioned. */
3367 max_uid = get_max_uid ();
3368 stack_regs_mentioned_data.create (max_uid + 1);
3369 memset (stack_regs_mentioned_data.address (),
3370 0, sizeof (char) * (max_uid + 1));
3372 convert_regs ();
3374 free_aux_for_blocks ();
3375 return true;
3377 #endif /* STACK_REGS */
3379 namespace {
3381 const pass_data pass_data_stack_regs =
3383 RTL_PASS, /* type */
3384 "*stack_regs", /* name */
3385 OPTGROUP_NONE, /* optinfo_flags */
3386 TV_REG_STACK, /* tv_id */
3387 0, /* properties_required */
3388 0, /* properties_provided */
3389 0, /* properties_destroyed */
3390 0, /* todo_flags_start */
3391 0, /* todo_flags_finish */
3394 class pass_stack_regs : public rtl_opt_pass
3396 public:
3397 pass_stack_regs (gcc::context *ctxt)
3398 : rtl_opt_pass (pass_data_stack_regs, ctxt)
3401 /* opt_pass methods: */
3402 virtual bool gate (function *)
3404 #ifdef STACK_REGS
3405 return true;
3406 #else
3407 return false;
3408 #endif
3411 }; // class pass_stack_regs
3413 } // anon namespace
3415 rtl_opt_pass *
3416 make_pass_stack_regs (gcc::context *ctxt)
3418 return new pass_stack_regs (ctxt);
3421 /* Convert register usage from flat register file usage to a stack
3422 register file. */
3423 static unsigned int
3424 rest_of_handle_stack_regs (void)
3426 #ifdef STACK_REGS
3427 reg_to_stack ();
3428 regstack_completed = 1;
3429 #endif
3430 return 0;
3433 namespace {
3435 const pass_data pass_data_stack_regs_run =
3437 RTL_PASS, /* type */
3438 "stack", /* name */
3439 OPTGROUP_NONE, /* optinfo_flags */
3440 TV_REG_STACK, /* tv_id */
3441 0, /* properties_required */
3442 0, /* properties_provided */
3443 0, /* properties_destroyed */
3444 0, /* todo_flags_start */
3445 TODO_df_finish, /* todo_flags_finish */
3448 class pass_stack_regs_run : public rtl_opt_pass
3450 public:
3451 pass_stack_regs_run (gcc::context *ctxt)
3452 : rtl_opt_pass (pass_data_stack_regs_run, ctxt)
3455 /* opt_pass methods: */
3456 virtual unsigned int execute (function *)
3458 return rest_of_handle_stack_regs ();
3461 }; // class pass_stack_regs_run
3463 } // anon namespace
3465 rtl_opt_pass *
3466 make_pass_stack_regs_run (gcc::context *ctxt)
3468 return new pass_stack_regs_run (ctxt);