1 /* Subroutines used for code generation on the Tilera TILEPro.
2 Copyright (C) 2011-2018 Free Software Foundation, Inc.
3 Contributed by Walter Lee (walt@tilera.com)
5 This file is part of GCC.
7 GCC is free software; you can redistribute it and/or modify it
8 under the terms of the GNU General Public License as published
9 by the Free Software Foundation; either version 3, or (at your
10 option) any later version.
12 GCC is distributed in the hope that it will be useful, but WITHOUT
13 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
14 or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
15 License for more details.
17 You should have received a copy of the GNU General Public License
18 along with GCC; see the file COPYING3. If not see
19 <http://www.gnu.org/licenses/>. */
21 #define IN_TARGET_CODE 1
25 #include "coretypes.h"
34 #include "stringpool.h"
41 #include "diagnostic.h"
43 #include "insn-attr.h"
49 #include "langhooks.h"
51 #include "tm-constrs.h"
53 #include "fold-const.h"
54 #include "stor-layout.h"
56 #include "tilepro-builtins.h"
57 #include "tilepro-multiply.h"
60 /* This file should be included last. */
61 #include "target-def.h"
63 /* SYMBOL_REF for GOT */
64 static GTY(()) rtx g_got_symbol
= NULL
;
66 /* Report whether we're printing out the first address fragment of a
67 POST_INC or POST_DEC memory reference, from TARGET_PRINT_OPERAND to
68 TARGET_PRINT_OPERAND_ADDRESS. */
69 static bool output_memory_autoinc_first
;
75 /* Implement TARGET_OPTION_OVERRIDE. */
77 tilepro_option_override (void)
79 /* When modulo scheduling is enabled, we still rely on regular
80 scheduler for bundling. */
81 if (flag_modulo_sched
)
82 flag_resched_modulo_sched
= 1;
87 /* Implement TARGET_SCALAR_MODE_SUPPORTED_P. */
89 tilepro_scalar_mode_supported_p (scalar_mode mode
)
109 /* Implement TARGET_VECTOR_MODE_SUPPORTED_P. */
111 tile_vector_mode_supported_p (machine_mode mode
)
113 return mode
== V4QImode
|| mode
== V2HImode
;
117 /* Implement TARGET_CANNOT_FORCE_CONST_MEM. */
119 tilepro_cannot_force_const_mem (machine_mode mode ATTRIBUTE_UNUSED
,
120 rtx x ATTRIBUTE_UNUSED
)
126 /* Implement TARGET_FUNCTION_OK_FOR_SIBCALL. */
128 tilepro_function_ok_for_sibcall (tree decl
, tree exp ATTRIBUTE_UNUSED
)
134 /* Implement TARGET_PASS_BY_REFERENCE. Variable sized types are
135 passed by reference. */
137 tilepro_pass_by_reference (cumulative_args_t cum ATTRIBUTE_UNUSED
,
138 machine_mode mode ATTRIBUTE_UNUSED
,
139 const_tree type
, bool named ATTRIBUTE_UNUSED
)
141 return (type
&& TYPE_SIZE (type
)
142 && TREE_CODE (TYPE_SIZE (type
)) != INTEGER_CST
);
146 /* Implement TARGET_RETURN_IN_MEMORY. */
148 tilepro_return_in_memory (const_tree type
, const_tree fndecl ATTRIBUTE_UNUSED
)
150 return !IN_RANGE (int_size_in_bytes (type
),
151 0, TILEPRO_NUM_RETURN_REGS
* UNITS_PER_WORD
);
155 /* Implement TARGET_FUNCTION_ARG_BOUNDARY. */
157 tilepro_function_arg_boundary (machine_mode mode
, const_tree type
)
159 unsigned int alignment
;
161 alignment
= type
? TYPE_ALIGN (type
) : GET_MODE_ALIGNMENT (mode
);
162 if (alignment
< PARM_BOUNDARY
)
163 alignment
= PARM_BOUNDARY
;
164 if (alignment
> STACK_BOUNDARY
)
165 alignment
= STACK_BOUNDARY
;
170 /* Implement TARGET_FUNCTION_ARG. */
172 tilepro_function_arg (cumulative_args_t cum_v
,
174 const_tree type
, bool named ATTRIBUTE_UNUSED
)
176 CUMULATIVE_ARGS cum
= *get_cumulative_args (cum_v
);
177 int byte_size
= ((mode
== BLKmode
)
178 ? int_size_in_bytes (type
) : GET_MODE_SIZE (mode
));
179 bool doubleword_aligned_p
;
181 if (cum
>= TILEPRO_NUM_ARG_REGS
)
184 /* See whether the argument has doubleword alignment. */
185 doubleword_aligned_p
=
186 tilepro_function_arg_boundary (mode
, type
) > BITS_PER_WORD
;
188 if (doubleword_aligned_p
)
191 /* The ABI does not allow parameters to be passed partially in reg
192 and partially in stack. */
193 if ((cum
+ (byte_size
+ UNITS_PER_WORD
- 1) / UNITS_PER_WORD
)
194 > TILEPRO_NUM_ARG_REGS
)
197 return gen_rtx_REG (mode
, cum
);
201 /* Implement TARGET_FUNCTION_ARG_ADVANCE. */
203 tilepro_function_arg_advance (cumulative_args_t cum_v
,
205 const_tree type
, bool named ATTRIBUTE_UNUSED
)
207 CUMULATIVE_ARGS
*cum
= get_cumulative_args (cum_v
);
209 int byte_size
= ((mode
== BLKmode
)
210 ? int_size_in_bytes (type
) : GET_MODE_SIZE (mode
));
211 int word_size
= (byte_size
+ UNITS_PER_WORD
- 1) / UNITS_PER_WORD
;
212 bool doubleword_aligned_p
;
214 /* See whether the argument has doubleword alignment. */
215 doubleword_aligned_p
=
216 tilepro_function_arg_boundary (mode
, type
) > BITS_PER_WORD
;
218 if (doubleword_aligned_p
)
221 /* If the current argument does not fit in the pretend_args space,
223 if (*cum
< TILEPRO_NUM_ARG_REGS
224 && *cum
+ word_size
> TILEPRO_NUM_ARG_REGS
)
225 *cum
= TILEPRO_NUM_ARG_REGS
;
231 /* Implement TARGET_FUNCTION_VALUE. */
233 tilepro_function_value (const_tree valtype
, const_tree fn_decl_or_type
,
234 bool outgoing ATTRIBUTE_UNUSED
)
239 mode
= TYPE_MODE (valtype
);
240 unsigned_p
= TYPE_UNSIGNED (valtype
);
242 mode
= promote_function_mode (valtype
, mode
, &unsigned_p
,
245 return gen_rtx_REG (mode
, 0);
249 /* Implement TARGET_LIBCALL_VALUE. */
251 tilepro_libcall_value (machine_mode mode
,
252 const_rtx fun ATTRIBUTE_UNUSED
)
254 return gen_rtx_REG (mode
, 0);
258 /* Implement FUNCTION_VALUE_REGNO_P. */
260 tilepro_function_value_regno_p (const unsigned int regno
)
262 return regno
< TILEPRO_NUM_RETURN_REGS
;
266 /* Implement TARGET_BUILD_BUILTIN_VA_LIST. */
268 tilepro_build_builtin_va_list (void)
270 tree f_args
, f_skip
, record
, type_decl
;
273 record
= lang_hooks
.types
.make_type (RECORD_TYPE
);
275 type_decl
= build_decl (BUILTINS_LOCATION
, TYPE_DECL
,
276 get_identifier ("__va_list_tag"), record
);
278 f_args
= build_decl (BUILTINS_LOCATION
, FIELD_DECL
,
279 get_identifier ("__args"), ptr_type_node
);
280 f_skip
= build_decl (BUILTINS_LOCATION
, FIELD_DECL
,
281 get_identifier ("__skip"), ptr_type_node
);
283 DECL_FIELD_CONTEXT (f_args
) = record
;
285 DECL_FIELD_CONTEXT (f_skip
) = record
;
287 TREE_CHAIN (record
) = type_decl
;
288 TYPE_NAME (record
) = type_decl
;
289 TYPE_FIELDS (record
) = f_args
;
290 TREE_CHAIN (f_args
) = f_skip
;
292 /* We know this is being padded and we want it too. It is an
293 internal type so hide the warnings from the user. */
297 layout_type (record
);
301 /* The correct type is an array type of one element. */
306 /* Implement TARGET_EXPAND_BUILTIN_VA_START. */
308 tilepro_va_start (tree valist
, rtx nextarg ATTRIBUTE_UNUSED
)
313 f_args
= TYPE_FIELDS (TREE_TYPE (valist
));
314 f_skip
= TREE_CHAIN (f_args
);
317 build3 (COMPONENT_REF
, TREE_TYPE (f_args
), valist
, f_args
, NULL_TREE
);
319 build3 (COMPONENT_REF
, TREE_TYPE (f_skip
), valist
, f_skip
, NULL_TREE
);
321 /* Find the __args area. */
322 t
= make_tree (TREE_TYPE (args
), virtual_incoming_args_rtx
);
323 t
= fold_build_pointer_plus_hwi (t
,
325 (crtl
->args
.info
- TILEPRO_NUM_ARG_REGS
));
327 if (crtl
->args
.pretend_args_size
> 0)
328 t
= fold_build_pointer_plus_hwi (t
, -STACK_POINTER_OFFSET
);
330 t
= build2 (MODIFY_EXPR
, TREE_TYPE (args
), args
, t
);
331 TREE_SIDE_EFFECTS (t
) = 1;
332 expand_expr (t
, const0_rtx
, VOIDmode
, EXPAND_NORMAL
);
334 /* Find the __skip area. */
335 t
= make_tree (TREE_TYPE (skip
), virtual_incoming_args_rtx
);
336 t
= fold_build_pointer_plus_hwi (t
, -STACK_POINTER_OFFSET
);
337 t
= build2 (MODIFY_EXPR
, TREE_TYPE (skip
), skip
, t
);
338 TREE_SIDE_EFFECTS (t
) = 1;
339 expand_expr (t
, const0_rtx
, VOIDmode
, EXPAND_NORMAL
);
343 /* Implement TARGET_SETUP_INCOMING_VARARGS. */
345 tilepro_setup_incoming_varargs (cumulative_args_t cum
,
347 tree type
, int *pretend_args
, int no_rtl
)
349 CUMULATIVE_ARGS local_cum
= *get_cumulative_args (cum
);
352 /* The caller has advanced CUM up to, but not beyond, the last named
353 argument. Advance a local copy of CUM past the last "real" named
354 argument, to find out how many registers are left over. */
355 targetm
.calls
.function_arg_advance (pack_cumulative_args (&local_cum
),
357 first_reg
= local_cum
;
359 if (local_cum
< TILEPRO_NUM_ARG_REGS
)
361 *pretend_args
= UNITS_PER_WORD
* (TILEPRO_NUM_ARG_REGS
- first_reg
);
365 alias_set_type set
= get_varargs_alias_set ();
367 gen_rtx_MEM (BLKmode
, plus_constant (Pmode
, \
368 virtual_incoming_args_rtx
,
369 -STACK_POINTER_OFFSET
-
371 (TILEPRO_NUM_ARG_REGS
-
373 MEM_NOTRAP_P (tmp
) = 1;
374 set_mem_alias_set (tmp
, set
);
375 move_block_from_reg (first_reg
, tmp
,
376 TILEPRO_NUM_ARG_REGS
- first_reg
);
384 /* Implement TARGET_GIMPLIFY_VA_ARG_EXPR. Gimplify va_arg by updating
385 the va_list structure VALIST as required to retrieve an argument of
386 type TYPE, and returning that argument.
388 ret = va_arg(VALIST, TYPE);
390 generates code equivalent to:
392 paddedsize = (sizeof(TYPE) + 3) & -4;
393 if ((VALIST.__args + paddedsize > VALIST.__skip)
394 & (VALIST.__args <= VALIST.__skip))
395 addr = VALIST.__skip + STACK_POINTER_OFFSET;
397 addr = VALIST.__args;
398 VALIST.__args = addr + paddedsize;
399 ret = *(TYPE *)addr; */
401 tilepro_gimplify_va_arg_expr (tree valist
, tree type
, gimple_seq
* pre_p
,
402 gimple_seq
* post_p ATTRIBUTE_UNUSED
)
406 HOST_WIDE_INT size
, rsize
;
408 bool pass_by_reference_p
;
410 f_args
= TYPE_FIELDS (va_list_type_node
);
411 f_skip
= TREE_CHAIN (f_args
);
414 build3 (COMPONENT_REF
, TREE_TYPE (f_args
), valist
, f_args
, NULL_TREE
);
416 build3 (COMPONENT_REF
, TREE_TYPE (f_skip
), valist
, f_skip
, NULL_TREE
);
418 addr
= create_tmp_var (ptr_type_node
, "va_arg");
420 /* if an object is dynamically sized, a pointer to it is passed
421 instead of the object itself. */
422 pass_by_reference_p
= pass_by_reference (NULL
, TYPE_MODE (type
), type
,
425 if (pass_by_reference_p
)
426 type
= build_pointer_type (type
);
428 size
= int_size_in_bytes (type
);
429 rsize
= ((size
+ UNITS_PER_WORD
- 1) / UNITS_PER_WORD
) * UNITS_PER_WORD
;
431 /* If the alignment of the type is greater than the default for a
432 parameter, align to STACK_BOUNDARY. */
433 if (TYPE_ALIGN (type
) > PARM_BOUNDARY
)
435 /* Assert the only case we generate code for: when
436 stack boundary = 2 * parm boundary. */
437 gcc_assert (STACK_BOUNDARY
== PARM_BOUNDARY
* 2);
439 tmp
= build2 (BIT_AND_EXPR
, sizetype
,
440 fold_convert (sizetype
, unshare_expr (args
)),
441 size_int (PARM_BOUNDARY
/ 8));
442 tmp
= build2 (POINTER_PLUS_EXPR
, ptr_type_node
,
443 unshare_expr (args
), tmp
);
445 gimplify_assign (unshare_expr (args
), tmp
, pre_p
);
448 /* Build conditional expression to calculate addr. The expression
449 will be gimplified later. */
450 tmp
= fold_build_pointer_plus_hwi (unshare_expr (args
), rsize
);
451 tmp
= build2 (TRUTH_AND_EXPR
, boolean_type_node
,
452 build2 (GT_EXPR
, boolean_type_node
, tmp
, unshare_expr (skip
)),
453 build2 (LE_EXPR
, boolean_type_node
, unshare_expr (args
),
454 unshare_expr (skip
)));
456 tmp
= build3 (COND_EXPR
, ptr_type_node
, tmp
,
457 build2 (POINTER_PLUS_EXPR
, ptr_type_node
, unshare_expr (skip
),
458 size_int (STACK_POINTER_OFFSET
)),
459 unshare_expr (args
));
461 gimplify_assign (addr
, tmp
, pre_p
);
463 /* Update VALIST.__args. */
464 tmp
= fold_build_pointer_plus_hwi (addr
, rsize
);
465 gimplify_assign (unshare_expr (args
), tmp
, pre_p
);
467 addr
= fold_convert (build_pointer_type (type
), addr
);
469 if (pass_by_reference_p
)
470 addr
= build_va_arg_indirect_ref (addr
);
472 return build_va_arg_indirect_ref (addr
);
477 /* Implement TARGET_RTX_COSTS. */
479 tilepro_rtx_costs (rtx x
, machine_mode mode
, int outer_code
, int opno
,
480 int *total
, bool speed
)
482 int code
= GET_CODE (x
);
487 /* If this is an 8-bit constant, return zero since it can be
488 used nearly anywhere with no cost. If it is a valid operand
489 for an ADD or AND, likewise return 0 if we know it will be
490 used in that context. Otherwise, return 2 since it might be
491 used there later. All other constants take at least two
493 if (satisfies_constraint_I (x
))
498 else if (outer_code
== PLUS
&& add_operand (x
, VOIDmode
))
500 /* Slightly penalize large constants even though we can add
501 them in one instruction, because it forces the use of
502 2-wide bundling mode. */
506 else if (move_operand (x
, SImode
))
508 /* We can materialize in one move. */
509 *total
= COSTS_N_INSNS (1);
514 /* We can materialize in two moves. */
515 *total
= COSTS_N_INSNS (2);
524 *total
= COSTS_N_INSNS (2);
528 *total
= COSTS_N_INSNS (4);
536 /* If outer-code was a sign or zero extension, a cost of
537 COSTS_N_INSNS (1) was already added in, so account for
539 if (outer_code
== ZERO_EXTEND
|| outer_code
== SIGN_EXTEND
)
540 *total
= COSTS_N_INSNS (1);
542 *total
= COSTS_N_INSNS (2);
546 /* Convey that s[123]a are efficient. */
547 if (GET_CODE (XEXP (x
, 0)) == MULT
548 && cint_248_operand (XEXP (XEXP (x
, 0), 1), VOIDmode
))
550 *total
= (rtx_cost (XEXP (XEXP (x
, 0), 0), mode
,
551 (enum rtx_code
) outer_code
, opno
, speed
)
552 + rtx_cost (XEXP (x
, 1), mode
,
553 (enum rtx_code
) outer_code
, opno
, speed
)
554 + COSTS_N_INSNS (1));
560 *total
= COSTS_N_INSNS (2);
565 if (outer_code
== MULT
)
568 *total
= COSTS_N_INSNS (1);
575 /* These are handled by software and are very expensive. */
576 *total
= COSTS_N_INSNS (100);
580 case UNSPEC_VOLATILE
:
582 int num
= XINT (x
, 1);
584 if (num
<= TILEPRO_LAST_LATENCY_1_INSN
)
585 *total
= COSTS_N_INSNS (1);
586 else if (num
<= TILEPRO_LAST_LATENCY_2_INSN
)
587 *total
= COSTS_N_INSNS (2);
588 else if (num
> TILEPRO_LAST_LATENCY_INSN
)
590 if (outer_code
== PLUS
)
593 *total
= COSTS_N_INSNS (1);
599 case UNSPEC_BLOCKAGE
:
600 case UNSPEC_NETWORK_BARRIER
:
604 case UNSPEC_LNK_AND_LABEL
:
606 case UNSPEC_NETWORK_RECEIVE
:
607 case UNSPEC_NETWORK_SEND
:
608 case UNSPEC_TLS_GD_ADD
:
609 *total
= COSTS_N_INSNS (1);
612 case UNSPEC_TLS_IE_LOAD
:
613 *total
= COSTS_N_INSNS (2);
617 *total
= COSTS_N_INSNS (3);
621 *total
= COSTS_N_INSNS (4);
624 case UNSPEC_LATENCY_L2
:
625 *total
= COSTS_N_INSNS (8);
628 case UNSPEC_TLS_GD_CALL
:
629 *total
= COSTS_N_INSNS (30);
632 case UNSPEC_LATENCY_MISS
:
633 *total
= COSTS_N_INSNS (80);
637 *total
= COSTS_N_INSNS (1);
650 /* Returns an SImode integer rtx with value VAL. */
652 gen_int_si (HOST_WIDE_INT val
)
654 return gen_int_mode (val
, SImode
);
658 /* Create a temporary variable to hold a partial result, to enable
661 create_temp_reg_if_possible (machine_mode mode
, rtx default_reg
)
663 return can_create_pseudo_p ()? gen_reg_rtx (mode
) : default_reg
;
667 /* Functions to save and restore machine-specific function data. */
668 static struct machine_function
*
669 tilepro_init_machine_status (void)
671 return ggc_cleared_alloc
<machine_function
> ();
675 /* Do anything needed before RTL is emitted for each function. */
677 tilepro_init_expanders (void)
679 /* Arrange to initialize and mark the machine per-function
681 init_machine_status
= tilepro_init_machine_status
;
683 if (cfun
&& cfun
->machine
&& flag_pic
)
685 static int label_num
= 0;
687 char text_label_name
[32];
689 struct machine_function
*machine
= cfun
->machine
;
691 ASM_GENERATE_INTERNAL_LABEL (text_label_name
, "L_PICLNK", label_num
++);
693 machine
->text_label_symbol
=
694 gen_rtx_SYMBOL_REF (Pmode
, ggc_strdup (text_label_name
));
696 machine
->text_label_rtx
=
697 gen_rtx_REG (Pmode
, TILEPRO_PIC_TEXT_LABEL_REGNUM
);
699 machine
->got_rtx
= gen_rtx_REG (Pmode
, PIC_OFFSET_TABLE_REGNUM
);
701 machine
->calls_tls_get_addr
= false;
706 /* Return true if X contains a thread-local symbol. */
708 tilepro_tls_referenced_p (rtx x
)
710 if (GET_CODE (x
) == CONST
&& GET_CODE (XEXP (x
, 0)) == PLUS
)
711 x
= XEXP (XEXP (x
, 0), 0);
713 if (GET_CODE (x
) == SYMBOL_REF
&& SYMBOL_REF_TLS_MODEL (x
))
716 /* That's all we handle in tilepro_legitimize_tls_address for
722 /* Return true if X requires a scratch register. It is given that
723 flag_pic is on and that X satisfies CONSTANT_P. */
725 tilepro_pic_address_needs_scratch (rtx x
)
727 if (GET_CODE (x
) == CONST
728 && GET_CODE (XEXP (x
, 0)) == PLUS
729 && (GET_CODE (XEXP (XEXP (x
, 0), 0)) == SYMBOL_REF
730 || GET_CODE (XEXP (XEXP (x
, 0), 0)) == LABEL_REF
)
731 && CONST_INT_P (XEXP (XEXP (x
, 0), 1)))
738 /* Implement TARGET_LEGITIMATE_CONSTANT_P. This is all constants for
739 which we are willing to load the value into a register via a move
740 pattern. TLS cannot be treated as a constant because it can
741 include a function call. */
743 tilepro_legitimate_constant_p (machine_mode mode ATTRIBUTE_UNUSED
, rtx x
)
745 switch (GET_CODE (x
))
749 return !tilepro_tls_referenced_p (x
);
757 /* Return true if the constant value X is a legitimate general operand
758 when generating PIC code. It is given that flag_pic is on and that
759 X satisfies CONSTANT_P. */
761 tilepro_legitimate_pic_operand_p (rtx x
)
763 if (tilepro_pic_address_needs_scratch (x
))
766 if (tilepro_tls_referenced_p (x
))
773 /* Return true if the rtx X can be used as an address operand. */
775 tilepro_legitimate_address_p (machine_mode
ARG_UNUSED (mode
), rtx x
,
778 if (GET_CODE (x
) == SUBREG
)
781 switch (GET_CODE (x
))
785 if (GET_MODE_SIZE (GET_MODE (x
)) > UNITS_PER_WORD
)
792 if (GET_MODE_SIZE (GET_MODE (x
)) > UNITS_PER_WORD
)
795 if (GET_CODE (XEXP (x
, 1)) != PLUS
)
798 if (!rtx_equal_p (XEXP (x
, 0), XEXP (XEXP (x
, 1), 0)))
801 if (!satisfies_constraint_I (XEXP (XEXP (x
, 1), 1)))
814 /* Check if x is a valid reg. */
819 return REGNO_OK_FOR_BASE_P (REGNO (x
));
825 /* Return the rtx containing SYMBOL_REF to the text label. */
827 tilepro_text_label_symbol (void)
829 return cfun
->machine
->text_label_symbol
;
833 /* Return the register storing the value of the text label. */
835 tilepro_text_label_rtx (void)
837 return cfun
->machine
->text_label_rtx
;
841 /* Return the register storing the value of the global offset
844 tilepro_got_rtx (void)
846 return cfun
->machine
->got_rtx
;
850 /* Return the SYMBOL_REF for _GLOBAL_OFFSET_TABLE_. */
852 tilepro_got_symbol (void)
854 if (g_got_symbol
== NULL
)
855 g_got_symbol
= gen_rtx_SYMBOL_REF (Pmode
, "_GLOBAL_OFFSET_TABLE_");
861 /* Return a reference to the got to be used by tls references. */
863 tilepro_tls_got (void)
868 crtl
->uses_pic_offset_table
= 1;
869 return tilepro_got_rtx ();
872 temp
= gen_reg_rtx (Pmode
);
873 emit_move_insn (temp
, tilepro_got_symbol ());
879 /* ADDR contains a thread-local SYMBOL_REF. Generate code to compute
880 this (thread-local) address. */
882 tilepro_legitimize_tls_address (rtx addr
)
886 gcc_assert (can_create_pseudo_p ());
888 if (GET_CODE (addr
) == SYMBOL_REF
)
889 switch (SYMBOL_REF_TLS_MODEL (addr
))
891 case TLS_MODEL_GLOBAL_DYNAMIC
:
892 case TLS_MODEL_LOCAL_DYNAMIC
:
894 rtx r0
, temp1
, temp2
, temp3
, got
;
897 ret
= gen_reg_rtx (Pmode
);
898 r0
= gen_rtx_REG (Pmode
, 0);
899 temp1
= gen_reg_rtx (Pmode
);
900 temp2
= gen_reg_rtx (Pmode
);
901 temp3
= gen_reg_rtx (Pmode
);
903 got
= tilepro_tls_got ();
904 emit_insn (gen_tls_gd_addhi (temp1
, got
, addr
));
905 emit_insn (gen_tls_gd_addlo (temp2
, temp1
, addr
));
906 emit_move_insn (r0
, temp2
);
907 emit_insn (gen_tls_gd_call (addr
));
908 emit_move_insn (temp3
, r0
);
909 last
= emit_insn (gen_tls_gd_add (ret
, temp3
, addr
));
910 set_unique_reg_note (last
, REG_EQUAL
, copy_rtx (addr
));
913 case TLS_MODEL_INITIAL_EXEC
:
915 rtx temp1
, temp2
, temp3
, got
;
918 ret
= gen_reg_rtx (Pmode
);
919 temp1
= gen_reg_rtx (Pmode
);
920 temp2
= gen_reg_rtx (Pmode
);
921 temp3
= gen_reg_rtx (Pmode
);
923 got
= tilepro_tls_got ();
924 emit_insn (gen_tls_ie_addhi (temp1
, got
, addr
));
925 emit_insn (gen_tls_ie_addlo (temp2
, temp1
, addr
));
926 emit_insn (gen_tls_ie_load (temp3
, temp2
, addr
));
931 THREAD_POINTER_REGNUM
),
933 set_unique_reg_note (last
, REG_EQUAL
, copy_rtx (addr
));
936 case TLS_MODEL_LOCAL_EXEC
:
941 ret
= gen_reg_rtx (Pmode
);
942 temp1
= gen_reg_rtx (Pmode
);
944 emit_insn (gen_tls_le_addhi (temp1
,
946 THREAD_POINTER_REGNUM
),
948 last
= emit_insn (gen_tls_le_addlo (ret
, temp1
, addr
));
949 set_unique_reg_note (last
, REG_EQUAL
, copy_rtx (addr
));
955 else if (GET_CODE (addr
) == CONST
)
959 gcc_assert (GET_CODE (XEXP (addr
, 0)) == PLUS
);
961 base
= tilepro_legitimize_tls_address (XEXP (XEXP (addr
, 0), 0));
962 offset
= XEXP (XEXP (addr
, 0), 1);
964 base
= force_operand (base
, NULL_RTX
);
965 ret
= force_reg (Pmode
, gen_rtx_PLUS (Pmode
, base
, offset
));
974 /* Legitimize PIC addresses. If the address is already
975 position-independent, we return ORIG. Newly generated
976 position-independent addresses go into a reg. This is REG if
977 nonzero, otherwise we allocate register(s) as necessary. */
979 tilepro_legitimize_pic_address (rtx orig
,
980 machine_mode mode ATTRIBUTE_UNUSED
,
983 if (GET_CODE (orig
) == SYMBOL_REF
)
985 rtx address
, pic_ref
;
989 gcc_assert (can_create_pseudo_p ());
990 reg
= gen_reg_rtx (Pmode
);
993 if (SYMBOL_REF_LOCAL_P (orig
))
995 /* If not during reload, allocate another temp reg here for
996 loading in the address, so that these instructions can be
997 optimized properly. */
998 rtx temp_reg
= create_temp_reg_if_possible (Pmode
, reg
);
999 rtx text_label_symbol
= tilepro_text_label_symbol ();
1000 rtx text_label_rtx
= tilepro_text_label_rtx ();
1002 emit_insn (gen_addli_pcrel (temp_reg
, text_label_rtx
, orig
,
1003 text_label_symbol
));
1004 emit_insn (gen_auli_pcrel (temp_reg
, temp_reg
, orig
,
1005 text_label_symbol
));
1007 /* Note: this is conservative. We use the text_label but we
1008 don't use the pic_offset_table. However, in some cases
1009 we may need the pic_offset_table (see
1010 tilepro_fixup_pcrel_references). */
1011 crtl
->uses_pic_offset_table
= 1;
1015 emit_move_insn (reg
, address
);
1020 /* If not during reload, allocate another temp reg here for
1021 loading in the address, so that these instructions can be
1022 optimized properly. */
1023 rtx temp_reg
= create_temp_reg_if_possible (Pmode
, reg
);
1025 gcc_assert (flag_pic
);
1028 emit_insn (gen_add_got16 (temp_reg
,
1029 tilepro_got_rtx (), orig
));
1033 rtx temp_reg2
= create_temp_reg_if_possible (Pmode
, reg
);
1034 emit_insn (gen_addhi_got32 (temp_reg2
,
1035 tilepro_got_rtx (), orig
));
1036 emit_insn (gen_addlo_got32 (temp_reg
, temp_reg2
, orig
));
1041 pic_ref
= gen_const_mem (Pmode
, address
);
1042 crtl
->uses_pic_offset_table
= 1;
1043 emit_move_insn (reg
, pic_ref
);
1044 /* The following put a REG_EQUAL note on this insn, so that
1045 it can be optimized by loop. But it causes the label to
1046 be optimized away. */
1047 /* set_unique_reg_note (insn, REG_EQUAL, orig); */
1051 else if (GET_CODE (orig
) == CONST
)
1055 if (GET_CODE (XEXP (orig
, 0)) == PLUS
1056 && XEXP (XEXP (orig
, 0), 0) == tilepro_got_rtx ())
1061 gcc_assert (can_create_pseudo_p ());
1062 reg
= gen_reg_rtx (Pmode
);
1065 gcc_assert (GET_CODE (XEXP (orig
, 0)) == PLUS
);
1066 base
= tilepro_legitimize_pic_address (XEXP (XEXP (orig
, 0), 0), Pmode
,
1069 tilepro_legitimize_pic_address (XEXP (XEXP (orig
, 0), 1), Pmode
,
1070 base
== reg
? 0 : reg
);
1072 if (CONST_INT_P (offset
))
1074 if (can_create_pseudo_p ())
1075 offset
= force_reg (Pmode
, offset
);
1077 /* If we reach here, then something is seriously
1082 if (can_create_pseudo_p ())
1083 return force_reg (Pmode
, gen_rtx_PLUS (Pmode
, base
, offset
));
1087 else if (GET_CODE (orig
) == LABEL_REF
)
1089 rtx address
, temp_reg
;
1090 rtx text_label_symbol
;
1095 gcc_assert (can_create_pseudo_p ());
1096 reg
= gen_reg_rtx (Pmode
);
1099 /* If not during reload, allocate another temp reg here for
1100 loading in the address, so that these instructions can be
1101 optimized properly. */
1102 temp_reg
= create_temp_reg_if_possible (Pmode
, reg
);
1103 text_label_symbol
= tilepro_text_label_symbol ();
1104 text_label_rtx
= tilepro_text_label_rtx ();
1106 emit_insn (gen_addli_pcrel (temp_reg
, text_label_rtx
, orig
,
1107 text_label_symbol
));
1108 emit_insn (gen_auli_pcrel (temp_reg
, temp_reg
, orig
,
1109 text_label_symbol
));
1111 /* Note: this is conservative. We use the text_label but we
1112 don't use the pic_offset_table. */
1113 crtl
->uses_pic_offset_table
= 1;
1117 emit_move_insn (reg
, address
);
1126 /* Implement TARGET_LEGITIMIZE_ADDRESS. */
1128 tilepro_legitimize_address (rtx x
, rtx oldx ATTRIBUTE_UNUSED
,
1131 if (GET_MODE_SIZE (mode
) <= UNITS_PER_WORD
1132 && symbolic_operand (x
, Pmode
) && tilepro_tls_referenced_p (x
))
1134 return tilepro_legitimize_tls_address (x
);
1138 return tilepro_legitimize_pic_address (x
, mode
, 0);
1145 /* Implement TARGET_DELEGITIMIZE_ADDRESS. */
1147 tilepro_delegitimize_address (rtx x
)
1149 x
= delegitimize_mem_from_attrs (x
);
1151 if (GET_CODE (x
) == CONST
&& GET_CODE (XEXP (x
, 0)) == UNSPEC
)
1153 switch (XINT (XEXP (x
, 0), 1))
1155 case UNSPEC_PCREL_SYM
:
1156 case UNSPEC_GOT16_SYM
:
1157 case UNSPEC_GOT32_SYM
:
1160 x
= XVECEXP (XEXP (x
, 0), 0, 0);
1169 /* Emit code to load the PIC register. */
1171 load_pic_register (bool delay_pic_helper ATTRIBUTE_UNUSED
)
1173 int orig_flag_pic
= flag_pic
;
1175 rtx got_symbol
= tilepro_got_symbol ();
1176 rtx text_label_symbol
= tilepro_text_label_symbol ();
1177 rtx text_label_rtx
= tilepro_text_label_rtx ();
1180 emit_insn (gen_insn_lnk_and_label (text_label_rtx
, text_label_symbol
));
1182 emit_insn (gen_addli_pcrel (tilepro_got_rtx (),
1183 text_label_rtx
, got_symbol
, text_label_symbol
));
1185 emit_insn (gen_auli_pcrel (tilepro_got_rtx (),
1187 got_symbol
, text_label_symbol
));
1189 flag_pic
= orig_flag_pic
;
1191 /* Need to emit this whether or not we obey regdecls, since
1192 setjmp/longjmp can cause life info to screw up. ??? In the case
1193 where we don't obey regdecls, this is not sufficient since we may
1194 not fall out the bottom. */
1195 emit_use (tilepro_got_rtx ());
1199 /* Return the simd variant of the constant NUM of mode MODE, by
1200 replicating it to fill an interger of mode SImode. NUM is first
1201 truncated to fit in MODE. */
1203 tilepro_simd_int (rtx num
, machine_mode mode
)
1205 HOST_WIDE_INT n
= 0;
1207 gcc_assert (CONST_INT_P (num
));
1214 n
= 0x01010101 * (n
& 0x000000FF);
1217 n
= 0x00010001 * (n
& 0x0000FFFF);
1227 return gen_int_si (n
);
1231 /* Split one or more DImode RTL references into pairs of SImode
1232 references. The RTL can be REG, offsettable MEM, integer constant,
1233 or CONST_DOUBLE. "operands" is a pointer to an array of DImode RTL
1234 to split and "num" is its length. lo_half and hi_half are output
1235 arrays that parallel "operands". */
1237 split_di (rtx operands
[], int num
, rtx lo_half
[], rtx hi_half
[])
1241 rtx op
= operands
[num
];
1243 /* simplify_subreg refuse to split volatile memory addresses,
1244 but we still have to handle it. */
1247 lo_half
[num
] = adjust_address (op
, SImode
, 0);
1248 hi_half
[num
] = adjust_address (op
, SImode
, 4);
1252 lo_half
[num
] = simplify_gen_subreg (SImode
, op
,
1253 GET_MODE (op
) == VOIDmode
1254 ? DImode
: GET_MODE (op
), 0);
1255 hi_half
[num
] = simplify_gen_subreg (SImode
, op
,
1256 GET_MODE (op
) == VOIDmode
1257 ? DImode
: GET_MODE (op
), 4);
1263 /* Returns true iff val can be moved into a register in one
1264 instruction. And if it can, it emits the code to move the
1267 If three_wide_only is true, this insists on an instruction that
1268 works in a bundle containing three instructions. */
1270 expand_set_cint32_one_inst (rtx dest_reg
,
1271 HOST_WIDE_INT val
, bool three_wide_only
)
1273 val
= trunc_int_for_mode (val
, SImode
);
1275 if (val
== trunc_int_for_mode (val
, QImode
))
1278 emit_move_insn (dest_reg
, GEN_INT (val
));
1281 else if (!three_wide_only
)
1283 rtx imm_op
= GEN_INT (val
);
1285 if (satisfies_constraint_J (imm_op
)
1286 || satisfies_constraint_K (imm_op
)
1287 || satisfies_constraint_N (imm_op
)
1288 || satisfies_constraint_P (imm_op
))
1290 emit_move_insn (dest_reg
, imm_op
);
1299 /* Implement SImode rotatert. */
1300 static HOST_WIDE_INT
1301 rotate_right (HOST_WIDE_INT n
, int count
)
1303 unsigned HOST_WIDE_INT x
= n
& 0xFFFFFFFF;
1306 return ((x
>> count
) | (x
<< (32 - count
))) & 0xFFFFFFFF;
1310 /* Return true iff n contains exactly one contiguous sequence of 1
1311 bits, possibly wrapping around from high bits to low bits. */
1313 tilepro_bitfield_operand_p (HOST_WIDE_INT n
, int *first_bit
, int *last_bit
)
1320 for (i
= 0; i
< 32; i
++)
1322 unsigned HOST_WIDE_INT x
= rotate_right (n
, i
);
1326 /* See if x is a power of two minus one, i.e. only consecutive 1
1327 bits starting from bit 0. */
1328 if ((x
& (x
+ 1)) == 0)
1330 if (first_bit
!= NULL
)
1332 if (last_bit
!= NULL
)
1333 *last_bit
= (i
+ exact_log2 (x
^ (x
>> 1))) & 31;
1343 /* Create code to move the CONST_INT value in src_val to dest_reg. */
1345 expand_set_cint32 (rtx dest_reg
, rtx src_val
)
1348 int leading_zeroes
, trailing_zeroes
;
1350 int three_wide_only
;
1353 gcc_assert (CONST_INT_P (src_val
));
1354 val
= trunc_int_for_mode (INTVAL (src_val
), SImode
);
1356 /* See if we can generate the constant in one instruction. */
1357 if (expand_set_cint32_one_inst (dest_reg
, val
, false))
1360 /* Create a temporary variable to hold a partial result, to enable
1362 temp
= create_temp_reg_if_possible (SImode
, dest_reg
);
1364 leading_zeroes
= 31 - floor_log2 (val
& 0xFFFFFFFF);
1365 trailing_zeroes
= exact_log2 (val
& -val
);
1367 lower
= trunc_int_for_mode (val
, HImode
);
1368 upper
= trunc_int_for_mode ((val
- lower
) >> 16, HImode
);
1370 /* First try all three-wide instructions that generate a constant
1371 (i.e. movei) followed by various shifts and rotates. If none of
1372 those work, try various two-wide ways of generating a constant
1373 followed by various shifts and rotates. */
1374 for (three_wide_only
= 1; three_wide_only
>= 0; three_wide_only
--)
1378 if (expand_set_cint32_one_inst (temp
, val
>> trailing_zeroes
,
1381 /* 0xFFFFA500 becomes:
1382 movei temp, 0xFFFFFFA5
1383 shli dest, temp, 8 */
1384 emit_move_insn (dest_reg
,
1385 gen_rtx_ASHIFT (SImode
, temp
,
1386 GEN_INT (trailing_zeroes
)));
1390 if (expand_set_cint32_one_inst (temp
, val
<< leading_zeroes
,
1393 /* 0x7FFFFFFF becomes:
1395 shri dest, temp, 1 */
1396 emit_move_insn (dest_reg
,
1397 gen_rtx_LSHIFTRT (SImode
, temp
,
1398 GEN_INT (leading_zeroes
)));
1402 /* Try rotating a one-instruction immediate, since rotate is
1404 for (count
= 1; count
< 32; count
++)
1406 HOST_WIDE_INT r
= rotate_right (val
, count
);
1407 if (expand_set_cint32_one_inst (temp
, r
, three_wide_only
))
1409 /* 0xFFA5FFFF becomes:
1410 movei temp, 0xFFFFFFA5
1411 rli dest, temp, 16 */
1412 emit_move_insn (dest_reg
,
1413 gen_rtx_ROTATE (SImode
, temp
, GEN_INT (count
)));
1418 if (lower
== trunc_int_for_mode (lower
, QImode
))
1420 /* We failed to use two 3-wide instructions, but the low 16
1421 bits are a small number so just use a 2-wide + 3-wide
1422 auli + addi pair rather than anything more exotic.
1425 auli temp, zero, 0x1234
1426 addi dest, temp, 0x56 */
1431 /* Fallback case: use a auli + addli/addi pair. */
1432 emit_move_insn (temp
, GEN_INT (upper
<< 16));
1433 emit_move_insn (dest_reg
, (gen_rtx_PLUS (SImode
, temp
, GEN_INT (lower
))));
1437 /* Load OP1, a 32-bit constant, into OP0, a register. We know it
1438 can't be done in one insn when we get here, the move expander
1441 tilepro_expand_set_const32 (rtx op0
, rtx op1
)
1443 machine_mode mode
= GET_MODE (op0
);
1446 if (CONST_INT_P (op1
))
1448 /* TODO: I don't know if we want to split large constants now,
1449 or wait until later (with a define_split).
1451 Does splitting early help CSE? Does it harm other
1452 optimizations that might fold loads? */
1453 expand_set_cint32 (op0
, op1
);
1457 temp
= create_temp_reg_if_possible (mode
, op0
);
1459 /* A symbol, emit in the traditional way. */
1460 emit_move_insn (temp
, gen_rtx_HIGH (mode
, op1
));
1461 emit_move_insn (op0
, gen_rtx_LO_SUM (mode
, temp
, op1
));
1466 /* Expand a move instruction. Return true if all work is done. */
1468 tilepro_expand_mov (machine_mode mode
, rtx
*operands
)
1470 /* Handle sets of MEM first. */
1471 if (MEM_P (operands
[0]))
1473 if (can_create_pseudo_p ())
1474 operands
[0] = validize_mem (operands
[0]);
1476 if (reg_or_0_operand (operands
[1], mode
))
1479 if (!reload_in_progress
)
1480 operands
[1] = force_reg (mode
, operands
[1]);
1483 /* Fixup TLS cases. */
1484 if (CONSTANT_P (operands
[1]) && tilepro_tls_referenced_p (operands
[1]))
1486 operands
[1] = tilepro_legitimize_tls_address (operands
[1]);
1490 /* Fixup PIC cases. */
1491 if (flag_pic
&& CONSTANT_P (operands
[1]))
1493 if (tilepro_pic_address_needs_scratch (operands
[1]))
1494 operands
[1] = tilepro_legitimize_pic_address (operands
[1], mode
, 0);
1496 if (symbolic_operand (operands
[1], mode
))
1498 operands
[1] = tilepro_legitimize_pic_address (operands
[1],
1500 (reload_in_progress
?
1507 /* Fixup for UNSPEC addresses. */
1509 && GET_CODE (operands
[1]) == HIGH
1510 && GET_CODE (XEXP (operands
[1], 0)) == CONST
1511 && GET_CODE (XEXP (XEXP (operands
[1], 0), 0)) == UNSPEC
)
1513 rtx unspec
= XEXP (XEXP (operands
[1], 0), 0);
1514 int unspec_num
= XINT (unspec
, 1);
1515 if (unspec_num
== UNSPEC_PCREL_SYM
)
1517 emit_insn (gen_auli_pcrel (operands
[0], const0_rtx
,
1518 XVECEXP (unspec
, 0, 0),
1519 XVECEXP (unspec
, 0, 1)));
1522 else if (flag_pic
== 2 && unspec_num
== UNSPEC_GOT32_SYM
)
1524 emit_insn (gen_addhi_got32 (operands
[0], const0_rtx
,
1525 XVECEXP (unspec
, 0, 0)));
1528 else if (HAVE_AS_TLS
&& unspec_num
== UNSPEC_TLS_GD
)
1530 emit_insn (gen_tls_gd_addhi (operands
[0], const0_rtx
,
1531 XVECEXP (unspec
, 0, 0)));
1534 else if (HAVE_AS_TLS
&& unspec_num
== UNSPEC_TLS_IE
)
1536 emit_insn (gen_tls_ie_addhi (operands
[0], const0_rtx
,
1537 XVECEXP (unspec
, 0, 0)));
1540 else if (HAVE_AS_TLS
&& unspec_num
== UNSPEC_TLS_LE
)
1542 emit_insn (gen_tls_le_addhi (operands
[0], const0_rtx
,
1543 XVECEXP (unspec
, 0, 0)));
1548 /* Accept non-constants and valid constants unmodified. */
1549 if (!CONSTANT_P (operands
[1])
1550 || GET_CODE (operands
[1]) == HIGH
|| move_operand (operands
[1], mode
))
1553 /* Split large integers. */
1554 if (GET_MODE_SIZE (mode
) <= 4)
1556 tilepro_expand_set_const32 (operands
[0], operands
[1]);
1564 /* Expand the "insv" pattern. */
1566 tilepro_expand_insv (rtx operands
[4])
1568 rtx first_rtx
= operands
[2];
1569 HOST_WIDE_INT first
= INTVAL (first_rtx
);
1570 HOST_WIDE_INT width
= INTVAL (operands
[1]);
1571 rtx v
= operands
[3];
1573 /* Shift the inserted bits into position. */
1576 if (CONST_INT_P (v
))
1578 /* Shift the constant into mm position. */
1579 v
= gen_int_si (INTVAL (v
) << first
);
1583 /* Shift over the value to be inserted. */
1584 rtx tmp
= gen_reg_rtx (SImode
);
1585 emit_insn (gen_ashlsi3 (tmp
, v
, first_rtx
));
1590 /* Insert the shifted bits using an 'mm' insn. */
1591 emit_insn (gen_insn_mm (operands
[0], v
, operands
[0], first_rtx
,
1592 GEN_INT (first
+ width
- 1)));
1596 /* Expand unaligned loads. */
1598 tilepro_expand_unaligned_load (rtx dest_reg
, rtx mem
, HOST_WIDE_INT bitsize
,
1599 HOST_WIDE_INT bit_offset
, bool sign
)
1602 rtx addr_lo
, addr_hi
;
1603 rtx mem_lo
, mem_hi
, hi
;
1604 rtx mema
, wide_result
;
1605 int last_byte_offset
;
1606 HOST_WIDE_INT byte_offset
= bit_offset
/ BITS_PER_UNIT
;
1608 mode
= GET_MODE (dest_reg
);
1610 hi
= gen_reg_rtx (mode
);
1612 if (bitsize
== 2 * BITS_PER_UNIT
&& (bit_offset
% BITS_PER_UNIT
) == 0)
1616 /* When just loading a two byte value, we can load the two bytes
1617 individually and combine them efficiently. */
1619 mem_lo
= adjust_address (mem
, QImode
, byte_offset
);
1620 mem_hi
= adjust_address (mem
, QImode
, byte_offset
+ 1);
1622 lo
= gen_reg_rtx (mode
);
1623 emit_insn (gen_zero_extendqisi2 (lo
, mem_lo
));
1627 rtx tmp
= gen_reg_rtx (mode
);
1629 /* Do a signed load of the second byte then shift and OR it
1631 emit_insn (gen_extendqisi2 (gen_lowpart (SImode
, hi
), mem_hi
));
1632 emit_insn (gen_ashlsi3 (gen_lowpart (SImode
, tmp
),
1633 gen_lowpart (SImode
, hi
), GEN_INT (8)));
1634 emit_insn (gen_iorsi3 (gen_lowpart (SImode
, dest_reg
),
1635 gen_lowpart (SImode
, lo
),
1636 gen_lowpart (SImode
, tmp
)));
1640 /* Do two unsigned loads and use intlb to interleave
1642 emit_insn (gen_zero_extendqisi2 (gen_lowpart (SImode
, hi
), mem_hi
));
1643 emit_insn (gen_insn_intlb (gen_lowpart (SImode
, dest_reg
),
1644 gen_lowpart (SImode
, hi
),
1645 gen_lowpart (SImode
, lo
)));
1651 mema
= XEXP (mem
, 0);
1653 /* AND addresses cannot be in any alias set, since they may
1654 implicitly alias surrounding code. Ideally we'd have some alias
1655 set that covered all types except those with alignment 8 or
1657 addr_lo
= force_reg (Pmode
, plus_constant (Pmode
, mema
, byte_offset
));
1658 mem_lo
= change_address (mem
, mode
,
1659 gen_rtx_AND (Pmode
, addr_lo
, GEN_INT (-4)));
1660 set_mem_alias_set (mem_lo
, 0);
1662 /* Load the high word at an address that will not fault if the low
1663 address is aligned and at the very end of a page. */
1664 last_byte_offset
= (bit_offset
+ bitsize
- 1) / BITS_PER_UNIT
;
1665 addr_hi
= force_reg (Pmode
, plus_constant (Pmode
, mema
, last_byte_offset
));
1666 mem_hi
= change_address (mem
, mode
,
1667 gen_rtx_AND (Pmode
, addr_hi
, GEN_INT (-4)));
1668 set_mem_alias_set (mem_hi
, 0);
1672 addr_lo
= make_safe_from (addr_lo
, dest_reg
);
1673 wide_result
= dest_reg
;
1677 wide_result
= gen_reg_rtx (mode
);
1680 /* Load hi first in case dest_reg is used in mema. */
1681 emit_move_insn (hi
, mem_hi
);
1682 emit_move_insn (wide_result
, mem_lo
);
1684 emit_insn (gen_insn_dword_align (gen_lowpart (SImode
, wide_result
),
1685 gen_lowpart (SImode
, wide_result
),
1686 gen_lowpart (SImode
, hi
), addr_lo
));
1691 extract_bit_field (gen_lowpart (SImode
, wide_result
),
1692 bitsize
, bit_offset
% BITS_PER_UNIT
,
1693 !sign
, gen_lowpart (SImode
, dest_reg
),
1694 SImode
, SImode
, false, NULL
);
1696 if (extracted
!= dest_reg
)
1697 emit_move_insn (dest_reg
, gen_lowpart (SImode
, extracted
));
1702 /* Expand unaligned stores. */
1704 tilepro_expand_unaligned_store (rtx mem
, rtx src
, HOST_WIDE_INT bitsize
,
1705 HOST_WIDE_INT bit_offset
)
1707 HOST_WIDE_INT byte_offset
= bit_offset
/ BITS_PER_UNIT
;
1708 HOST_WIDE_INT bytesize
= bitsize
/ BITS_PER_UNIT
;
1709 HOST_WIDE_INT shift_amt
;
1714 for (i
= 0, shift_amt
= 0; i
< bytesize
; i
++, shift_amt
+= BITS_PER_UNIT
)
1716 mem_addr
= adjust_address (mem
, QImode
, byte_offset
+ i
);
1720 store_val
= expand_simple_binop (SImode
, LSHIFTRT
,
1721 gen_lowpart (SImode
, src
),
1722 GEN_INT (shift_amt
), NULL
, 1,
1724 store_val
= gen_lowpart (QImode
, store_val
);
1728 store_val
= gen_lowpart (QImode
, src
);
1731 emit_move_insn (mem_addr
, store_val
);
1736 /* Implement the movmisalign patterns. One of the operands is a
1737 memory that is not naturally aligned. Emit instructions to load
1740 tilepro_expand_movmisalign (machine_mode mode
, rtx
*operands
)
1742 if (MEM_P (operands
[1]))
1746 if (register_operand (operands
[0], mode
))
1749 tmp
= gen_reg_rtx (mode
);
1751 tilepro_expand_unaligned_load (tmp
, operands
[1],
1752 GET_MODE_BITSIZE (mode
), 0, true);
1754 if (tmp
!= operands
[0])
1755 emit_move_insn (operands
[0], tmp
);
1757 else if (MEM_P (operands
[0]))
1759 if (!reg_or_0_operand (operands
[1], mode
))
1760 operands
[1] = force_reg (mode
, operands
[1]);
1762 tilepro_expand_unaligned_store (operands
[0], operands
[1],
1763 GET_MODE_BITSIZE (mode
), 0);
1770 /* Implement the addsi3 pattern. */
1772 tilepro_expand_addsi (rtx op0
, rtx op1
, rtx op2
)
1778 /* Skip anything that only takes one instruction. */
1779 if (add_operand (op2
, SImode
))
1782 /* We can only optimize ints here (it should be impossible to get
1783 here with any other type, but it is harmless to check. */
1784 if (!CONST_INT_P (op2
))
1787 temp
= create_temp_reg_if_possible (SImode
, op0
);
1789 high
= (n
+ (n
& 0x8000)) & ~0xffff;
1791 emit_move_insn (temp
, gen_rtx_PLUS (SImode
, op1
, gen_int_si (high
)));
1792 emit_move_insn (op0
, gen_rtx_PLUS (SImode
, temp
, gen_int_si (n
- high
)));
1798 /* Implement the allocate_stack pattern (alloca). */
1800 tilepro_allocate_stack (rtx op0
, rtx op1
)
1802 /* Technically the correct way to initialize chain_loc is with
1803 * gen_frame_mem() instead of gen_rtx_MEM(), but gen_frame_mem()
1804 * sets the alias_set to that of a frame reference. Some of our
1805 * tests rely on some unsafe assumption about when the chaining
1806 * update is done, we need to be conservative about reordering the
1807 * chaining instructions.
1809 rtx fp_addr
= gen_reg_rtx (Pmode
);
1810 rtx fp_value
= gen_reg_rtx (Pmode
);
1813 emit_move_insn (fp_addr
, gen_rtx_PLUS (Pmode
, stack_pointer_rtx
,
1814 GEN_INT (UNITS_PER_WORD
)));
1816 fp_loc
= gen_frame_mem (Pmode
, fp_addr
);
1818 emit_move_insn (fp_value
, fp_loc
);
1820 op1
= force_reg (Pmode
, op1
);
1822 emit_move_insn (stack_pointer_rtx
,
1823 gen_rtx_MINUS (Pmode
, stack_pointer_rtx
, op1
));
1825 emit_move_insn (fp_addr
, gen_rtx_PLUS (Pmode
, stack_pointer_rtx
,
1826 GEN_INT (UNITS_PER_WORD
)));
1828 fp_loc
= gen_frame_mem (Pmode
, fp_addr
);
1830 emit_move_insn (fp_loc
, fp_value
);
1832 emit_move_insn (op0
, virtual_stack_dynamic_rtx
);
1839 /* Returns the insn_code in ENTRY. */
1840 static enum insn_code
1841 tilepro_multiply_get_opcode (const struct tilepro_multiply_insn_seq_entry
1844 return tilepro_multiply_insn_seq_decode_opcode
[entry
->compressed_opcode
];
1848 /* Returns the length of the 'op' array. */
1850 tilepro_multiply_get_num_ops (const struct tilepro_multiply_insn_seq
*seq
)
1852 /* The array either uses all of its allocated slots or is terminated
1853 by a bogus opcode. Either way, the array size is the index of the
1854 last valid opcode plus one. */
1856 for (i
= tilepro_multiply_insn_seq_MAX_OPERATIONS
- 1; i
>= 0; i
--)
1857 if (tilepro_multiply_get_opcode (&seq
->op
[i
]) != CODE_FOR_nothing
)
1860 /* An empty array is not allowed. */
1865 /* We precompute a number of expression trees for multiplying by
1866 constants. This generates code for such an expression tree by
1867 walking through the nodes in the tree (which are conveniently
1868 pre-linearized) and emitting an instruction for each one. */
1870 tilepro_expand_constant_multiply_given_sequence (rtx result
, rtx src
,
1872 tilepro_multiply_insn_seq
1878 /* Keep track of the subexpressions computed so far, so later
1879 instructions can refer to them. We seed the array with zero and
1880 the value being multiplied. */
1881 int num_subexprs
= 2;
1882 rtx subexprs
[tilepro_multiply_insn_seq_MAX_OPERATIONS
+ 2];
1883 subexprs
[0] = const0_rtx
;
1886 /* Determine how many instructions we are going to generate. */
1887 num_ops
= tilepro_multiply_get_num_ops (seq
);
1888 gcc_assert (num_ops
> 0
1889 && num_ops
<= tilepro_multiply_insn_seq_MAX_OPERATIONS
);
1891 for (i
= 0; i
< num_ops
; i
++)
1893 const struct tilepro_multiply_insn_seq_entry
*entry
= &seq
->op
[i
];
1895 /* Figure out where to store the output of this instruction. */
1896 const bool is_last_op
= (i
+ 1 == num_ops
);
1897 rtx out
= is_last_op
? result
: gen_reg_rtx (SImode
);
1899 enum insn_code opcode
= tilepro_multiply_get_opcode (entry
);
1900 if (opcode
== CODE_FOR_ashlsi3
)
1902 /* Handle shift by immediate. This is a special case because
1903 the meaning of the second operand is a constant shift
1904 count rather than an operand index. */
1906 /* Make sure the shift count is in range. Zero should not
1908 const int shift_count
= entry
->rhs
;
1909 gcc_assert (shift_count
> 0 && shift_count
< 32);
1911 /* Emit the actual instruction. */
1912 emit_insn (GEN_FCN (opcode
)
1913 (out
, subexprs
[entry
->lhs
],
1914 gen_rtx_CONST_INT (SImode
, shift_count
)));
1918 /* Handle a normal two-operand instruction, such as add or
1921 /* Make sure we are referring to a previously computed
1923 gcc_assert (entry
->rhs
< num_subexprs
);
1925 /* Emit the actual instruction. */
1926 emit_insn (GEN_FCN (opcode
)
1927 (out
, subexprs
[entry
->lhs
], subexprs
[entry
->rhs
]));
1930 /* Record this subexpression for use by later expressions. */
1931 subexprs
[num_subexprs
++] = out
;
1936 /* bsearch helper function. */
1938 tilepro_compare_multipliers (const void *key
, const void *t
)
1940 return *(const int *) key
-
1941 ((const struct tilepro_multiply_insn_seq
*) t
)->multiplier
;
1945 /* Returns the tilepro_multiply_insn_seq for multiplier, or NULL if
1947 static const struct tilepro_multiply_insn_seq
*
1948 tilepro_find_multiply_insn_seq_for_constant (int multiplier
)
1950 return ((const struct tilepro_multiply_insn_seq
*)
1951 bsearch (&multiplier
, tilepro_multiply_insn_seq_table
,
1952 tilepro_multiply_insn_seq_table_size
,
1953 sizeof tilepro_multiply_insn_seq_table
[0],
1954 tilepro_compare_multipliers
));
1958 /* Try to a expand constant multiply in SImode by looking it up in a
1959 precompiled table. OP0 is the result operand, OP1 is the source
1960 operand, and MULTIPLIER is the value of the constant. Return true
1963 tilepro_expand_const_mulsi (rtx op0
, rtx op1
, int multiplier
)
1965 /* See if we have precomputed an efficient way to multiply by this
1967 const struct tilepro_multiply_insn_seq
*seq
=
1968 tilepro_find_multiply_insn_seq_for_constant (multiplier
);
1971 tilepro_expand_constant_multiply_given_sequence (op0
, op1
, seq
);
1979 /* Expand the mulsi pattern. */
1981 tilepro_expand_mulsi (rtx op0
, rtx op1
, rtx op2
)
1983 if (CONST_INT_P (op2
))
1985 HOST_WIDE_INT n
= trunc_int_for_mode (INTVAL (op2
), SImode
);
1986 return tilepro_expand_const_mulsi (op0
, op1
, n
);
1992 /* Expand a high multiply pattern in SImode. RESULT, OP1, OP2 are the
1993 operands, and SIGN is true if it's a signed multiply, and false if
1994 it's an unsigned multiply. */
1996 tilepro_expand_high_multiply (rtx result
, rtx op1
, rtx op2
, bool sign
)
1998 rtx tmp0
= gen_reg_rtx (SImode
);
1999 rtx tmp1
= gen_reg_rtx (SImode
);
2000 rtx tmp2
= gen_reg_rtx (SImode
);
2001 rtx tmp3
= gen_reg_rtx (SImode
);
2002 rtx tmp4
= gen_reg_rtx (SImode
);
2003 rtx tmp5
= gen_reg_rtx (SImode
);
2004 rtx tmp6
= gen_reg_rtx (SImode
);
2005 rtx tmp7
= gen_reg_rtx (SImode
);
2006 rtx tmp8
= gen_reg_rtx (SImode
);
2007 rtx tmp9
= gen_reg_rtx (SImode
);
2008 rtx tmp10
= gen_reg_rtx (SImode
);
2009 rtx tmp11
= gen_reg_rtx (SImode
);
2010 rtx tmp12
= gen_reg_rtx (SImode
);
2011 rtx tmp13
= gen_reg_rtx (SImode
);
2012 rtx result_lo
= gen_reg_rtx (SImode
);
2016 emit_insn (gen_insn_mulhl_su (tmp0
, op1
, op2
));
2017 emit_insn (gen_insn_mulhl_su (tmp1
, op2
, op1
));
2018 emit_insn (gen_insn_mulll_uu (tmp2
, op1
, op2
));
2019 emit_insn (gen_insn_mulhh_ss (tmp3
, op1
, op2
));
2023 emit_insn (gen_insn_mulhl_uu (tmp0
, op1
, op2
));
2024 emit_insn (gen_insn_mulhl_uu (tmp1
, op2
, op1
));
2025 emit_insn (gen_insn_mulll_uu (tmp2
, op1
, op2
));
2026 emit_insn (gen_insn_mulhh_uu (tmp3
, op1
, op2
));
2029 emit_move_insn (tmp4
, (gen_rtx_ASHIFT (SImode
, tmp0
, GEN_INT (16))));
2031 emit_move_insn (tmp5
, (gen_rtx_ASHIFT (SImode
, tmp1
, GEN_INT (16))));
2033 emit_move_insn (tmp6
, (gen_rtx_PLUS (SImode
, tmp4
, tmp5
)));
2034 emit_move_insn (result_lo
, (gen_rtx_PLUS (SImode
, tmp2
, tmp6
)));
2036 emit_move_insn (tmp7
, gen_rtx_LTU (SImode
, tmp6
, tmp4
));
2037 emit_move_insn (tmp8
, gen_rtx_LTU (SImode
, result_lo
, tmp2
));
2041 emit_move_insn (tmp9
, (gen_rtx_ASHIFTRT (SImode
, tmp0
, GEN_INT (16))));
2042 emit_move_insn (tmp10
, (gen_rtx_ASHIFTRT (SImode
, tmp1
, GEN_INT (16))));
2046 emit_move_insn (tmp9
, (gen_rtx_LSHIFTRT (SImode
, tmp0
, GEN_INT (16))));
2047 emit_move_insn (tmp10
, (gen_rtx_LSHIFTRT (SImode
, tmp1
, GEN_INT (16))));
2050 emit_move_insn (tmp11
, (gen_rtx_PLUS (SImode
, tmp3
, tmp7
)));
2051 emit_move_insn (tmp12
, (gen_rtx_PLUS (SImode
, tmp8
, tmp9
)));
2052 emit_move_insn (tmp13
, (gen_rtx_PLUS (SImode
, tmp11
, tmp12
)));
2053 emit_move_insn (result
, (gen_rtx_PLUS (SImode
, tmp13
, tmp10
)));
2057 /* Implement smulsi3_highpart. */
2059 tilepro_expand_smulsi3_highpart (rtx op0
, rtx op1
, rtx op2
)
2061 tilepro_expand_high_multiply (op0
, op1
, op2
, true);
2065 /* Implement umulsi3_highpart. */
2067 tilepro_expand_umulsi3_highpart (rtx op0
, rtx op1
, rtx op2
)
2069 tilepro_expand_high_multiply (op0
, op1
, op2
, false);
2074 /* Compare and branches */
2076 /* Helper function to handle DImode for tilepro_emit_setcc_internal. */
2078 tilepro_emit_setcc_internal_di (rtx res
, enum rtx_code code
, rtx op0
, rtx op1
)
2080 rtx operands
[2], lo_half
[2], hi_half
[2];
2081 rtx tmp
, tmp0
, tmp1
, tmp2
;
2084 /* Reduce the number of cases we need to handle by reversing the
2094 /* We handle these compares directly. */
2101 /* Reverse the operands. */
2106 /* We should not have called this with any other code. */
2112 code
= swap_condition (code
);
2113 tmp
= op0
, op0
= op1
, op1
= tmp
;
2119 split_di (operands
, 2, lo_half
, hi_half
);
2121 if (!reg_or_0_operand (lo_half
[0], SImode
))
2122 lo_half
[0] = force_reg (SImode
, lo_half
[0]);
2124 if (!reg_or_0_operand (hi_half
[0], SImode
))
2125 hi_half
[0] = force_reg (SImode
, hi_half
[0]);
2127 if (!CONST_INT_P (lo_half
[1]) && !register_operand (lo_half
[1], SImode
))
2128 lo_half
[1] = force_reg (SImode
, lo_half
[1]);
2130 if (!CONST_INT_P (hi_half
[1]) && !register_operand (hi_half
[1], SImode
))
2131 hi_half
[1] = force_reg (SImode
, hi_half
[1]);
2133 tmp0
= gen_reg_rtx (SImode
);
2134 tmp1
= gen_reg_rtx (SImode
);
2135 tmp2
= gen_reg_rtx (SImode
);
2140 emit_insn (gen_insn_seq (tmp0
, lo_half
[0], lo_half
[1]));
2141 emit_insn (gen_insn_seq (tmp1
, hi_half
[0], hi_half
[1]));
2142 emit_insn (gen_andsi3 (res
, tmp0
, tmp1
));
2145 emit_insn (gen_insn_sne (tmp0
, lo_half
[0], lo_half
[1]));
2146 emit_insn (gen_insn_sne (tmp1
, hi_half
[0], hi_half
[1]));
2147 emit_insn (gen_iorsi3 (res
, tmp0
, tmp1
));
2150 emit_insn (gen_insn_slte (tmp0
, hi_half
[0], hi_half
[1]));
2151 emit_insn (gen_insn_seq (tmp1
, hi_half
[0], hi_half
[1]));
2152 emit_insn (gen_insn_slte_u (tmp2
, lo_half
[0], lo_half
[1]));
2153 emit_insn (gen_insn_mvnz (res
, tmp0
, tmp1
, tmp2
));
2156 if (operands
[1] == const0_rtx
)
2158 emit_insn (gen_lshrsi3 (res
, hi_half
[0], GEN_INT (31)));
2163 emit_insn (gen_insn_slt (tmp0
, hi_half
[0], hi_half
[1]));
2164 emit_insn (gen_insn_seq (tmp1
, hi_half
[0], hi_half
[1]));
2165 emit_insn (gen_insn_slt_u (tmp2
, lo_half
[0], lo_half
[1]));
2166 emit_insn (gen_insn_mvnz (res
, tmp0
, tmp1
, tmp2
));
2170 emit_insn (gen_insn_slte_u (tmp0
, hi_half
[0], hi_half
[1]));
2171 emit_insn (gen_insn_seq (tmp1
, hi_half
[0], hi_half
[1]));
2172 emit_insn (gen_insn_slte_u (tmp2
, lo_half
[0], lo_half
[1]));
2173 emit_insn (gen_insn_mvnz (res
, tmp0
, tmp1
, tmp2
));
2176 emit_insn (gen_insn_slt_u (tmp0
, hi_half
[0], hi_half
[1]));
2177 emit_insn (gen_insn_seq (tmp1
, hi_half
[0], hi_half
[1]));
2178 emit_insn (gen_insn_slt_u (tmp2
, lo_half
[0], lo_half
[1]));
2179 emit_insn (gen_insn_mvnz (res
, tmp0
, tmp1
, tmp2
));
2189 /* Certain simplifications can be done to make invalid setcc
2190 operations valid. Return the final comparison, or NULL if we can't
2193 tilepro_emit_setcc_internal (rtx res
, enum rtx_code code
, rtx op0
, rtx op1
,
2194 machine_mode cmp_mode
)
2199 if (cmp_mode
== DImode
)
2201 return tilepro_emit_setcc_internal_di (res
, code
, op0
, op1
);
2204 /* The general case: fold the comparison code to the types of
2205 compares that we have, choosing the branch as necessary. */
2215 /* We have these compares. */
2222 /* We do not have these compares, so we reverse the
2228 /* We should not have called this with any other code. */
2234 code
= swap_condition (code
);
2235 tmp
= op0
, op0
= op1
, op1
= tmp
;
2238 if (!reg_or_0_operand (op0
, SImode
))
2239 op0
= force_reg (SImode
, op0
);
2241 if (!CONST_INT_P (op1
) && !register_operand (op1
, SImode
))
2242 op1
= force_reg (SImode
, op1
);
2244 /* Return the setcc comparison. */
2245 emit_insn (gen_rtx_SET (res
, gen_rtx_fmt_ee (code
, SImode
, op0
, op1
)));
2251 /* Implement cstore patterns. */
2253 tilepro_emit_setcc (rtx operands
[], machine_mode cmp_mode
)
2256 tilepro_emit_setcc_internal (operands
[0], GET_CODE (operands
[1]),
2257 operands
[2], operands
[3], cmp_mode
);
2261 /* Return whether CODE is a signed comparison. */
2263 signed_compare_p (enum rtx_code code
)
2265 return (code
== EQ
|| code
== NE
|| code
== LT
|| code
== LE
2266 || code
== GT
|| code
== GE
);
2270 /* Generate the comparison for an SImode conditional branch. */
2272 tilepro_emit_cc_test (enum rtx_code code
, rtx op0
, rtx op1
,
2273 machine_mode cmp_mode
, bool eq_ne_only
)
2275 enum rtx_code branch_code
;
2278 /* Check for a compare against zero using a comparison we can do
2280 if (cmp_mode
!= DImode
2281 && op1
== const0_rtx
2282 && (code
== EQ
|| code
== NE
2283 || (!eq_ne_only
&& signed_compare_p (code
))))
2285 op0
= force_reg (SImode
, op0
);
2286 return gen_rtx_fmt_ee (code
, VOIDmode
, op0
, const0_rtx
);
2289 /* The general case: fold the comparison code to the types of
2290 compares that we have, choosing the branch as necessary. */
2298 /* We have these compares. */
2307 /* These must be reversed (except NE, but let's
2309 code
= reverse_condition (code
);
2317 if (cmp_mode
!= DImode
2318 && CONST_INT_P (op1
) && (!satisfies_constraint_I (op1
) || code
== LEU
))
2320 HOST_WIDE_INT n
= trunc_int_for_mode (INTVAL (op1
), SImode
);
2325 /* Subtract off the value we want to compare against and see
2326 if we get zero. This is cheaper than creating a constant
2327 in a register. Except that subtracting -128 is more
2328 expensive than seqi to -128, so we leave that alone. */
2329 /* ??? Don't do this when comparing against symbols,
2330 otherwise we'll reduce (&x == 0x1234) to (&x-0x1234 ==
2331 0), which will be declared false out of hand (at least
2333 if (!(symbolic_operand (op0
, VOIDmode
)
2334 || (REG_P (op0
) && REG_POINTER (op0
))))
2336 /* To compare against MIN_INT, we add MIN_INT and check
2339 if (n
!= -2147483647 - 1)
2344 op0
= force_reg (SImode
, op0
);
2345 temp
= gen_reg_rtx (SImode
);
2346 emit_insn (gen_addsi3 (temp
, op0
, gen_int_si (add
)));
2347 return gen_rtx_fmt_ee (reverse_condition (branch_code
),
2348 VOIDmode
, temp
, const0_rtx
);
2358 /* Change ((unsigned)x < 0x1000) into !((unsigned)x >> 12),
2361 int first
= exact_log2 (code
== LTU
? n
: n
+ 1);
2364 op0
= force_reg (SImode
, op0
);
2365 temp
= gen_reg_rtx (SImode
);
2366 emit_move_insn (temp
,
2367 gen_rtx_LSHIFTRT (SImode
, op0
,
2368 gen_int_si (first
)));
2369 return gen_rtx_fmt_ee (reverse_condition (branch_code
),
2370 VOIDmode
, temp
, const0_rtx
);
2380 /* Compute a flag saying whether we should branch. */
2381 temp
= gen_reg_rtx (SImode
);
2382 tilepro_emit_setcc_internal (temp
, code
, op0
, op1
, cmp_mode
);
2384 /* Return the branch comparison. */
2385 return gen_rtx_fmt_ee (branch_code
, VOIDmode
, temp
, const0_rtx
);
2389 /* Generate the comparison for a conditional branch. */
2391 tilepro_emit_conditional_branch (rtx operands
[], machine_mode cmp_mode
)
2394 tilepro_emit_cc_test (GET_CODE (operands
[0]), operands
[1], operands
[2],
2396 rtx branch_rtx
= gen_rtx_SET (pc_rtx
,
2397 gen_rtx_IF_THEN_ELSE (VOIDmode
, cmp_rtx
,
2402 emit_jump_insn (branch_rtx
);
2406 /* Implement the movsicc pattern. */
2408 tilepro_emit_conditional_move (rtx cmp
)
2411 tilepro_emit_cc_test (GET_CODE (cmp
), XEXP (cmp
, 0), XEXP (cmp
, 1),
2412 GET_MODE (XEXP (cmp
, 0)), true);
2416 /* Return true if INSN is annotated with a REG_BR_PROB note that
2417 indicates it's a branch that's predicted taken. */
2419 cbranch_predicted_p (rtx_insn
*insn
)
2421 rtx x
= find_reg_note (insn
, REG_BR_PROB
, 0);
2425 return profile_probability::from_reg_br_prob_note (XINT (x
, 0))
2426 >= profile_probability::even ();
2433 /* Output assembly code for a specific branch instruction, appending
2434 the branch prediction flag to the opcode if appropriate. */
2436 tilepro_output_simple_cbranch_with_opcode (rtx_insn
*insn
, const char *opcode
,
2437 int regop
, bool netreg_p
,
2438 bool reverse_predicted
)
2440 static char buf
[64];
2441 sprintf (buf
, "%s%s\t%%%c%d, %%l0", opcode
,
2442 (cbranch_predicted_p (insn
) ^ reverse_predicted
) ? "t" : "",
2443 netreg_p
? 'N' : 'r', regop
);
2448 /* Output assembly code for a specific branch instruction, appending
2449 the branch prediction flag to the opcode if appropriate. */
2451 tilepro_output_cbranch_with_opcode (rtx_insn
*insn
, rtx
*operands
,
2453 const char *rev_opcode
,
2454 int regop
, bool netreg_p
)
2456 const char *branch_if_false
;
2457 rtx taken
, not_taken
;
2458 bool is_simple_branch
;
2460 gcc_assert (LABEL_P (operands
[0]));
2462 is_simple_branch
= true;
2463 if (INSN_ADDRESSES_SET_P ())
2465 int from_addr
= INSN_ADDRESSES (INSN_UID (insn
));
2466 int to_addr
= INSN_ADDRESSES (INSN_UID (operands
[0]));
2467 int delta
= to_addr
- from_addr
;
2468 is_simple_branch
= IN_RANGE (delta
, -524288, 524280);
2471 if (is_simple_branch
)
2473 /* Just a simple conditional branch. */
2475 tilepro_output_simple_cbranch_with_opcode (insn
, opcode
, regop
,
2479 /* Generate a reversed branch around a direct jump. This fallback
2480 does not use branch-likely instructions. */
2481 not_taken
= gen_label_rtx ();
2482 taken
= operands
[0];
2484 /* Generate the reversed branch to NOT_TAKEN. */
2485 operands
[0] = not_taken
;
2487 tilepro_output_simple_cbranch_with_opcode (insn
, rev_opcode
, regop
,
2489 output_asm_insn (branch_if_false
, operands
);
2491 output_asm_insn ("j\t%l0", &taken
);
2493 /* Output NOT_TAKEN. */
2494 targetm
.asm_out
.internal_label (asm_out_file
, "L",
2495 CODE_LABEL_NUMBER (not_taken
));
2500 /* Output assembly code for a conditional branch instruction. */
2502 tilepro_output_cbranch (rtx_insn
*insn
, rtx
*operands
, bool reversed
)
2504 enum rtx_code code
= GET_CODE (operands
[1]);
2506 const char *rev_opcode
;
2509 code
= reverse_condition (code
);
2527 rev_opcode
= "blez";
2535 rev_opcode
= "bgez";
2542 tilepro_output_cbranch_with_opcode (insn
, operands
, opcode
, rev_opcode
,
2547 /* Implement the tablejump pattern. */
2549 tilepro_expand_tablejump (rtx op0
, rtx op1
)
2553 rtx table
= gen_rtx_LABEL_REF (Pmode
, op1
);
2554 rtx temp
= gen_reg_rtx (Pmode
);
2555 rtx text_label_symbol
= tilepro_text_label_symbol ();
2556 rtx text_label_rtx
= tilepro_text_label_rtx ();
2558 emit_insn (gen_addli_pcrel (temp
, text_label_rtx
,
2559 table
, text_label_symbol
));
2560 emit_insn (gen_auli_pcrel (temp
, temp
, table
, text_label_symbol
));
2561 emit_move_insn (temp
,
2562 gen_rtx_PLUS (Pmode
,
2563 convert_to_mode (Pmode
, op0
, false),
2568 emit_jump_insn (gen_tablejump_aux (op0
, op1
));
2572 /* Expand a builtin vector binary op, by calling gen function GEN with
2573 operands in the proper modes. DEST is converted to DEST_MODE, and
2574 src0 and src1 (if DO_SRC1 is true) is converted to SRC_MODE. */
2576 tilepro_expand_builtin_vector_binop (rtx (*gen
) (rtx
, rtx
, rtx
),
2577 machine_mode dest_mode
,
2579 machine_mode src_mode
,
2580 rtx src0
, rtx src1
, bool do_src1
)
2582 dest
= gen_lowpart (dest_mode
, dest
);
2584 if (src0
== const0_rtx
)
2585 src0
= CONST0_RTX (src_mode
);
2587 src0
= gen_lowpart (src_mode
, src0
);
2591 if (src1
== const0_rtx
)
2592 src1
= CONST0_RTX (src_mode
);
2594 src1
= gen_lowpart (src_mode
, src1
);
2597 emit_insn ((*gen
) (dest
, src0
, src1
));
2604 struct tile_builtin_info
2606 enum insn_code icode
;
2610 static struct tile_builtin_info tilepro_builtin_info
[TILEPRO_BUILTIN_max
] = {
2611 { CODE_FOR_addsi3
, NULL
}, /* add */
2612 { CODE_FOR_insn_addb
, NULL
}, /* addb */
2613 { CODE_FOR_insn_addbs_u
, NULL
}, /* addbs_u */
2614 { CODE_FOR_insn_addh
, NULL
}, /* addh */
2615 { CODE_FOR_insn_addhs
, NULL
}, /* addhs */
2616 { CODE_FOR_insn_addib
, NULL
}, /* addib */
2617 { CODE_FOR_insn_addih
, NULL
}, /* addih */
2618 { CODE_FOR_insn_addlis
, NULL
}, /* addlis */
2619 { CODE_FOR_ssaddsi3
, NULL
}, /* adds */
2620 { CODE_FOR_insn_adiffb_u
, NULL
}, /* adiffb_u */
2621 { CODE_FOR_insn_adiffh
, NULL
}, /* adiffh */
2622 { CODE_FOR_andsi3
, NULL
}, /* and */
2623 { CODE_FOR_insn_auli
, NULL
}, /* auli */
2624 { CODE_FOR_insn_avgb_u
, NULL
}, /* avgb_u */
2625 { CODE_FOR_insn_avgh
, NULL
}, /* avgh */
2626 { CODE_FOR_insn_bitx
, NULL
}, /* bitx */
2627 { CODE_FOR_bswapsi2
, NULL
}, /* bytex */
2628 { CODE_FOR_clzsi2
, NULL
}, /* clz */
2629 { CODE_FOR_insn_crc32_32
, NULL
}, /* crc32_32 */
2630 { CODE_FOR_insn_crc32_8
, NULL
}, /* crc32_8 */
2631 { CODE_FOR_ctzsi2
, NULL
}, /* ctz */
2632 { CODE_FOR_insn_drain
, NULL
}, /* drain */
2633 { CODE_FOR_insn_dtlbpr
, NULL
}, /* dtlbpr */
2634 { CODE_FOR_insn_dword_align
, NULL
}, /* dword_align */
2635 { CODE_FOR_insn_finv
, NULL
}, /* finv */
2636 { CODE_FOR_insn_flush
, NULL
}, /* flush */
2637 { CODE_FOR_insn_fnop
, NULL
}, /* fnop */
2638 { CODE_FOR_insn_icoh
, NULL
}, /* icoh */
2639 { CODE_FOR_insn_ill
, NULL
}, /* ill */
2640 { CODE_FOR_insn_info
, NULL
}, /* info */
2641 { CODE_FOR_insn_infol
, NULL
}, /* infol */
2642 { CODE_FOR_insn_inthb
, NULL
}, /* inthb */
2643 { CODE_FOR_insn_inthh
, NULL
}, /* inthh */
2644 { CODE_FOR_insn_intlb
, NULL
}, /* intlb */
2645 { CODE_FOR_insn_intlh
, NULL
}, /* intlh */
2646 { CODE_FOR_insn_inv
, NULL
}, /* inv */
2647 { CODE_FOR_insn_lb
, NULL
}, /* lb */
2648 { CODE_FOR_insn_lb_u
, NULL
}, /* lb_u */
2649 { CODE_FOR_insn_lh
, NULL
}, /* lh */
2650 { CODE_FOR_insn_lh_u
, NULL
}, /* lh_u */
2651 { CODE_FOR_insn_lnk
, NULL
}, /* lnk */
2652 { CODE_FOR_insn_lw
, NULL
}, /* lw */
2653 { CODE_FOR_insn_lw_na
, NULL
}, /* lw_na */
2654 { CODE_FOR_insn_lb_L2
, NULL
}, /* lb_L2 */
2655 { CODE_FOR_insn_lb_u_L2
, NULL
}, /* lb_u_L2 */
2656 { CODE_FOR_insn_lh_L2
, NULL
}, /* lh_L2 */
2657 { CODE_FOR_insn_lh_u_L2
, NULL
}, /* lh_u_L2 */
2658 { CODE_FOR_insn_lw_L2
, NULL
}, /* lw_L2 */
2659 { CODE_FOR_insn_lw_na_L2
, NULL
}, /* lw_na_L2 */
2660 { CODE_FOR_insn_lb_miss
, NULL
}, /* lb_miss */
2661 { CODE_FOR_insn_lb_u_miss
, NULL
}, /* lb_u_miss */
2662 { CODE_FOR_insn_lh_miss
, NULL
}, /* lh_miss */
2663 { CODE_FOR_insn_lh_u_miss
, NULL
}, /* lh_u_miss */
2664 { CODE_FOR_insn_lw_miss
, NULL
}, /* lw_miss */
2665 { CODE_FOR_insn_lw_na_miss
, NULL
}, /* lw_na_miss */
2666 { CODE_FOR_insn_maxb_u
, NULL
}, /* maxb_u */
2667 { CODE_FOR_insn_maxh
, NULL
}, /* maxh */
2668 { CODE_FOR_insn_maxib_u
, NULL
}, /* maxib_u */
2669 { CODE_FOR_insn_maxih
, NULL
}, /* maxih */
2670 { CODE_FOR_memory_barrier
, NULL
}, /* mf */
2671 { CODE_FOR_insn_mfspr
, NULL
}, /* mfspr */
2672 { CODE_FOR_insn_minb_u
, NULL
}, /* minb_u */
2673 { CODE_FOR_insn_minh
, NULL
}, /* minh */
2674 { CODE_FOR_insn_minib_u
, NULL
}, /* minib_u */
2675 { CODE_FOR_insn_minih
, NULL
}, /* minih */
2676 { CODE_FOR_insn_mm
, NULL
}, /* mm */
2677 { CODE_FOR_insn_mnz
, NULL
}, /* mnz */
2678 { CODE_FOR_insn_mnzb
, NULL
}, /* mnzb */
2679 { CODE_FOR_insn_mnzh
, NULL
}, /* mnzh */
2680 { CODE_FOR_movsi
, NULL
}, /* move */
2681 { CODE_FOR_insn_movelis
, NULL
}, /* movelis */
2682 { CODE_FOR_insn_mtspr
, NULL
}, /* mtspr */
2683 { CODE_FOR_insn_mulhh_ss
, NULL
}, /* mulhh_ss */
2684 { CODE_FOR_insn_mulhh_su
, NULL
}, /* mulhh_su */
2685 { CODE_FOR_insn_mulhh_uu
, NULL
}, /* mulhh_uu */
2686 { CODE_FOR_insn_mulhha_ss
, NULL
}, /* mulhha_ss */
2687 { CODE_FOR_insn_mulhha_su
, NULL
}, /* mulhha_su */
2688 { CODE_FOR_insn_mulhha_uu
, NULL
}, /* mulhha_uu */
2689 { CODE_FOR_insn_mulhhsa_uu
, NULL
}, /* mulhhsa_uu */
2690 { CODE_FOR_insn_mulhl_ss
, NULL
}, /* mulhl_ss */
2691 { CODE_FOR_insn_mulhl_su
, NULL
}, /* mulhl_su */
2692 { CODE_FOR_insn_mulhl_us
, NULL
}, /* mulhl_us */
2693 { CODE_FOR_insn_mulhl_uu
, NULL
}, /* mulhl_uu */
2694 { CODE_FOR_insn_mulhla_ss
, NULL
}, /* mulhla_ss */
2695 { CODE_FOR_insn_mulhla_su
, NULL
}, /* mulhla_su */
2696 { CODE_FOR_insn_mulhla_us
, NULL
}, /* mulhla_us */
2697 { CODE_FOR_insn_mulhla_uu
, NULL
}, /* mulhla_uu */
2698 { CODE_FOR_insn_mulhlsa_uu
, NULL
}, /* mulhlsa_uu */
2699 { CODE_FOR_insn_mulll_ss
, NULL
}, /* mulll_ss */
2700 { CODE_FOR_insn_mulll_su
, NULL
}, /* mulll_su */
2701 { CODE_FOR_insn_mulll_uu
, NULL
}, /* mulll_uu */
2702 { CODE_FOR_insn_mullla_ss
, NULL
}, /* mullla_ss */
2703 { CODE_FOR_insn_mullla_su
, NULL
}, /* mullla_su */
2704 { CODE_FOR_insn_mullla_uu
, NULL
}, /* mullla_uu */
2705 { CODE_FOR_insn_mulllsa_uu
, NULL
}, /* mulllsa_uu */
2706 { CODE_FOR_insn_mvnz
, NULL
}, /* mvnz */
2707 { CODE_FOR_insn_mvz
, NULL
}, /* mvz */
2708 { CODE_FOR_insn_mz
, NULL
}, /* mz */
2709 { CODE_FOR_insn_mzb
, NULL
}, /* mzb */
2710 { CODE_FOR_insn_mzh
, NULL
}, /* mzh */
2711 { CODE_FOR_insn_nap
, NULL
}, /* nap */
2712 { CODE_FOR_nop
, NULL
}, /* nop */
2713 { CODE_FOR_insn_nor
, NULL
}, /* nor */
2714 { CODE_FOR_iorsi3
, NULL
}, /* or */
2715 { CODE_FOR_insn_packbs_u
, NULL
}, /* packbs_u */
2716 { CODE_FOR_insn_packhb
, NULL
}, /* packhb */
2717 { CODE_FOR_insn_packhs
, NULL
}, /* packhs */
2718 { CODE_FOR_insn_packlb
, NULL
}, /* packlb */
2719 { CODE_FOR_popcountsi2
, NULL
}, /* pcnt */
2720 { CODE_FOR_insn_prefetch
, NULL
}, /* prefetch */
2721 { CODE_FOR_insn_prefetch_L1
, NULL
}, /* prefetch_L1 */
2722 { CODE_FOR_rotlsi3
, NULL
}, /* rl */
2723 { CODE_FOR_insn_s1a
, NULL
}, /* s1a */
2724 { CODE_FOR_insn_s2a
, NULL
}, /* s2a */
2725 { CODE_FOR_insn_s3a
, NULL
}, /* s3a */
2726 { CODE_FOR_insn_sadab_u
, NULL
}, /* sadab_u */
2727 { CODE_FOR_insn_sadah
, NULL
}, /* sadah */
2728 { CODE_FOR_insn_sadah_u
, NULL
}, /* sadah_u */
2729 { CODE_FOR_insn_sadb_u
, NULL
}, /* sadb_u */
2730 { CODE_FOR_insn_sadh
, NULL
}, /* sadh */
2731 { CODE_FOR_insn_sadh_u
, NULL
}, /* sadh_u */
2732 { CODE_FOR_insn_sb
, NULL
}, /* sb */
2733 { CODE_FOR_insn_seq
, NULL
}, /* seq */
2734 { CODE_FOR_insn_seqb
, NULL
}, /* seqb */
2735 { CODE_FOR_insn_seqh
, NULL
}, /* seqh */
2736 { CODE_FOR_insn_seqib
, NULL
}, /* seqib */
2737 { CODE_FOR_insn_seqih
, NULL
}, /* seqih */
2738 { CODE_FOR_insn_sh
, NULL
}, /* sh */
2739 { CODE_FOR_ashlsi3
, NULL
}, /* shl */
2740 { CODE_FOR_insn_shlb
, NULL
}, /* shlb */
2741 { CODE_FOR_insn_shlh
, NULL
}, /* shlh */
2742 { CODE_FOR_insn_shlb
, NULL
}, /* shlib */
2743 { CODE_FOR_insn_shlh
, NULL
}, /* shlih */
2744 { CODE_FOR_lshrsi3
, NULL
}, /* shr */
2745 { CODE_FOR_insn_shrb
, NULL
}, /* shrb */
2746 { CODE_FOR_insn_shrh
, NULL
}, /* shrh */
2747 { CODE_FOR_insn_shrb
, NULL
}, /* shrib */
2748 { CODE_FOR_insn_shrh
, NULL
}, /* shrih */
2749 { CODE_FOR_insn_slt
, NULL
}, /* slt */
2750 { CODE_FOR_insn_slt_u
, NULL
}, /* slt_u */
2751 { CODE_FOR_insn_sltb
, NULL
}, /* sltb */
2752 { CODE_FOR_insn_sltb_u
, NULL
}, /* sltb_u */
2753 { CODE_FOR_insn_slte
, NULL
}, /* slte */
2754 { CODE_FOR_insn_slte_u
, NULL
}, /* slte_u */
2755 { CODE_FOR_insn_slteb
, NULL
}, /* slteb */
2756 { CODE_FOR_insn_slteb_u
, NULL
}, /* slteb_u */
2757 { CODE_FOR_insn_slteh
, NULL
}, /* slteh */
2758 { CODE_FOR_insn_slteh_u
, NULL
}, /* slteh_u */
2759 { CODE_FOR_insn_slth
, NULL
}, /* slth */
2760 { CODE_FOR_insn_slth_u
, NULL
}, /* slth_u */
2761 { CODE_FOR_insn_sltib
, NULL
}, /* sltib */
2762 { CODE_FOR_insn_sltib_u
, NULL
}, /* sltib_u */
2763 { CODE_FOR_insn_sltih
, NULL
}, /* sltih */
2764 { CODE_FOR_insn_sltih_u
, NULL
}, /* sltih_u */
2765 { CODE_FOR_insn_sne
, NULL
}, /* sne */
2766 { CODE_FOR_insn_sneb
, NULL
}, /* sneb */
2767 { CODE_FOR_insn_sneh
, NULL
}, /* sneh */
2768 { CODE_FOR_ashrsi3
, NULL
}, /* sra */
2769 { CODE_FOR_insn_srab
, NULL
}, /* srab */
2770 { CODE_FOR_insn_srah
, NULL
}, /* srah */
2771 { CODE_FOR_insn_srab
, NULL
}, /* sraib */
2772 { CODE_FOR_insn_srah
, NULL
}, /* sraih */
2773 { CODE_FOR_subsi3
, NULL
}, /* sub */
2774 { CODE_FOR_insn_subb
, NULL
}, /* subb */
2775 { CODE_FOR_insn_subbs_u
, NULL
}, /* subbs_u */
2776 { CODE_FOR_insn_subh
, NULL
}, /* subh */
2777 { CODE_FOR_insn_subhs
, NULL
}, /* subhs */
2778 { CODE_FOR_sssubsi3
, NULL
}, /* subs */
2779 { CODE_FOR_insn_sw
, NULL
}, /* sw */
2780 { CODE_FOR_insn_tblidxb0
, NULL
}, /* tblidxb0 */
2781 { CODE_FOR_insn_tblidxb1
, NULL
}, /* tblidxb1 */
2782 { CODE_FOR_insn_tblidxb2
, NULL
}, /* tblidxb2 */
2783 { CODE_FOR_insn_tblidxb3
, NULL
}, /* tblidxb3 */
2784 { CODE_FOR_insn_tns
, NULL
}, /* tns */
2785 { CODE_FOR_insn_wh64
, NULL
}, /* wh64 */
2786 { CODE_FOR_xorsi3
, NULL
}, /* xor */
2787 { CODE_FOR_tilepro_network_barrier
, NULL
}, /* network_barrier */
2788 { CODE_FOR_tilepro_idn0_receive
, NULL
}, /* idn0_receive */
2789 { CODE_FOR_tilepro_idn1_receive
, NULL
}, /* idn1_receive */
2790 { CODE_FOR_tilepro_idn_send
, NULL
}, /* idn_send */
2791 { CODE_FOR_tilepro_sn_receive
, NULL
}, /* sn_receive */
2792 { CODE_FOR_tilepro_sn_send
, NULL
}, /* sn_send */
2793 { CODE_FOR_tilepro_udn0_receive
, NULL
}, /* udn0_receive */
2794 { CODE_FOR_tilepro_udn1_receive
, NULL
}, /* udn1_receive */
2795 { CODE_FOR_tilepro_udn2_receive
, NULL
}, /* udn2_receive */
2796 { CODE_FOR_tilepro_udn3_receive
, NULL
}, /* udn3_receive */
2797 { CODE_FOR_tilepro_udn_send
, NULL
}, /* udn_send */
2801 struct tilepro_builtin_def
2804 enum tilepro_builtin code
;
2806 /* The first character is the return type. Subsequent characters
2807 are the argument types. See char_to_type. */
2812 static const struct tilepro_builtin_def tilepro_builtins
[] = {
2813 { "__insn_add", TILEPRO_INSN_ADD
, true, "lll" },
2814 { "__insn_addb", TILEPRO_INSN_ADDB
, true, "lll" },
2815 { "__insn_addbs_u", TILEPRO_INSN_ADDBS_U
, false, "lll" },
2816 { "__insn_addh", TILEPRO_INSN_ADDH
, true, "lll" },
2817 { "__insn_addhs", TILEPRO_INSN_ADDHS
, false, "lll" },
2818 { "__insn_addi", TILEPRO_INSN_ADD
, true, "lll" },
2819 { "__insn_addib", TILEPRO_INSN_ADDIB
, true, "lll" },
2820 { "__insn_addih", TILEPRO_INSN_ADDIH
, true, "lll" },
2821 { "__insn_addli", TILEPRO_INSN_ADD
, true, "lll" },
2822 { "__insn_addlis", TILEPRO_INSN_ADDLIS
, false, "lll" },
2823 { "__insn_adds", TILEPRO_INSN_ADDS
, false, "lll" },
2824 { "__insn_adiffb_u", TILEPRO_INSN_ADIFFB_U
, true, "lll" },
2825 { "__insn_adiffh", TILEPRO_INSN_ADIFFH
, true, "lll" },
2826 { "__insn_and", TILEPRO_INSN_AND
, true, "lll" },
2827 { "__insn_andi", TILEPRO_INSN_AND
, true, "lll" },
2828 { "__insn_auli", TILEPRO_INSN_AULI
, true, "lll" },
2829 { "__insn_avgb_u", TILEPRO_INSN_AVGB_U
, true, "lll" },
2830 { "__insn_avgh", TILEPRO_INSN_AVGH
, true, "lll" },
2831 { "__insn_bitx", TILEPRO_INSN_BITX
, true, "ll" },
2832 { "__insn_bytex", TILEPRO_INSN_BYTEX
, true, "ll" },
2833 { "__insn_clz", TILEPRO_INSN_CLZ
, true, "ll" },
2834 { "__insn_crc32_32", TILEPRO_INSN_CRC32_32
, true, "lll" },
2835 { "__insn_crc32_8", TILEPRO_INSN_CRC32_8
, true, "lll" },
2836 { "__insn_ctz", TILEPRO_INSN_CTZ
, true, "ll" },
2837 { "__insn_drain", TILEPRO_INSN_DRAIN
, false, "v" },
2838 { "__insn_dtlbpr", TILEPRO_INSN_DTLBPR
, false, "vl" },
2839 { "__insn_dword_align", TILEPRO_INSN_DWORD_ALIGN
, true, "lllk" },
2840 { "__insn_finv", TILEPRO_INSN_FINV
, false, "vk" },
2841 { "__insn_flush", TILEPRO_INSN_FLUSH
, false, "vk" },
2842 { "__insn_fnop", TILEPRO_INSN_FNOP
, false, "v" },
2843 { "__insn_icoh", TILEPRO_INSN_ICOH
, false, "vk" },
2844 { "__insn_ill", TILEPRO_INSN_ILL
, false, "v" },
2845 { "__insn_info", TILEPRO_INSN_INFO
, false, "vl" },
2846 { "__insn_infol", TILEPRO_INSN_INFOL
, false, "vl" },
2847 { "__insn_inthb", TILEPRO_INSN_INTHB
, true, "lll" },
2848 { "__insn_inthh", TILEPRO_INSN_INTHH
, true, "lll" },
2849 { "__insn_intlb", TILEPRO_INSN_INTLB
, true, "lll" },
2850 { "__insn_intlh", TILEPRO_INSN_INTLH
, true, "lll" },
2851 { "__insn_inv", TILEPRO_INSN_INV
, false, "vp" },
2852 { "__insn_lb", TILEPRO_INSN_LB
, false, "lk" },
2853 { "__insn_lb_u", TILEPRO_INSN_LB_U
, false, "lk" },
2854 { "__insn_lh", TILEPRO_INSN_LH
, false, "lk" },
2855 { "__insn_lh_u", TILEPRO_INSN_LH_U
, false, "lk" },
2856 { "__insn_lnk", TILEPRO_INSN_LNK
, true, "l" },
2857 { "__insn_lw", TILEPRO_INSN_LW
, false, "lk" },
2858 { "__insn_lw_na", TILEPRO_INSN_LW_NA
, false, "lk" },
2859 { "__insn_lb_L2", TILEPRO_INSN_LB_L2
, false, "lk" },
2860 { "__insn_lb_u_L2", TILEPRO_INSN_LB_U_L2
, false, "lk" },
2861 { "__insn_lh_L2", TILEPRO_INSN_LH_L2
, false, "lk" },
2862 { "__insn_lh_u_L2", TILEPRO_INSN_LH_U_L2
, false, "lk" },
2863 { "__insn_lw_L2", TILEPRO_INSN_LW_L2
, false, "lk" },
2864 { "__insn_lw_na_L2", TILEPRO_INSN_LW_NA_L2
, false, "lk" },
2865 { "__insn_lb_miss", TILEPRO_INSN_LB_MISS
, false, "lk" },
2866 { "__insn_lb_u_miss", TILEPRO_INSN_LB_U_MISS
, false, "lk" },
2867 { "__insn_lh_miss", TILEPRO_INSN_LH_MISS
, false, "lk" },
2868 { "__insn_lh_u_miss", TILEPRO_INSN_LH_U_MISS
, false, "lk" },
2869 { "__insn_lw_miss", TILEPRO_INSN_LW_MISS
, false, "lk" },
2870 { "__insn_lw_na_miss", TILEPRO_INSN_LW_NA_MISS
, false, "lk" },
2871 { "__insn_maxb_u", TILEPRO_INSN_MAXB_U
, true, "lll" },
2872 { "__insn_maxh", TILEPRO_INSN_MAXH
, true, "lll" },
2873 { "__insn_maxib_u", TILEPRO_INSN_MAXIB_U
, true, "lll" },
2874 { "__insn_maxih", TILEPRO_INSN_MAXIH
, true, "lll" },
2875 { "__insn_mf", TILEPRO_INSN_MF
, false, "v" },
2876 { "__insn_mfspr", TILEPRO_INSN_MFSPR
, false, "ll" },
2877 { "__insn_minb_u", TILEPRO_INSN_MINB_U
, true, "lll" },
2878 { "__insn_minh", TILEPRO_INSN_MINH
, true, "lll" },
2879 { "__insn_minib_u", TILEPRO_INSN_MINIB_U
, true, "lll" },
2880 { "__insn_minih", TILEPRO_INSN_MINIH
, true, "lll" },
2881 { "__insn_mm", TILEPRO_INSN_MM
, true, "lllll" },
2882 { "__insn_mnz", TILEPRO_INSN_MNZ
, true, "lll" },
2883 { "__insn_mnzb", TILEPRO_INSN_MNZB
, true, "lll" },
2884 { "__insn_mnzh", TILEPRO_INSN_MNZH
, true, "lll" },
2885 { "__insn_move", TILEPRO_INSN_MOVE
, true, "ll" },
2886 { "__insn_movei", TILEPRO_INSN_MOVE
, true, "ll" },
2887 { "__insn_moveli", TILEPRO_INSN_MOVE
, true, "ll" },
2888 { "__insn_movelis", TILEPRO_INSN_MOVELIS
, false, "ll" },
2889 { "__insn_mtspr", TILEPRO_INSN_MTSPR
, false, "vll" },
2890 { "__insn_mulhh_ss", TILEPRO_INSN_MULHH_SS
, true, "lll" },
2891 { "__insn_mulhh_su", TILEPRO_INSN_MULHH_SU
, true, "lll" },
2892 { "__insn_mulhh_uu", TILEPRO_INSN_MULHH_UU
, true, "lll" },
2893 { "__insn_mulhha_ss", TILEPRO_INSN_MULHHA_SS
, true, "llll" },
2894 { "__insn_mulhha_su", TILEPRO_INSN_MULHHA_SU
, true, "llll" },
2895 { "__insn_mulhha_uu", TILEPRO_INSN_MULHHA_UU
, true, "llll" },
2896 { "__insn_mulhhsa_uu", TILEPRO_INSN_MULHHSA_UU
, true, "llll" },
2897 { "__insn_mulhl_ss", TILEPRO_INSN_MULHL_SS
, true, "lll" },
2898 { "__insn_mulhl_su", TILEPRO_INSN_MULHL_SU
, true, "lll" },
2899 { "__insn_mulhl_us", TILEPRO_INSN_MULHL_US
, true, "lll" },
2900 { "__insn_mulhl_uu", TILEPRO_INSN_MULHL_UU
, true, "lll" },
2901 { "__insn_mulhla_ss", TILEPRO_INSN_MULHLA_SS
, true, "llll" },
2902 { "__insn_mulhla_su", TILEPRO_INSN_MULHLA_SU
, true, "llll" },
2903 { "__insn_mulhla_us", TILEPRO_INSN_MULHLA_US
, true, "llll" },
2904 { "__insn_mulhla_uu", TILEPRO_INSN_MULHLA_UU
, true, "llll" },
2905 { "__insn_mulhlsa_uu", TILEPRO_INSN_MULHLSA_UU
, true, "llll" },
2906 { "__insn_mulll_ss", TILEPRO_INSN_MULLL_SS
, true, "lll" },
2907 { "__insn_mulll_su", TILEPRO_INSN_MULLL_SU
, true, "lll" },
2908 { "__insn_mulll_uu", TILEPRO_INSN_MULLL_UU
, true, "lll" },
2909 { "__insn_mullla_ss", TILEPRO_INSN_MULLLA_SS
, true, "llll" },
2910 { "__insn_mullla_su", TILEPRO_INSN_MULLLA_SU
, true, "llll" },
2911 { "__insn_mullla_uu", TILEPRO_INSN_MULLLA_UU
, true, "llll" },
2912 { "__insn_mulllsa_uu", TILEPRO_INSN_MULLLSA_UU
, true, "llll" },
2913 { "__insn_mvnz", TILEPRO_INSN_MVNZ
, true, "llll" },
2914 { "__insn_mvz", TILEPRO_INSN_MVZ
, true, "llll" },
2915 { "__insn_mz", TILEPRO_INSN_MZ
, true, "lll" },
2916 { "__insn_mzb", TILEPRO_INSN_MZB
, true, "lll" },
2917 { "__insn_mzh", TILEPRO_INSN_MZH
, true, "lll" },
2918 { "__insn_nap", TILEPRO_INSN_NAP
, false, "v" },
2919 { "__insn_nop", TILEPRO_INSN_NOP
, true, "v" },
2920 { "__insn_nor", TILEPRO_INSN_NOR
, true, "lll" },
2921 { "__insn_or", TILEPRO_INSN_OR
, true, "lll" },
2922 { "__insn_ori", TILEPRO_INSN_OR
, true, "lll" },
2923 { "__insn_packbs_u", TILEPRO_INSN_PACKBS_U
, false, "lll" },
2924 { "__insn_packhb", TILEPRO_INSN_PACKHB
, true, "lll" },
2925 { "__insn_packhs", TILEPRO_INSN_PACKHS
, false, "lll" },
2926 { "__insn_packlb", TILEPRO_INSN_PACKLB
, true, "lll" },
2927 { "__insn_pcnt", TILEPRO_INSN_PCNT
, true, "ll" },
2928 { "__insn_prefetch", TILEPRO_INSN_PREFETCH
, false, "vk" },
2929 { "__insn_prefetch_L1", TILEPRO_INSN_PREFETCH_L1
, false, "vk" },
2930 { "__insn_rl", TILEPRO_INSN_RL
, true, "lll" },
2931 { "__insn_rli", TILEPRO_INSN_RL
, true, "lll" },
2932 { "__insn_s1a", TILEPRO_INSN_S1A
, true, "lll" },
2933 { "__insn_s2a", TILEPRO_INSN_S2A
, true, "lll" },
2934 { "__insn_s3a", TILEPRO_INSN_S3A
, true, "lll" },
2935 { "__insn_sadab_u", TILEPRO_INSN_SADAB_U
, true, "llll" },
2936 { "__insn_sadah", TILEPRO_INSN_SADAH
, true, "llll" },
2937 { "__insn_sadah_u", TILEPRO_INSN_SADAH_U
, true, "llll" },
2938 { "__insn_sadb_u", TILEPRO_INSN_SADB_U
, true, "lll" },
2939 { "__insn_sadh", TILEPRO_INSN_SADH
, true, "lll" },
2940 { "__insn_sadh_u", TILEPRO_INSN_SADH_U
, true, "lll" },
2941 { "__insn_sb", TILEPRO_INSN_SB
, false, "vpl" },
2942 { "__insn_seq", TILEPRO_INSN_SEQ
, true, "lll" },
2943 { "__insn_seqb", TILEPRO_INSN_SEQB
, true, "lll" },
2944 { "__insn_seqh", TILEPRO_INSN_SEQH
, true, "lll" },
2945 { "__insn_seqi", TILEPRO_INSN_SEQ
, true, "lll" },
2946 { "__insn_seqib", TILEPRO_INSN_SEQIB
, true, "lll" },
2947 { "__insn_seqih", TILEPRO_INSN_SEQIH
, true, "lll" },
2948 { "__insn_sh", TILEPRO_INSN_SH
, false, "vpl" },
2949 { "__insn_shl", TILEPRO_INSN_SHL
, true, "lll" },
2950 { "__insn_shlb", TILEPRO_INSN_SHLB
, true, "lll" },
2951 { "__insn_shlh", TILEPRO_INSN_SHLH
, true, "lll" },
2952 { "__insn_shli", TILEPRO_INSN_SHL
, true, "lll" },
2953 { "__insn_shlib", TILEPRO_INSN_SHLIB
, true, "lll" },
2954 { "__insn_shlih", TILEPRO_INSN_SHLIH
, true, "lll" },
2955 { "__insn_shr", TILEPRO_INSN_SHR
, true, "lll" },
2956 { "__insn_shrb", TILEPRO_INSN_SHRB
, true, "lll" },
2957 { "__insn_shrh", TILEPRO_INSN_SHRH
, true, "lll" },
2958 { "__insn_shri", TILEPRO_INSN_SHR
, true, "lll" },
2959 { "__insn_shrib", TILEPRO_INSN_SHRIB
, true, "lll" },
2960 { "__insn_shrih", TILEPRO_INSN_SHRIH
, true, "lll" },
2961 { "__insn_slt", TILEPRO_INSN_SLT
, true, "lll" },
2962 { "__insn_slt_u", TILEPRO_INSN_SLT_U
, true, "lll" },
2963 { "__insn_sltb", TILEPRO_INSN_SLTB
, true, "lll" },
2964 { "__insn_sltb_u", TILEPRO_INSN_SLTB_U
, true, "lll" },
2965 { "__insn_slte", TILEPRO_INSN_SLTE
, true, "lll" },
2966 { "__insn_slte_u", TILEPRO_INSN_SLTE_U
, true, "lll" },
2967 { "__insn_slteb", TILEPRO_INSN_SLTEB
, true, "lll" },
2968 { "__insn_slteb_u", TILEPRO_INSN_SLTEB_U
, true, "lll" },
2969 { "__insn_slteh", TILEPRO_INSN_SLTEH
, true, "lll" },
2970 { "__insn_slteh_u", TILEPRO_INSN_SLTEH_U
, true, "lll" },
2971 { "__insn_slth", TILEPRO_INSN_SLTH
, true, "lll" },
2972 { "__insn_slth_u", TILEPRO_INSN_SLTH_U
, true, "lll" },
2973 { "__insn_slti", TILEPRO_INSN_SLT
, true, "lll" },
2974 { "__insn_slti_u", TILEPRO_INSN_SLT_U
, true, "lll" },
2975 { "__insn_sltib", TILEPRO_INSN_SLTIB
, true, "lll" },
2976 { "__insn_sltib_u", TILEPRO_INSN_SLTIB_U
, true, "lll" },
2977 { "__insn_sltih", TILEPRO_INSN_SLTIH
, true, "lll" },
2978 { "__insn_sltih_u", TILEPRO_INSN_SLTIH_U
, true, "lll" },
2979 { "__insn_sne", TILEPRO_INSN_SNE
, true, "lll" },
2980 { "__insn_sneb", TILEPRO_INSN_SNEB
, true, "lll" },
2981 { "__insn_sneh", TILEPRO_INSN_SNEH
, true, "lll" },
2982 { "__insn_sra", TILEPRO_INSN_SRA
, true, "lll" },
2983 { "__insn_srab", TILEPRO_INSN_SRAB
, true, "lll" },
2984 { "__insn_srah", TILEPRO_INSN_SRAH
, true, "lll" },
2985 { "__insn_srai", TILEPRO_INSN_SRA
, true, "lll" },
2986 { "__insn_sraib", TILEPRO_INSN_SRAIB
, true, "lll" },
2987 { "__insn_sraih", TILEPRO_INSN_SRAIH
, true, "lll" },
2988 { "__insn_sub", TILEPRO_INSN_SUB
, true, "lll" },
2989 { "__insn_subb", TILEPRO_INSN_SUBB
, true, "lll" },
2990 { "__insn_subbs_u", TILEPRO_INSN_SUBBS_U
, false, "lll" },
2991 { "__insn_subh", TILEPRO_INSN_SUBH
, true, "lll" },
2992 { "__insn_subhs", TILEPRO_INSN_SUBHS
, false, "lll" },
2993 { "__insn_subs", TILEPRO_INSN_SUBS
, false, "lll" },
2994 { "__insn_sw", TILEPRO_INSN_SW
, false, "vpl" },
2995 { "__insn_tblidxb0", TILEPRO_INSN_TBLIDXB0
, true, "lll" },
2996 { "__insn_tblidxb1", TILEPRO_INSN_TBLIDXB1
, true, "lll" },
2997 { "__insn_tblidxb2", TILEPRO_INSN_TBLIDXB2
, true, "lll" },
2998 { "__insn_tblidxb3", TILEPRO_INSN_TBLIDXB3
, true, "lll" },
2999 { "__insn_tns", TILEPRO_INSN_TNS
, false, "lp" },
3000 { "__insn_wh64", TILEPRO_INSN_WH64
, false, "vp" },
3001 { "__insn_xor", TILEPRO_INSN_XOR
, true, "lll" },
3002 { "__insn_xori", TILEPRO_INSN_XOR
, true, "lll" },
3003 { "__tile_network_barrier", TILEPRO_NETWORK_BARRIER
, false, "v" },
3004 { "__tile_idn0_receive", TILEPRO_IDN0_RECEIVE
, false, "l" },
3005 { "__tile_idn1_receive", TILEPRO_IDN1_RECEIVE
, false, "l" },
3006 { "__tile_idn_send", TILEPRO_IDN_SEND
, false, "vl" },
3007 { "__tile_sn_receive", TILEPRO_SN_RECEIVE
, false, "l" },
3008 { "__tile_sn_send", TILEPRO_SN_SEND
, false, "vl" },
3009 { "__tile_udn0_receive", TILEPRO_UDN0_RECEIVE
, false, "l" },
3010 { "__tile_udn1_receive", TILEPRO_UDN1_RECEIVE
, false, "l" },
3011 { "__tile_udn2_receive", TILEPRO_UDN2_RECEIVE
, false, "l" },
3012 { "__tile_udn3_receive", TILEPRO_UDN3_RECEIVE
, false, "l" },
3013 { "__tile_udn_send", TILEPRO_UDN_SEND
, false, "vl" },
3017 /* Convert a character in a builtin type string to a tree type. */
3019 char_to_type (char c
)
3021 static tree volatile_ptr_type_node
= NULL
;
3022 static tree volatile_const_ptr_type_node
= NULL
;
3024 if (volatile_ptr_type_node
== NULL
)
3026 volatile_ptr_type_node
=
3027 build_pointer_type (build_qualified_type (void_type_node
,
3028 TYPE_QUAL_VOLATILE
));
3029 volatile_const_ptr_type_node
=
3030 build_pointer_type (build_qualified_type (void_type_node
,
3032 | TYPE_QUAL_VOLATILE
));
3038 return void_type_node
;
3040 return long_unsigned_type_node
;
3042 return volatile_ptr_type_node
;
3044 return volatile_const_ptr_type_node
;
3051 /* Implement TARGET_INIT_BUILTINS. */
3053 tilepro_init_builtins (void)
3057 for (i
= 0; i
< ARRAY_SIZE (tilepro_builtins
); i
++)
3059 const struct tilepro_builtin_def
*p
= &tilepro_builtins
[i
];
3060 tree ftype
, ret_type
, arg_type_list
= void_list_node
;
3064 for (j
= strlen (p
->type
) - 1; j
> 0; j
--)
3067 tree_cons (NULL_TREE
, char_to_type (p
->type
[j
]), arg_type_list
);
3070 ret_type
= char_to_type (p
->type
[0]);
3072 ftype
= build_function_type (ret_type
, arg_type_list
);
3074 decl
= add_builtin_function (p
->name
, ftype
, p
->code
, BUILT_IN_MD
,
3078 TREE_READONLY (decl
) = 1;
3079 TREE_NOTHROW (decl
) = 1;
3081 if (tilepro_builtin_info
[p
->code
].fndecl
== NULL
)
3082 tilepro_builtin_info
[p
->code
].fndecl
= decl
;
3087 /* Implement TARGET_EXPAND_BUILTIN. */
3089 tilepro_expand_builtin (tree exp
,
3091 rtx subtarget ATTRIBUTE_UNUSED
,
3092 machine_mode mode ATTRIBUTE_UNUSED
,
3093 int ignore ATTRIBUTE_UNUSED
)
3095 #define MAX_BUILTIN_ARGS 4
3097 tree fndecl
= TREE_OPERAND (CALL_EXPR_FN (exp
), 0);
3098 unsigned int fcode
= DECL_FUNCTION_CODE (fndecl
);
3100 call_expr_arg_iterator iter
;
3101 enum insn_code icode
;
3102 rtx op
[MAX_BUILTIN_ARGS
+ 1], pat
;
3107 if (fcode
>= TILEPRO_BUILTIN_max
)
3108 internal_error ("bad builtin fcode");
3109 icode
= tilepro_builtin_info
[fcode
].icode
;
3111 internal_error ("bad builtin icode");
3113 nonvoid
= TREE_TYPE (TREE_TYPE (fndecl
)) != void_type_node
;
3116 FOR_EACH_CALL_EXPR_ARG (arg
, iter
, exp
)
3118 const struct insn_operand_data
*insn_op
;
3120 if (arg
== error_mark_node
)
3122 if (opnum
> MAX_BUILTIN_ARGS
)
3125 insn_op
= &insn_data
[icode
].operand
[opnum
];
3127 op
[opnum
] = expand_expr (arg
, NULL_RTX
, insn_op
->mode
, EXPAND_NORMAL
);
3129 if (!(*insn_op
->predicate
) (op
[opnum
], insn_op
->mode
))
3130 op
[opnum
] = copy_to_mode_reg (insn_op
->mode
, op
[opnum
]);
3132 if (!(*insn_op
->predicate
) (op
[opnum
], insn_op
->mode
))
3134 /* We still failed to meet the predicate even after moving
3135 into a register. Assume we needed an immediate. */
3136 error_at (EXPR_LOCATION (exp
),
3137 "operand must be an immediate of the right size");
3146 machine_mode tmode
= insn_data
[icode
].operand
[0].mode
;
3148 || GET_MODE (target
) != tmode
3149 || !(*insn_data
[icode
].operand
[0].predicate
) (target
, tmode
))
3150 target
= gen_reg_rtx (tmode
);
3154 fn
= GEN_FCN (icode
);
3158 pat
= fn (NULL_RTX
);
3164 pat
= fn (op
[0], op
[1]);
3167 pat
= fn (op
[0], op
[1], op
[2]);
3170 pat
= fn (op
[0], op
[1], op
[2], op
[3]);
3173 pat
= fn (op
[0], op
[1], op
[2], op
[3], op
[4]);
3181 /* If we are generating a prefetch, tell the scheduler not to move
3183 if (GET_CODE (pat
) == PREFETCH
)
3184 PREFETCH_SCHEDULE_BARRIER_P (pat
) = true;
3195 /* Implement TARGET_BUILTIN_DECL. */
3197 tilepro_builtin_decl (unsigned code
, bool initialize_p ATTRIBUTE_UNUSED
)
3199 if (code
>= TILEPRO_BUILTIN_max
)
3200 return error_mark_node
;
3202 return tilepro_builtin_info
[code
].fndecl
;
3209 /* Return whether REGNO needs to be saved in the stack frame. */
3211 need_to_save_reg (unsigned int regno
)
3213 if (!fixed_regs
[regno
] && !call_used_regs
[regno
]
3214 && df_regs_ever_live_p (regno
))
3218 && (regno
== PIC_OFFSET_TABLE_REGNUM
3219 || regno
== TILEPRO_PIC_TEXT_LABEL_REGNUM
)
3220 && (crtl
->uses_pic_offset_table
|| crtl
->saves_all_registers
))
3223 if (crtl
->calls_eh_return
)
3226 for (i
= 0; EH_RETURN_DATA_REGNO (i
) != INVALID_REGNUM
; i
++)
3228 if (regno
== EH_RETURN_DATA_REGNO (i
))
3237 /* Return the size of the register savev area. This function is only
3238 correct starting with local register allocation */
3240 tilepro_saved_regs_size (void)
3242 int reg_save_size
= 0;
3244 int offset_to_frame
;
3247 for (regno
= 0; regno
< FIRST_PSEUDO_REGISTER
; regno
++)
3248 if (need_to_save_reg (regno
))
3249 reg_save_size
+= UNITS_PER_WORD
;
3251 /* Pad out the register save area if necessary to make
3252 frame_pointer_rtx be as aligned as the stack pointer. */
3253 offset_to_frame
= crtl
->args
.pretend_args_size
+ reg_save_size
;
3254 align_mask
= (STACK_BOUNDARY
/ BITS_PER_UNIT
) - 1;
3255 reg_save_size
+= (-offset_to_frame
) & align_mask
;
3257 return reg_save_size
;
3261 /* Round up frame size SIZE. */
3263 round_frame_size (int size
)
3265 return ((size
+ STACK_BOUNDARY
/ BITS_PER_UNIT
- 1)
3266 & -STACK_BOUNDARY
/ BITS_PER_UNIT
);
3270 /* Emit a store in the stack frame to save REGNO at address ADDR, and
3271 emit the corresponding REG_CFA_OFFSET note described by CFA and
3272 CFA_OFFSET. Return the emitted insn. */
3274 frame_emit_store (int regno
, int regno_note
, rtx addr
, rtx cfa
,
3277 rtx reg
= gen_rtx_REG (Pmode
, regno
);
3278 rtx mem
= gen_frame_mem (Pmode
, addr
);
3279 rtx mov
= gen_movsi (mem
, reg
);
3281 /* Describe what just happened in a way that dwarf understands. We
3282 use temporary registers to hold the address to make scheduling
3283 easier, and use the REG_CFA_OFFSET to describe the address as an
3284 offset from the CFA. */
3285 rtx reg_note
= gen_rtx_REG (Pmode
, regno_note
);
3286 rtx cfa_relative_addr
= gen_rtx_PLUS (Pmode
, cfa
, gen_int_si (cfa_offset
));
3287 rtx cfa_relative_mem
= gen_frame_mem (Pmode
, cfa_relative_addr
);
3288 rtx real
= gen_rtx_SET (cfa_relative_mem
, reg_note
);
3289 add_reg_note (mov
, REG_CFA_OFFSET
, real
);
3291 return emit_insn (mov
);
3295 /* Emit a load in the stack frame to load REGNO from address ADDR.
3296 Add a REG_CFA_RESTORE note to CFA_RESTORES if CFA_RESTORES is
3297 non-null. Return the emitted insn. */
3299 frame_emit_load (int regno
, rtx addr
, rtx
*cfa_restores
)
3301 rtx reg
= gen_rtx_REG (Pmode
, regno
);
3302 rtx mem
= gen_frame_mem (Pmode
, addr
);
3304 *cfa_restores
= alloc_reg_note (REG_CFA_RESTORE
, reg
, *cfa_restores
);
3305 return emit_insn (gen_movsi (reg
, mem
));
3309 /* Helper function to set RTX_FRAME_RELATED_P on instructions,
3310 including sequences. */
3312 set_frame_related_p (void)
3314 rtx_insn
*seq
= get_insns ();
3325 while (insn
!= NULL_RTX
)
3327 RTX_FRAME_RELATED_P (insn
) = 1;
3328 insn
= NEXT_INSN (insn
);
3330 seq
= emit_insn (seq
);
3334 seq
= emit_insn (seq
);
3335 RTX_FRAME_RELATED_P (seq
) = 1;
3341 #define FRP(exp) (start_sequence (), exp, set_frame_related_p ())
3343 /* This emits code for 'sp += offset'.
3345 The ABI only allows us to modify 'sp' in a single 'addi' or
3346 'addli', so the backtracer understands it. Larger amounts cannot
3347 use those instructions, so are added by placing the offset into a
3348 large register and using 'add'.
3350 This happens after reload, so we need to expand it ourselves. */
3352 emit_sp_adjust (int offset
, int *next_scratch_regno
, bool frame_related
,
3356 rtx imm_rtx
= gen_int_si (offset
);
3359 if (satisfies_constraint_J (imm_rtx
))
3361 /* We can add this using a single addi or addli. */
3366 rtx tmp
= gen_rtx_REG (Pmode
, (*next_scratch_regno
)--);
3367 tilepro_expand_set_const32 (tmp
, imm_rtx
);
3371 /* Actually adjust the stack pointer. */
3372 insn
= emit_insn (gen_sp_adjust (stack_pointer_rtx
, stack_pointer_rtx
,
3374 REG_NOTES (insn
) = reg_notes
;
3376 /* Describe what just happened in a way that dwarf understands. */
3379 rtx real
= gen_rtx_SET (stack_pointer_rtx
,
3380 gen_rtx_PLUS (Pmode
, stack_pointer_rtx
,
3382 RTX_FRAME_RELATED_P (insn
) = 1;
3383 add_reg_note (insn
, REG_CFA_ADJUST_CFA
, real
);
3390 /* Return whether the current function is leaf. This takes into
3391 account whether the function calls tls_get_addr. */
3393 tilepro_current_function_is_leaf (void)
3395 return crtl
->is_leaf
&& !cfun
->machine
->calls_tls_get_addr
;
3399 /* Return the frame size. */
3401 compute_total_frame_size (void)
3403 int total_size
= (get_frame_size () + tilepro_saved_regs_size ()
3404 + crtl
->outgoing_args_size
3405 + crtl
->args
.pretend_args_size
);
3407 if (!tilepro_current_function_is_leaf () || cfun
->calls_alloca
)
3409 /* Make room for save area in callee. */
3410 total_size
+= STACK_POINTER_OFFSET
;
3413 return round_frame_size (total_size
);
3417 /* Return nonzero if this function is known to have a null epilogue.
3418 This allows the optimizer to omit jumps to jumps if no stack was
3421 tilepro_can_use_return_insn_p (void)
3423 return (reload_completed
3424 && cfun
->static_chain_decl
== 0
3425 && compute_total_frame_size () == 0
3426 && tilepro_current_function_is_leaf ()
3427 && !crtl
->profile
&& !df_regs_ever_live_p (TILEPRO_LINK_REGNUM
));
3431 /* Returns an rtx for a stack slot at 'FP + offset_from_fp'. If there
3432 is a frame pointer, it computes the value relative to
3433 that. Otherwise it uses the stack pointer. */
3435 compute_frame_addr (int offset_from_fp
, int *next_scratch_regno
)
3437 rtx base_reg_rtx
, tmp_reg_rtx
, offset_rtx
;
3438 int offset_from_base
;
3440 if (frame_pointer_needed
)
3442 base_reg_rtx
= hard_frame_pointer_rtx
;
3443 offset_from_base
= offset_from_fp
;
3447 int offset_from_sp
= compute_total_frame_size () + offset_from_fp
;
3448 base_reg_rtx
= stack_pointer_rtx
;
3449 offset_from_base
= offset_from_sp
;
3452 if (offset_from_base
== 0)
3453 return base_reg_rtx
;
3455 /* Compute the new value of the stack pointer. */
3456 tmp_reg_rtx
= gen_rtx_REG (Pmode
, (*next_scratch_regno
)--);
3457 offset_rtx
= gen_int_si (offset_from_base
);
3459 if (!tilepro_expand_addsi (tmp_reg_rtx
, base_reg_rtx
, offset_rtx
))
3461 emit_insn (gen_rtx_SET (tmp_reg_rtx
,
3462 gen_rtx_PLUS (Pmode
, base_reg_rtx
,
3470 /* The stack frame looks like this:
3475 AP -> +-------------+
3479 HFP -> +-------------+
3481 | reg save | crtl->args.pretend_args_size bytes
3484 | saved regs | tilepro_saved_regs_size() bytes
3485 FP -> +-------------+
3487 | vars | get_frame_size() bytes
3491 | stack args | crtl->outgoing_args_size bytes
3493 | HFP | 4 bytes (only here if nonleaf / alloca)
3495 | callee lr | 4 bytes (only here if nonleaf / alloca)
3497 SP -> +-------------+
3501 For functions with a frame larger than 32767 bytes, or which use
3502 alloca (), r52 is used as a frame pointer. Otherwise there is no
3505 FP is saved at SP+4 before calling a subroutine so the
3506 callee can chain. */
3508 tilepro_expand_prologue (void)
3510 #define ROUND_ROBIN_SIZE 4
3511 /* We round-robin through four scratch registers to hold temporary
3512 addresses for saving registers, to make instruction scheduling
3514 rtx reg_save_addr
[ROUND_ROBIN_SIZE
] = {
3515 NULL_RTX
, NULL_RTX
, NULL_RTX
, NULL_RTX
3518 unsigned int which_scratch
;
3519 int offset
, start_offset
, regno
;
3521 /* A register that holds a copy of the incoming fp. */
3522 int fp_copy_regno
= -1;
3524 /* A register that holds a copy of the incoming sp. */
3525 int sp_copy_regno
= -1;
3527 /* Next scratch register number to hand out (postdecrementing). */
3528 int next_scratch_regno
= 29;
3530 int total_size
= compute_total_frame_size ();
3532 if (flag_stack_usage_info
)
3533 current_function_static_stack_size
= total_size
;
3535 /* Save lr first in its special location because code after this
3536 might use the link register as a scratch register. */
3537 if (df_regs_ever_live_p (TILEPRO_LINK_REGNUM
) || crtl
->calls_eh_return
)
3539 FRP (frame_emit_store (TILEPRO_LINK_REGNUM
, TILEPRO_LINK_REGNUM
,
3540 stack_pointer_rtx
, stack_pointer_rtx
, 0));
3541 emit_insn (gen_blockage ());
3544 if (total_size
== 0)
3546 /* Load the PIC register if needed. */
3547 if (flag_pic
&& crtl
->uses_pic_offset_table
)
3548 load_pic_register (false);
3553 cfa
= stack_pointer_rtx
;
3555 if (frame_pointer_needed
)
3557 fp_copy_regno
= next_scratch_regno
--;
3559 /* Copy the old frame pointer aside so we can save it later. */
3560 insn
= FRP (emit_move_insn (gen_rtx_REG (word_mode
, fp_copy_regno
),
3561 hard_frame_pointer_rtx
));
3562 add_reg_note (insn
, REG_CFA_REGISTER
, NULL_RTX
);
3564 /* Set up the frame pointer. */
3565 insn
= FRP (emit_move_insn (hard_frame_pointer_rtx
, stack_pointer_rtx
));
3566 add_reg_note (insn
, REG_CFA_DEF_CFA
, hard_frame_pointer_rtx
);
3567 cfa
= hard_frame_pointer_rtx
;
3568 REGNO_POINTER_ALIGN (HARD_FRAME_POINTER_REGNUM
) = STACK_BOUNDARY
;
3570 /* fp holds a copy of the incoming sp, in case we need to store
3572 sp_copy_regno
= HARD_FRAME_POINTER_REGNUM
;
3574 else if (!tilepro_current_function_is_leaf ())
3576 /* Copy the old stack pointer aside so we can save it later. */
3577 sp_copy_regno
= next_scratch_regno
--;
3578 emit_move_insn (gen_rtx_REG (Pmode
, sp_copy_regno
),
3582 if (tilepro_current_function_is_leaf ())
3584 /* No need to store chain pointer to caller's frame. */
3585 emit_sp_adjust (-total_size
, &next_scratch_regno
,
3586 !frame_pointer_needed
, NULL_RTX
);
3590 /* Save the frame pointer (incoming sp value) to support
3591 backtracing. First we need to create an rtx with the store
3593 rtx chain_addr
= gen_rtx_REG (Pmode
, next_scratch_regno
--);
3594 rtx size_rtx
= gen_int_si (-(total_size
- UNITS_PER_WORD
));
3596 if (add_operand (size_rtx
, Pmode
))
3598 /* Expose more parallelism by computing this value from the
3599 original stack pointer, not the one after we have pushed
3601 rtx p
= gen_rtx_PLUS (Pmode
, stack_pointer_rtx
, size_rtx
);
3602 emit_insn (gen_rtx_SET (chain_addr
, p
));
3603 emit_sp_adjust (-total_size
, &next_scratch_regno
,
3604 !frame_pointer_needed
, NULL_RTX
);
3608 /* The stack frame is large, so just store the incoming sp
3609 value at *(new_sp + UNITS_PER_WORD). */
3611 emit_sp_adjust (-total_size
, &next_scratch_regno
,
3612 !frame_pointer_needed
, NULL_RTX
);
3613 p
= gen_rtx_PLUS (Pmode
, stack_pointer_rtx
,
3614 GEN_INT (UNITS_PER_WORD
));
3615 emit_insn (gen_rtx_SET (chain_addr
, p
));
3618 /* Save our frame pointer for backtrace chaining. */
3619 emit_insn (gen_movsi (gen_frame_mem (SImode
, chain_addr
),
3620 gen_rtx_REG (SImode
, sp_copy_regno
)));
3623 /* Compute where to start storing registers we need to save. */
3624 start_offset
= -crtl
->args
.pretend_args_size
- UNITS_PER_WORD
;
3625 offset
= start_offset
;
3627 /* Store all registers that need saving. */
3629 for (regno
= FIRST_PSEUDO_REGISTER
- 1; regno
>= 0; regno
--)
3630 if (need_to_save_reg (regno
))
3632 rtx r
= reg_save_addr
[which_scratch
];
3634 int cfa_offset
= frame_pointer_needed
? offset
: total_size
+ offset
;
3638 rtx p
= compute_frame_addr (offset
, &next_scratch_regno
);
3639 r
= gen_rtx_REG (word_mode
, next_scratch_regno
--);
3640 reg_save_addr
[which_scratch
] = r
;
3642 emit_insn (gen_rtx_SET (r
, p
));
3646 /* Advance to the next stack slot to store this register. */
3647 int stride
= ROUND_ROBIN_SIZE
* -UNITS_PER_WORD
;
3648 rtx p
= gen_rtx_PLUS (Pmode
, r
, GEN_INT (stride
));
3649 emit_insn (gen_rtx_SET (r
, p
));
3652 /* Save this register to the stack (but use the old fp value
3653 we copied aside if appropriate). */
3654 from_regno
= (fp_copy_regno
>= 0
3656 HARD_FRAME_POINTER_REGNUM
) ? fp_copy_regno
: regno
;
3657 FRP (frame_emit_store (from_regno
, regno
, r
, cfa
, cfa_offset
));
3659 offset
-= UNITS_PER_WORD
;
3660 which_scratch
= (which_scratch
+ 1) % ROUND_ROBIN_SIZE
;
3663 /* If profiling, force that to happen after the frame is set up. */
3665 emit_insn (gen_blockage ());
3667 /* Load the PIC register if needed. */
3668 if (flag_pic
&& crtl
->uses_pic_offset_table
)
3669 load_pic_register (false);
3673 /* Implement the epilogue and sibcall_epilogue patterns. SIBCALL_P is
3674 true for a sibcall_epilogue pattern, and false for an epilogue
3677 tilepro_expand_epilogue (bool sibcall_p
)
3679 /* We round-robin through four scratch registers to hold temporary
3680 addresses for saving registers, to make instruction scheduling
3682 rtx reg_save_addr
[ROUND_ROBIN_SIZE
] = {
3683 NULL_RTX
, NULL_RTX
, NULL_RTX
, NULL_RTX
3685 rtx_insn
*last_insn
, *insn
;
3686 unsigned int which_scratch
;
3687 int offset
, start_offset
, regno
;
3688 rtx cfa_restores
= NULL_RTX
;
3690 /* A register that holds a copy of the incoming fp. */
3691 int fp_copy_regno
= -1;
3693 /* Next scratch register number to hand out (postdecrementing). */
3694 int next_scratch_regno
= 29;
3696 int total_size
= compute_total_frame_size ();
3698 last_insn
= get_last_insn ();
3700 /* Load lr first since we are going to need it first. */
3702 if (df_regs_ever_live_p (TILEPRO_LINK_REGNUM
))
3704 insn
= frame_emit_load (TILEPRO_LINK_REGNUM
,
3705 compute_frame_addr (0, &next_scratch_regno
),
3709 if (total_size
== 0)
3713 RTX_FRAME_RELATED_P (insn
) = 1;
3714 REG_NOTES (insn
) = cfa_restores
;
3719 /* Compute where to start restoring registers. */
3720 start_offset
= -crtl
->args
.pretend_args_size
- UNITS_PER_WORD
;
3721 offset
= start_offset
;
3723 if (frame_pointer_needed
)
3724 fp_copy_regno
= next_scratch_regno
--;
3726 /* Restore all callee-saved registers. */
3728 for (regno
= FIRST_PSEUDO_REGISTER
- 1; regno
>= 0; regno
--)
3729 if (need_to_save_reg (regno
))
3731 rtx r
= reg_save_addr
[which_scratch
];
3734 r
= compute_frame_addr (offset
, &next_scratch_regno
);
3735 reg_save_addr
[which_scratch
] = r
;
3739 /* Advance to the next stack slot to store this
3741 int stride
= ROUND_ROBIN_SIZE
* -UNITS_PER_WORD
;
3742 rtx p
= gen_rtx_PLUS (Pmode
, r
, GEN_INT (stride
));
3743 emit_insn (gen_rtx_SET (r
, p
));
3746 if (fp_copy_regno
>= 0 && regno
== HARD_FRAME_POINTER_REGNUM
)
3747 frame_emit_load (fp_copy_regno
, r
, NULL
);
3749 frame_emit_load (regno
, r
, &cfa_restores
);
3751 offset
-= UNITS_PER_WORD
;
3752 which_scratch
= (which_scratch
+ 1) % ROUND_ROBIN_SIZE
;
3755 if (!tilepro_current_function_is_leaf ())
3757 alloc_reg_note (REG_CFA_RESTORE
, stack_pointer_rtx
, cfa_restores
);
3759 emit_insn (gen_blockage ());
3761 if (frame_pointer_needed
)
3763 /* Restore the old stack pointer by copying from the frame
3765 insn
= emit_insn (gen_sp_restore (stack_pointer_rtx
,
3766 hard_frame_pointer_rtx
));
3767 RTX_FRAME_RELATED_P (insn
) = 1;
3768 REG_NOTES (insn
) = cfa_restores
;
3769 add_reg_note (insn
, REG_CFA_DEF_CFA
, stack_pointer_rtx
);
3773 insn
= emit_sp_adjust (total_size
, &next_scratch_regno
, true,
3777 if (crtl
->calls_eh_return
)
3778 emit_insn (gen_sp_adjust (stack_pointer_rtx
, stack_pointer_rtx
,
3779 EH_RETURN_STACKADJ_RTX
));
3781 /* Restore the old frame pointer. */
3782 if (frame_pointer_needed
)
3784 insn
= emit_move_insn (hard_frame_pointer_rtx
,
3785 gen_rtx_REG (Pmode
, fp_copy_regno
));
3786 add_reg_note (insn
, REG_CFA_RESTORE
, hard_frame_pointer_rtx
);
3789 /* Mark the pic registers as live outside of the function. */
3792 emit_use (cfun
->machine
->text_label_rtx
);
3793 emit_use (cfun
->machine
->got_rtx
);
3799 /* Emit the actual 'return' instruction. */
3800 emit_jump_insn (gen__return ());
3804 emit_use (gen_rtx_REG (Pmode
, TILEPRO_LINK_REGNUM
));
3807 /* Mark all insns we just emitted as frame-related. */
3808 for (; last_insn
!= NULL_RTX
; last_insn
= next_insn (last_insn
))
3809 RTX_FRAME_RELATED_P (last_insn
) = 1;
3812 #undef ROUND_ROBIN_SIZE
3815 /* Implement INITIAL_ELIMINATION_OFFSET. */
3817 tilepro_initial_elimination_offset (int from
, int to
)
3819 int total_size
= compute_total_frame_size ();
3821 if (from
== FRAME_POINTER_REGNUM
&& to
== STACK_POINTER_REGNUM
)
3823 return (total_size
- crtl
->args
.pretend_args_size
3824 - tilepro_saved_regs_size ());
3826 else if (from
== FRAME_POINTER_REGNUM
&& to
== HARD_FRAME_POINTER_REGNUM
)
3828 return -(crtl
->args
.pretend_args_size
+ tilepro_saved_regs_size ());
3830 else if (from
== ARG_POINTER_REGNUM
&& to
== STACK_POINTER_REGNUM
)
3832 return STACK_POINTER_OFFSET
+ total_size
;
3834 else if (from
== ARG_POINTER_REGNUM
&& to
== HARD_FRAME_POINTER_REGNUM
)
3836 return STACK_POINTER_OFFSET
;
3843 /* Return an RTX indicating where the return address to the
3844 calling function can be found. */
3846 tilepro_return_addr (int count
, rtx frame ATTRIBUTE_UNUSED
)
3851 return get_hard_reg_initial_val (Pmode
, TILEPRO_LINK_REGNUM
);
3855 /* Implement EH_RETURN_HANDLER_RTX. */
3857 tilepro_eh_return_handler_rtx (void)
3859 /* The MEM needs to be volatile to prevent it from being
3861 rtx tmp
= gen_frame_mem (Pmode
, hard_frame_pointer_rtx
);
3862 MEM_VOLATILE_P (tmp
) = true;
3870 /* Implemnet TARGET_CONDITIONAL_REGISTER_USAGE. */
3872 tilepro_conditional_register_usage (void)
3874 global_regs
[TILEPRO_NETORDER_REGNUM
] = 1;
3875 /* TILEPRO_PIC_TEXT_LABEL_REGNUM is conditionally used. It is a
3876 member of fixed_regs, and therefore must be member of
3877 call_used_regs, but it is not a member of call_really_used_regs[]
3878 because it is not clobbered by a call. */
3879 if (TILEPRO_PIC_TEXT_LABEL_REGNUM
!= INVALID_REGNUM
)
3881 fixed_regs
[TILEPRO_PIC_TEXT_LABEL_REGNUM
] = 1;
3882 call_used_regs
[TILEPRO_PIC_TEXT_LABEL_REGNUM
] = 1;
3884 if (PIC_OFFSET_TABLE_REGNUM
!= INVALID_REGNUM
)
3886 fixed_regs
[PIC_OFFSET_TABLE_REGNUM
] = 1;
3887 call_used_regs
[PIC_OFFSET_TABLE_REGNUM
] = 1;
3892 /* Implement TARGET_FRAME_POINTER_REQUIRED. */
3894 tilepro_frame_pointer_required (void)
3896 return crtl
->calls_eh_return
|| cfun
->calls_alloca
;
3901 /* Scheduling and reorg */
3903 /* Return the length of INSN. LENGTH is the initial length computed
3904 by attributes in the machine-description file. This is where we
3905 account for bundles. */
3907 tilepro_adjust_insn_length (rtx_insn
*insn
, int length
)
3909 machine_mode mode
= GET_MODE (insn
);
3911 /* A non-termininating instruction in a bundle has length 0. */
3915 /* By default, there is not length adjustment. */
3920 /* Implement TARGET_SCHED_ISSUE_RATE. */
3922 tilepro_issue_rate (void)
3928 /* Return the rtx for the jump target. */
3930 get_jump_target (rtx branch
)
3932 if (CALL_P (branch
))
3935 call
= PATTERN (branch
);
3937 if (GET_CODE (call
) == PARALLEL
)
3938 call
= XVECEXP (call
, 0, 0);
3940 if (GET_CODE (call
) == SET
)
3941 call
= SET_SRC (call
);
3943 if (GET_CODE (call
) == CALL
)
3944 return XEXP (XEXP (call
, 0), 0);
3949 /* Implement TARGET_SCHED_ADJUST_COST. */
3951 tilepro_sched_adjust_cost (rtx_insn
*insn
, int dep_type
, rtx_insn
*dep_insn
,
3952 int cost
, unsigned int)
3954 /* If we have a true dependence, INSN is a call, and DEP_INSN
3955 defines a register that is needed by the call (argument or stack
3956 pointer), set its latency to 0 so that it can be bundled with
3957 the call. Explicitly check for and exclude the case when
3958 DEP_INSN defines the target of the jump. */
3959 if (CALL_P (insn
) && dep_type
== REG_DEP_TRUE
)
3961 rtx target
= get_jump_target (insn
);
3962 if (!REG_P (target
) || !set_of (target
, dep_insn
))
3970 /* Skip over irrelevant NOTEs and such and look for the next insn we
3971 would consider bundling. */
3973 next_insn_to_bundle (rtx_insn
*r
, rtx_insn
*end
)
3975 for (; r
!= end
; r
= NEXT_INSN (r
))
3977 if (NONDEBUG_INSN_P (r
)
3978 && GET_CODE (PATTERN (r
)) != USE
3979 && GET_CODE (PATTERN (r
)) != CLOBBER
)
3987 /* Go through all insns, and use the information generated during
3988 scheduling to generate SEQUENCEs to represent bundles of
3989 instructions issued simultaneously. */
3991 tilepro_gen_bundles (void)
3994 FOR_EACH_BB_FN (bb
, cfun
)
3996 rtx_insn
*insn
, *next
;
3997 rtx_insn
*end
= NEXT_INSN (BB_END (bb
));
3999 for (insn
= next_insn_to_bundle (BB_HEAD (bb
), end
); insn
; insn
= next
)
4001 next
= next_insn_to_bundle (NEXT_INSN (insn
), end
);
4003 /* Never wrap {} around inline asm. */
4004 if (GET_CODE (PATTERN (insn
)) != ASM_INPUT
)
4006 if (next
== NULL_RTX
|| GET_MODE (next
) == TImode
4007 /* NOTE: The scheduler incorrectly believes a call
4008 insn can execute in the same cycle as the insn
4009 after the call. This is of course impossible.
4010 Really we need to fix the scheduler somehow, so
4011 the code after the call gets scheduled
4015 /* Mark current insn as the end of a bundle. */
4016 PUT_MODE (insn
, QImode
);
4020 /* Mark it as part of a bundle. */
4021 PUT_MODE (insn
, SImode
);
4029 /* Helper function for tilepro_fixup_pcrel_references. */
4031 replace_pc_relative_symbol_ref (rtx_insn
*insn
, rtx opnds
[4], bool first_insn_p
)
4033 rtx_insn
*new_insns
;
4041 emit_insn (gen_add_got16 (opnds
[0], tilepro_got_rtx (),
4043 emit_insn (gen_insn_lw (opnds
[0], opnds
[0]));
4050 emit_insn (gen_addhi_got32 (opnds
[0], tilepro_got_rtx (),
4055 emit_insn (gen_addlo_got32 (opnds
[0], opnds
[1], opnds
[2]));
4056 emit_insn (gen_insn_lw (opnds
[0], opnds
[0]));
4060 new_insns
= get_insns ();
4064 emit_insn_before (new_insns
, insn
);
4070 /* Returns whether INSN is a pc-relative addli insn. */
4072 match_addli_pcrel (rtx_insn
*insn
)
4074 rtx pattern
= PATTERN (insn
);
4077 if (GET_CODE (pattern
) != SET
)
4080 if (GET_CODE (SET_SRC (pattern
)) != LO_SUM
)
4083 if (GET_CODE (XEXP (SET_SRC (pattern
), 1)) != CONST
)
4086 unspec
= XEXP (XEXP (SET_SRC (pattern
), 1), 0);
4088 return (GET_CODE (unspec
) == UNSPEC
4089 && XINT (unspec
, 1) == UNSPEC_PCREL_SYM
);
4093 /* Helper function for tilepro_fixup_pcrel_references. */
4095 replace_addli_pcrel (rtx_insn
*insn
)
4097 rtx pattern
= PATTERN (insn
);
4103 gcc_assert (GET_CODE (pattern
) == SET
);
4104 opnds
[0] = SET_DEST (pattern
);
4106 set_src
= SET_SRC (pattern
);
4107 gcc_assert (GET_CODE (set_src
) == LO_SUM
);
4108 gcc_assert (GET_CODE (XEXP (set_src
, 1)) == CONST
);
4109 opnds
[1] = XEXP (set_src
, 0);
4111 unspec
= XEXP (XEXP (set_src
, 1), 0);
4112 gcc_assert (GET_CODE (unspec
) == UNSPEC
);
4113 gcc_assert (XINT (unspec
, 1) == UNSPEC_PCREL_SYM
);
4114 opnds
[2] = XVECEXP (unspec
, 0, 0);
4115 opnds
[3] = XVECEXP (unspec
, 0, 1);
4117 /* We only need to replace SYMBOL_REFs, not LABEL_REFs. */
4118 if (GET_CODE (opnds
[2]) != SYMBOL_REF
)
4121 first_insn_p
= (opnds
[1] == tilepro_text_label_rtx ());
4123 replace_pc_relative_symbol_ref (insn
, opnds
, first_insn_p
);
4127 /* Returns whether INSN is a pc-relative auli insn. */
4129 match_auli_pcrel (rtx_insn
*insn
)
4131 rtx pattern
= PATTERN (insn
);
4135 if (GET_CODE (pattern
) != SET
)
4138 if (GET_CODE (SET_SRC (pattern
)) != PLUS
)
4141 high
= XEXP (SET_SRC (pattern
), 1);
4143 if (GET_CODE (high
) != HIGH
4144 || GET_CODE (XEXP (high
, 0)) != CONST
)
4147 unspec
= XEXP (XEXP (high
, 0), 0);
4149 return (GET_CODE (unspec
) == UNSPEC
4150 && XINT (unspec
, 1) == UNSPEC_PCREL_SYM
);
4154 /* Helper function for tilepro_fixup_pcrel_references. */
4156 replace_auli_pcrel (rtx_insn
*insn
)
4158 rtx pattern
= PATTERN (insn
);
4165 gcc_assert (GET_CODE (pattern
) == SET
);
4166 opnds
[0] = SET_DEST (pattern
);
4168 set_src
= SET_SRC (pattern
);
4169 gcc_assert (GET_CODE (set_src
) == PLUS
);
4170 opnds
[1] = XEXP (set_src
, 0);
4172 high
= XEXP (set_src
, 1);
4173 gcc_assert (GET_CODE (high
) == HIGH
);
4174 gcc_assert (GET_CODE (XEXP (high
, 0)) == CONST
);
4176 unspec
= XEXP (XEXP (high
, 0), 0);
4177 gcc_assert (GET_CODE (unspec
) == UNSPEC
);
4178 gcc_assert (XINT (unspec
, 1) == UNSPEC_PCREL_SYM
);
4179 opnds
[2] = XVECEXP (unspec
, 0, 0);
4180 opnds
[3] = XVECEXP (unspec
, 0, 1);
4182 /* We only need to replace SYMBOL_REFs, not LABEL_REFs. */
4183 if (GET_CODE (opnds
[2]) != SYMBOL_REF
)
4186 first_insn_p
= (opnds
[1] == tilepro_text_label_rtx ());
4188 replace_pc_relative_symbol_ref (insn
, opnds
, first_insn_p
);
4192 /* We generate PC relative SYMBOL_REFs as an optimization, to avoid
4193 going through the GOT when the symbol is local to the compilation
4194 unit. But such a symbol requires that the common text_label that
4195 we generate at the beginning of the function be in the same section
4196 as the reference to the SYMBOL_REF. This may not be true if we
4197 generate hot/cold sections. This function looks for such cases and
4198 replaces such references with the longer sequence going through the
4201 We expect one of the following two instruction sequences:
4202 addli tmp1, txt_label_reg, lo16(sym - txt_label)
4203 auli tmp2, tmp1, ha16(sym - txt_label)
4205 auli tmp1, txt_label_reg, ha16(sym - txt_label)
4206 addli tmp2, tmp1, lo16(sym - txt_label)
4208 If we're compiling -fpic, we replace the first instruction with
4209 nothing, and the second instruction with:
4211 addli tmp2, got_rtx, got(sym)
4214 If we're compiling -fPIC, we replace the first instruction with:
4216 auli tmp1, got_rtx, got_ha16(sym)
4218 and the second instruction with:
4220 addli tmp2, tmp1, got_lo16(sym)
4223 Note that we're careful to disturb the instruction sequence as
4224 little as possible, since it's very late in the compilation
4228 tilepro_fixup_pcrel_references (void)
4230 rtx_insn
*insn
, *next_insn
;
4231 bool same_section_as_entry
= true;
4233 for (insn
= get_insns (); insn
; insn
= next_insn
)
4235 next_insn
= NEXT_INSN (insn
);
4237 if (NOTE_P (insn
) && NOTE_KIND (insn
) == NOTE_INSN_SWITCH_TEXT_SECTIONS
)
4239 same_section_as_entry
= !same_section_as_entry
;
4243 if (same_section_as_entry
)
4247 && GET_CODE (PATTERN (insn
)) != USE
4248 && GET_CODE (PATTERN (insn
)) != CLOBBER
))
4251 if (match_addli_pcrel (insn
))
4252 replace_addli_pcrel (insn
);
4253 else if (match_auli_pcrel (insn
))
4254 replace_auli_pcrel (insn
);
4259 /* Ensure that no var tracking notes are emitted in the middle of a
4260 three-instruction bundle. */
4262 reorder_var_tracking_notes (void)
4265 FOR_EACH_BB_FN (bb
, cfun
)
4267 rtx_insn
*insn
, *next
;
4268 rtx_insn
*queue
= NULL
;
4269 bool in_bundle
= false;
4271 for (insn
= BB_HEAD (bb
); insn
!= BB_END (bb
); insn
= next
)
4273 next
= NEXT_INSN (insn
);
4277 /* Emit queued up notes at the last instruction of a bundle. */
4278 if (GET_MODE (insn
) == QImode
)
4282 rtx_insn
*next_queue
= PREV_INSN (queue
);
4283 SET_PREV_INSN (NEXT_INSN (insn
)) = queue
;
4284 SET_NEXT_INSN (queue
) = NEXT_INSN (insn
);
4285 SET_NEXT_INSN (insn
) = queue
;
4286 SET_PREV_INSN (queue
) = insn
;
4291 else if (GET_MODE (insn
) == SImode
)
4294 else if (NOTE_P (insn
) && NOTE_KIND (insn
) == NOTE_INSN_VAR_LOCATION
)
4298 rtx_insn
*prev
= PREV_INSN (insn
);
4299 SET_PREV_INSN (next
) = prev
;
4300 SET_NEXT_INSN (prev
) = next
;
4302 SET_PREV_INSN (insn
) = queue
;
4311 /* Perform machine dependent operations on the rtl chain INSNS. */
4313 tilepro_reorg (void)
4315 /* We are freeing block_for_insn in the toplev to keep compatibility
4316 with old MDEP_REORGS that are not CFG based. Recompute it
4318 compute_bb_for_insn ();
4320 if (flag_reorder_blocks_and_partition
)
4322 tilepro_fixup_pcrel_references ();
4325 if (flag_schedule_insns_after_reload
)
4329 timevar_push (TV_SCHED2
);
4331 timevar_pop (TV_SCHED2
);
4333 /* Examine the schedule to group into bundles. */
4334 tilepro_gen_bundles ();
4339 if (flag_var_tracking
)
4341 timevar_push (TV_VAR_TRACKING
);
4342 variable_tracking_main ();
4343 reorder_var_tracking_notes ();
4344 timevar_pop (TV_VAR_TRACKING
);
4347 df_finish_pass (false);
4354 /* Select a format to encode pointers in exception handling data.
4355 CODE is 0 for data, 1 for code labels, 2 for function pointers.
4356 GLOBAL is true if the symbol may be affected by dynamic
4359 tilepro_asm_preferred_eh_data_format (int code ATTRIBUTE_UNUSED
, int global
)
4361 return (global
? DW_EH_PE_indirect
: 0) | DW_EH_PE_pcrel
| DW_EH_PE_sdata4
;
4365 /* Implement TARGET_ASM_OUTPUT_MI_THUNK. */
4367 tilepro_asm_output_mi_thunk (FILE *file
, tree thunk_fndecl ATTRIBUTE_UNUSED
,
4368 HOST_WIDE_INT delta
, HOST_WIDE_INT vcall_offset
,
4371 rtx this_rtx
, funexp
;
4374 /* Pretend to be a post-reload pass while generating rtl. */
4375 reload_completed
= 1;
4377 /* Mark the end of the (empty) prologue. */
4378 emit_note (NOTE_INSN_PROLOGUE_END
);
4380 /* Find the "this" pointer. If the function returns a structure,
4381 the structure return pointer is in $1. */
4382 if (aggregate_value_p (TREE_TYPE (TREE_TYPE (function
)), function
))
4383 this_rtx
= gen_rtx_REG (Pmode
, 1);
4385 this_rtx
= gen_rtx_REG (Pmode
, 0);
4387 /* Add DELTA to THIS_RTX. */
4388 emit_insn (gen_addsi3 (this_rtx
, this_rtx
, GEN_INT (delta
)));
4390 /* If needed, add *(*THIS_RTX + VCALL_OFFSET) to THIS_RTX. */
4395 tmp
= gen_rtx_REG (Pmode
, 29);
4396 emit_move_insn (tmp
, gen_rtx_MEM (Pmode
, this_rtx
));
4398 emit_insn (gen_addsi3 (tmp
, tmp
, GEN_INT (vcall_offset
)));
4400 emit_move_insn (tmp
, gen_rtx_MEM (Pmode
, tmp
));
4402 emit_insn (gen_addsi3 (this_rtx
, this_rtx
, tmp
));
4405 /* Generate a tail call to the target function. */
4406 if (!TREE_USED (function
))
4408 assemble_external (function
);
4409 TREE_USED (function
) = 1;
4411 funexp
= XEXP (DECL_RTL (function
), 0);
4412 funexp
= gen_rtx_MEM (FUNCTION_MODE
, funexp
);
4413 insn
= emit_call_insn (gen_sibcall (funexp
, const0_rtx
));
4414 SIBLING_CALL_P (insn
) = 1;
4416 /* Run just enough of rest_of_compilation to get the insns emitted.
4417 There's not really enough bulk here to make other passes such as
4418 instruction scheduling worth while. Note that use_thunk calls
4419 assemble_start_function and assemble_end_function.
4421 We don't currently bundle, but the instruciton sequence is all
4422 serial except for the tail call, so we're only wasting one cycle.
4424 insn
= get_insns ();
4425 shorten_branches (insn
);
4426 final_start_function (insn
, file
, 1);
4427 final (insn
, file
, 1);
4428 final_end_function ();
4430 /* Stop pretending to be a post-reload pass. */
4431 reload_completed
= 0;
4435 /* Implement TARGET_ASM_TRAMPOLINE_TEMPLATE. */
4437 tilepro_asm_trampoline_template (FILE *file
)
4439 fprintf (file
, "\tlnk r10\n");
4440 fprintf (file
, "\taddi r10, r10, 32\n");
4441 fprintf (file
, "\tlwadd r11, r10, %d\n", GET_MODE_SIZE (ptr_mode
));
4442 fprintf (file
, "\tlw r10, r10\n");
4443 fprintf (file
, "\tjr r11\n");
4444 fprintf (file
, "\t.word 0 # <function address>\n");
4445 fprintf (file
, "\t.word 0 # <static chain value>\n");
4449 /* Implement TARGET_TRAMPOLINE_INIT. */
4451 tilepro_trampoline_init (rtx m_tramp
, tree fndecl
, rtx static_chain
)
4455 rtx begin_addr
, end_addr
;
4456 int ptr_mode_size
= GET_MODE_SIZE (ptr_mode
);
4458 fnaddr
= copy_to_reg (XEXP (DECL_RTL (fndecl
), 0));
4459 chaddr
= copy_to_reg (static_chain
);
4461 emit_block_move (m_tramp
, assemble_trampoline_template (),
4462 GEN_INT (TRAMPOLINE_SIZE
), BLOCK_OP_NORMAL
);
4464 mem
= adjust_address (m_tramp
, ptr_mode
,
4465 TRAMPOLINE_SIZE
- 2 * ptr_mode_size
);
4466 emit_move_insn (mem
, fnaddr
);
4467 mem
= adjust_address (m_tramp
, ptr_mode
,
4468 TRAMPOLINE_SIZE
- ptr_mode_size
);
4469 emit_move_insn (mem
, chaddr
);
4471 /* Get pointers to the beginning and end of the code block. */
4472 begin_addr
= force_reg (Pmode
, XEXP (m_tramp
, 0));
4473 end_addr
= force_reg (Pmode
, plus_constant (Pmode
, XEXP (m_tramp
, 0),
4476 emit_library_call (gen_rtx_SYMBOL_REF (Pmode
, "__clear_cache"),
4477 LCT_NORMAL
, VOIDmode
, begin_addr
, Pmode
,
4482 /* Implement TARGET_PRINT_OPERAND. */
4484 tilepro_print_operand (FILE *file
, rtx x
, int code
)
4489 /* Print the compare operator opcode for conditional moves. */
4490 switch (GET_CODE (x
))
4499 output_operand_lossage ("invalid %%c operand");
4504 /* Print the compare operator opcode for conditional moves. */
4505 switch (GET_CODE (x
))
4514 output_operand_lossage ("invalid %%C operand");
4520 /* Print the high 16 bits of a 32-bit constant. */
4522 if (CONST_INT_P (x
))
4524 else if (GET_CODE (x
) == CONST_DOUBLE
)
4525 i
= CONST_DOUBLE_LOW (x
);
4528 output_operand_lossage ("invalid %%h operand");
4531 i
= trunc_int_for_mode (i
>> 16, HImode
);
4532 fprintf (file
, HOST_WIDE_INT_PRINT_DEC
, i
);
4539 const char *opstr
= NULL
;
4541 if (GET_CODE (x
) == CONST
4542 && GET_CODE (XEXP (x
, 0)) == UNSPEC
)
4544 addr
= XVECEXP (XEXP (x
, 0), 0, 0);
4545 switch (XINT (XEXP (x
, 0), 1))
4547 case UNSPEC_GOT32_SYM
:
4550 case UNSPEC_PCREL_SYM
:
4555 opstr
= "tls_gd_ha16";
4558 opstr
= "tls_ie_ha16";
4561 opstr
= "tls_le_ha16";
4564 output_operand_lossage ("invalid %%H operand");
4573 fputs (opstr
, file
);
4575 output_addr_const (file
, addr
);
4579 rtx addr2
= XVECEXP (XEXP (x
, 0), 0, 1);
4580 fputs (" - " , file
);
4581 output_addr_const (file
, addr2
);
4589 /* Print an auto-inc memory operand. */
4592 output_operand_lossage ("invalid %%I operand");
4596 output_memory_autoinc_first
= true;
4597 output_address (GET_MODE (x
), XEXP (x
, 0));
4601 /* Print an auto-inc memory operand. */
4604 output_operand_lossage ("invalid %%i operand");
4608 output_memory_autoinc_first
= false;
4609 output_address (GET_MODE (x
), XEXP (x
, 0));
4614 /* Print the low 8 bits of a constant. */
4616 if (CONST_INT_P (x
))
4618 else if (GET_CODE (x
) == CONST_DOUBLE
)
4619 i
= CONST_DOUBLE_LOW (x
);
4620 else if (GET_CODE (x
) == CONST_VECTOR
4621 && CONST_INT_P (CONST_VECTOR_ELT (x
, 0)))
4622 i
= INTVAL (CONST_VECTOR_ELT (x
, 0));
4625 output_operand_lossage ("invalid %%j operand");
4628 i
= trunc_int_for_mode (i
, QImode
);
4629 fprintf (file
, HOST_WIDE_INT_PRINT_DEC
, i
);
4636 const char *opstr
= NULL
;
4638 if (GET_CODE (x
) == CONST
4639 && GET_CODE (XEXP (x
, 0)) == UNSPEC
)
4641 addr
= XVECEXP (XEXP (x
, 0), 0, 0);
4642 switch (XINT (XEXP (x
, 0), 1))
4644 case UNSPEC_GOT16_SYM
:
4647 case UNSPEC_GOT32_SYM
:
4650 case UNSPEC_PCREL_SYM
:
4655 opstr
= "tls_gd_lo16";
4658 opstr
= "tls_ie_lo16";
4661 opstr
= "tls_le_lo16";
4664 output_operand_lossage ("invalid %%L operand");
4673 fputs (opstr
, file
);
4675 output_addr_const (file
, addr
);
4679 rtx addr2
= XVECEXP (XEXP (x
, 0), 0, 1);
4680 fputs (" - " , file
);
4681 output_addr_const (file
, addr2
);
4689 if (GET_CODE (x
) == SYMBOL_REF
)
4691 if (flag_pic
&& !SYMBOL_REF_LOCAL_P (x
))
4692 fprintf (file
, "plt(");
4693 output_addr_const (file
, x
);
4694 if (flag_pic
&& !SYMBOL_REF_LOCAL_P (x
))
4695 fprintf (file
, ")");
4698 output_addr_const (file
, x
);
4703 /* Print a 32-bit constant plus one. */
4705 if (!CONST_INT_P (x
))
4707 output_operand_lossage ("invalid %%P operand");
4710 i
= trunc_int_for_mode (INTVAL (x
) + 1, SImode
);
4711 fprintf (file
, HOST_WIDE_INT_PRINT_DEC
, i
);
4717 /* Print an mm-style bit range. */
4718 int first_bit
, last_bit
;
4720 if (!CONST_INT_P (x
)
4721 || !tilepro_bitfield_operand_p (INTVAL (x
), &first_bit
,
4724 output_operand_lossage ("invalid %%M operand");
4728 fprintf (file
, "%d, %d", first_bit
, last_bit
);
4734 const char *reg
= NULL
;
4736 /* Print a network register. */
4737 if (!CONST_INT_P (x
))
4739 output_operand_lossage ("invalid %%N operand");
4745 case TILEPRO_NETREG_IDN0
: reg
= "idn0"; break;
4746 case TILEPRO_NETREG_IDN1
: reg
= "idn1"; break;
4747 case TILEPRO_NETREG_SN
: reg
= "sn"; break;
4748 case TILEPRO_NETREG_UDN0
: reg
= "udn0"; break;
4749 case TILEPRO_NETREG_UDN1
: reg
= "udn1"; break;
4750 case TILEPRO_NETREG_UDN2
: reg
= "udn2"; break;
4751 case TILEPRO_NETREG_UDN3
: reg
= "udn3"; break;
4752 default: gcc_unreachable ();
4755 fprintf (file
, reg
);
4761 /* Log base 2 of a power of two. */
4765 if (!CONST_INT_P (x
))
4767 output_operand_lossage ("invalid %%t operand");
4770 n
= trunc_int_for_mode (INTVAL (x
), SImode
);
4774 output_operand_lossage ("invalid %%t operand '"
4775 HOST_WIDE_INT_PRINT_DEC
"'", n
);
4779 fprintf (file
, HOST_WIDE_INT_PRINT_DEC
, i
);
4785 /* In this case we need a register. Use 'zero' if the
4786 operand is const0_rtx. */
4788 || (GET_MODE (x
) != VOIDmode
&& x
== CONST0_RTX (GET_MODE (x
))))
4790 fputs ("zero", file
);
4793 else if (!REG_P (x
))
4795 output_operand_lossage ("invalid %%r operand");
4803 fprintf (file
, "%s", reg_names
[REGNO (x
)]);
4808 output_address (VOIDmode
, XEXP (x
, 0));
4813 output_addr_const (file
, x
);
4820 output_operand_lossage ("unable to print out operand yet; code == %d (%c)",
4825 /* Implement TARGET_PRINT_OPERAND_ADDRESS. */
4827 tilepro_print_operand_address (FILE *file
, machine_mode mode
, rtx addr
)
4829 if (GET_CODE (addr
) == POST_DEC
4830 || GET_CODE (addr
) == POST_INC
)
4832 int offset
= GET_MODE_SIZE (mode
);
4834 gcc_assert (mode
!= VOIDmode
);
4836 if (output_memory_autoinc_first
)
4837 fprintf (file
, "%s", reg_names
[REGNO (XEXP (addr
, 0))]);
4839 fprintf (file
, "%d",
4840 GET_CODE (addr
) == POST_DEC
? -offset
: offset
);
4842 else if (GET_CODE (addr
) == POST_MODIFY
)
4844 gcc_assert (mode
!= VOIDmode
);
4846 gcc_assert (GET_CODE (XEXP (addr
, 1)) == PLUS
);
4848 if (output_memory_autoinc_first
)
4849 fprintf (file
, "%s", reg_names
[REGNO (XEXP (addr
, 0))]);
4851 fprintf (file
, HOST_WIDE_INT_PRINT_DEC
,
4852 INTVAL (XEXP (XEXP (addr
, 1), 1)));
4855 tilepro_print_operand (file
, addr
, 'r');
4859 /* Machine mode of current insn, for determining curly brace
4861 static machine_mode insn_mode
;
4864 /* Implement FINAL_PRESCAN_INSN. This is used to emit bundles. */
4866 tilepro_final_prescan_insn (rtx_insn
*insn
)
4868 /* Record this for tilepro_asm_output_opcode to examine. */
4869 insn_mode
= GET_MODE (insn
);
4873 /* While emitting asm, are we currently inside '{' for a bundle? */
4874 static bool tilepro_in_bundle
= false;
4876 /* Implement ASM_OUTPUT_OPCODE. Prepend/append curly braces as
4877 appropriate given the bundling information recorded by
4878 tilepro_gen_bundles. */
4880 tilepro_asm_output_opcode (FILE *stream
, const char *code
)
4882 bool pseudo
= !strcmp (code
, "pseudo");
4884 if (!tilepro_in_bundle
&& insn_mode
== SImode
)
4886 /* Start a new bundle. */
4887 fprintf (stream
, "{\n\t");
4888 tilepro_in_bundle
= true;
4891 if (tilepro_in_bundle
&& insn_mode
== QImode
)
4893 /* Close an existing bundle. */
4894 static char buf
[100];
4896 gcc_assert (strlen (code
) + 3 + 1 < sizeof (buf
));
4898 strcpy (buf
, pseudo
? "" : code
);
4899 strcat (buf
, "\n\t}");
4900 tilepro_in_bundle
= false;
4906 return pseudo
? "" : code
;
4911 /* Output assembler code to FILE to increment profiler label # LABELNO
4912 for profiling a function entry. */
4914 tilepro_function_profiler (FILE *file
, int labelno ATTRIBUTE_UNUSED
)
4916 if (tilepro_in_bundle
)
4918 fprintf (file
, "\t}\n");
4927 "\t}\n", MCOUNT_NAME
);
4935 "\t}\n", MCOUNT_NAME
);
4938 tilepro_in_bundle
= false;
4942 /* Implement TARGET_ASM_FILE_END. */
4944 tilepro_file_end (void)
4946 if (NEED_INDICATE_EXEC_STACK
)
4947 file_end_indicate_exec_stack ();
4951 #undef TARGET_HAVE_TLS
4952 #define TARGET_HAVE_TLS HAVE_AS_TLS
4954 #undef TARGET_OPTION_OVERRIDE
4955 #define TARGET_OPTION_OVERRIDE tilepro_option_override
4957 #ifdef TARGET_THREAD_SSP_OFFSET
4958 #undef TARGET_STACK_PROTECT_GUARD
4959 #define TARGET_STACK_PROTECT_GUARD hook_tree_void_null
4962 #undef TARGET_SCALAR_MODE_SUPPORTED_P
4963 #define TARGET_SCALAR_MODE_SUPPORTED_P tilepro_scalar_mode_supported_p
4965 #undef TARGET_VECTOR_MODE_SUPPORTED_P
4966 #define TARGET_VECTOR_MODE_SUPPORTED_P tile_vector_mode_supported_p
4968 #undef TARGET_CANNOT_FORCE_CONST_MEM
4969 #define TARGET_CANNOT_FORCE_CONST_MEM tilepro_cannot_force_const_mem
4971 #undef TARGET_FUNCTION_OK_FOR_SIBCALL
4972 #define TARGET_FUNCTION_OK_FOR_SIBCALL tilepro_function_ok_for_sibcall
4974 #undef TARGET_PASS_BY_REFERENCE
4975 #define TARGET_PASS_BY_REFERENCE tilepro_pass_by_reference
4977 #undef TARGET_RETURN_IN_MEMORY
4978 #define TARGET_RETURN_IN_MEMORY tilepro_return_in_memory
4980 #undef TARGET_FUNCTION_ARG_BOUNDARY
4981 #define TARGET_FUNCTION_ARG_BOUNDARY tilepro_function_arg_boundary
4983 #undef TARGET_FUNCTION_ARG
4984 #define TARGET_FUNCTION_ARG tilepro_function_arg
4986 #undef TARGET_FUNCTION_ARG_ADVANCE
4987 #define TARGET_FUNCTION_ARG_ADVANCE tilepro_function_arg_advance
4989 #undef TARGET_FUNCTION_VALUE
4990 #define TARGET_FUNCTION_VALUE tilepro_function_value
4992 #undef TARGET_LIBCALL_VALUE
4993 #define TARGET_LIBCALL_VALUE tilepro_libcall_value
4995 #undef TARGET_FUNCTION_VALUE_REGNO_P
4996 #define TARGET_FUNCTION_VALUE_REGNO_P tilepro_function_value_regno_p
4998 #undef TARGET_PROMOTE_FUNCTION_MODE
4999 #define TARGET_PROMOTE_FUNCTION_MODE \
5000 default_promote_function_mode_always_promote
5002 #undef TARGET_PROMOTE_PROTOTYPES
5003 #define TARGET_PROMOTE_PROTOTYPES hook_bool_const_tree_false
5005 #undef TARGET_BUILD_BUILTIN_VA_LIST
5006 #define TARGET_BUILD_BUILTIN_VA_LIST tilepro_build_builtin_va_list
5008 #undef TARGET_EXPAND_BUILTIN_VA_START
5009 #define TARGET_EXPAND_BUILTIN_VA_START tilepro_va_start
5011 #undef TARGET_SETUP_INCOMING_VARARGS
5012 #define TARGET_SETUP_INCOMING_VARARGS tilepro_setup_incoming_varargs
5014 #undef TARGET_GIMPLIFY_VA_ARG_EXPR
5015 #define TARGET_GIMPLIFY_VA_ARG_EXPR tilepro_gimplify_va_arg_expr
5017 #undef TARGET_RTX_COSTS
5018 #define TARGET_RTX_COSTS tilepro_rtx_costs
5020 /* Limit to what we can reach in one addli. */
5021 #undef TARGET_MIN_ANCHOR_OFFSET
5022 #define TARGET_MIN_ANCHOR_OFFSET -32768
5023 #undef TARGET_MAX_ANCHOR_OFFSET
5024 #define TARGET_MAX_ANCHOR_OFFSET 32767
5026 #undef TARGET_LEGITIMATE_CONSTANT_P
5027 #define TARGET_LEGITIMATE_CONSTANT_P tilepro_legitimate_constant_p
5030 #define TARGET_LRA_P hook_bool_void_false
5032 #undef TARGET_LEGITIMATE_ADDRESS_P
5033 #define TARGET_LEGITIMATE_ADDRESS_P tilepro_legitimate_address_p
5035 #undef TARGET_LEGITIMIZE_ADDRESS
5036 #define TARGET_LEGITIMIZE_ADDRESS tilepro_legitimize_address
5038 #undef TARGET_DELEGITIMIZE_ADDRESS
5039 #define TARGET_DELEGITIMIZE_ADDRESS tilepro_delegitimize_address
5041 #undef TARGET_INIT_BUILTINS
5042 #define TARGET_INIT_BUILTINS tilepro_init_builtins
5044 #undef TARGET_BUILTIN_DECL
5045 #define TARGET_BUILTIN_DECL tilepro_builtin_decl
5047 #undef TARGET_EXPAND_BUILTIN
5048 #define TARGET_EXPAND_BUILTIN tilepro_expand_builtin
5050 #undef TARGET_CONDITIONAL_REGISTER_USAGE
5051 #define TARGET_CONDITIONAL_REGISTER_USAGE tilepro_conditional_register_usage
5053 #undef TARGET_FRAME_POINTER_REQUIRED
5054 #define TARGET_FRAME_POINTER_REQUIRED tilepro_frame_pointer_required
5056 #undef TARGET_DELAY_SCHED2
5057 #define TARGET_DELAY_SCHED2 true
5059 #undef TARGET_DELAY_VARTRACK
5060 #define TARGET_DELAY_VARTRACK true
5062 #undef TARGET_SCHED_ISSUE_RATE
5063 #define TARGET_SCHED_ISSUE_RATE tilepro_issue_rate
5065 #undef TARGET_SCHED_ADJUST_COST
5066 #define TARGET_SCHED_ADJUST_COST tilepro_sched_adjust_cost
5068 #undef TARGET_MACHINE_DEPENDENT_REORG
5069 #define TARGET_MACHINE_DEPENDENT_REORG tilepro_reorg
5071 #undef TARGET_ASM_CAN_OUTPUT_MI_THUNK
5072 #define TARGET_ASM_CAN_OUTPUT_MI_THUNK \
5073 hook_bool_const_tree_hwi_hwi_const_tree_true
5075 #undef TARGET_ASM_OUTPUT_MI_THUNK
5076 #define TARGET_ASM_OUTPUT_MI_THUNK tilepro_asm_output_mi_thunk
5078 #undef TARGET_ASM_TRAMPOLINE_TEMPLATE
5079 #define TARGET_ASM_TRAMPOLINE_TEMPLATE tilepro_asm_trampoline_template
5081 #undef TARGET_TRAMPOLINE_INIT
5082 #define TARGET_TRAMPOLINE_INIT tilepro_trampoline_init
5084 #undef TARGET_PRINT_OPERAND
5085 #define TARGET_PRINT_OPERAND tilepro_print_operand
5087 #undef TARGET_PRINT_OPERAND_ADDRESS
5088 #define TARGET_PRINT_OPERAND_ADDRESS tilepro_print_operand_address
5090 #undef TARGET_ASM_FILE_END
5091 #define TARGET_ASM_FILE_END tilepro_file_end
5093 #undef TARGET_CAN_USE_DOLOOP_P
5094 #define TARGET_CAN_USE_DOLOOP_P can_use_doloop_if_innermost
5096 #undef TARGET_CONSTANT_ALIGNMENT
5097 #define TARGET_CONSTANT_ALIGNMENT constant_alignment_word_strings
5099 struct gcc_target targetm
= TARGET_INITIALIZER
;
5101 #include "gt-tilepro.h"