Daily bump.
[official-gcc.git] / gcc / lra-constraints.c
blob31faefab9c2a083167a0786c3dca819135d41d40
1 /* Code for RTL transformations to satisfy insn constraints.
2 Copyright (C) 2010-2018 Free Software Foundation, Inc.
3 Contributed by Vladimir Makarov <vmakarov@redhat.com>.
5 This file is part of GCC.
7 GCC is free software; you can redistribute it and/or modify it under
8 the terms of the GNU General Public License as published by the Free
9 Software Foundation; either version 3, or (at your option) any later
10 version.
12 GCC is distributed in the hope that it will be useful, but WITHOUT ANY
13 WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
15 for more details.
17 You should have received a copy of the GNU General Public License
18 along with GCC; see the file COPYING3. If not see
19 <http://www.gnu.org/licenses/>. */
22 /* This file contains code for 3 passes: constraint pass,
23 inheritance/split pass, and pass for undoing failed inheritance and
24 split.
26 The major goal of constraint pass is to transform RTL to satisfy
27 insn and address constraints by:
28 o choosing insn alternatives;
29 o generating *reload insns* (or reloads in brief) and *reload
30 pseudos* which will get necessary hard registers later;
31 o substituting pseudos with equivalent values and removing the
32 instructions that initialized those pseudos.
34 The constraint pass has biggest and most complicated code in LRA.
35 There are a lot of important details like:
36 o reuse of input reload pseudos to simplify reload pseudo
37 allocations;
38 o some heuristics to choose insn alternative to improve the
39 inheritance;
40 o early clobbers etc.
42 The pass is mimicking former reload pass in alternative choosing
43 because the reload pass is oriented to current machine description
44 model. It might be changed if the machine description model is
45 changed.
47 There is special code for preventing all LRA and this pass cycling
48 in case of bugs.
50 On the first iteration of the pass we process every instruction and
51 choose an alternative for each one. On subsequent iterations we try
52 to avoid reprocessing instructions if we can be sure that the old
53 choice is still valid.
55 The inheritance/spilt pass is to transform code to achieve
56 ineheritance and live range splitting. It is done on backward
57 traversal of EBBs.
59 The inheritance optimization goal is to reuse values in hard
60 registers. There is analogous optimization in old reload pass. The
61 inheritance is achieved by following transformation:
63 reload_p1 <- p reload_p1 <- p
64 ... new_p <- reload_p1
65 ... => ...
66 reload_p2 <- p reload_p2 <- new_p
68 where p is spilled and not changed between the insns. Reload_p1 is
69 also called *original pseudo* and new_p is called *inheritance
70 pseudo*.
72 The subsequent assignment pass will try to assign the same (or
73 another if it is not possible) hard register to new_p as to
74 reload_p1 or reload_p2.
76 If the assignment pass fails to assign a hard register to new_p,
77 this file will undo the inheritance and restore the original code.
78 This is because implementing the above sequence with a spilled
79 new_p would make the code much worse. The inheritance is done in
80 EBB scope. The above is just a simplified example to get an idea
81 of the inheritance as the inheritance is also done for non-reload
82 insns.
84 Splitting (transformation) is also done in EBB scope on the same
85 pass as the inheritance:
87 r <- ... or ... <- r r <- ... or ... <- r
88 ... s <- r (new insn -- save)
89 ... =>
90 ... r <- s (new insn -- restore)
91 ... <- r ... <- r
93 The *split pseudo* s is assigned to the hard register of the
94 original pseudo or hard register r.
96 Splitting is done:
97 o In EBBs with high register pressure for global pseudos (living
98 in at least 2 BBs) and assigned to hard registers when there
99 are more one reloads needing the hard registers;
100 o for pseudos needing save/restore code around calls.
102 If the split pseudo still has the same hard register as the
103 original pseudo after the subsequent assignment pass or the
104 original pseudo was split, the opposite transformation is done on
105 the same pass for undoing inheritance. */
107 #undef REG_OK_STRICT
109 #include "config.h"
110 #include "system.h"
111 #include "coretypes.h"
112 #include "backend.h"
113 #include "target.h"
114 #include "rtl.h"
115 #include "tree.h"
116 #include "predict.h"
117 #include "df.h"
118 #include "memmodel.h"
119 #include "tm_p.h"
120 #include "expmed.h"
121 #include "optabs.h"
122 #include "regs.h"
123 #include "ira.h"
124 #include "recog.h"
125 #include "output.h"
126 #include "addresses.h"
127 #include "expr.h"
128 #include "cfgrtl.h"
129 #include "rtl-error.h"
130 #include "params.h"
131 #include "lra.h"
132 #include "lra-int.h"
133 #include "print-rtl.h"
135 /* Value of LRA_CURR_RELOAD_NUM at the beginning of BB of the current
136 insn. Remember that LRA_CURR_RELOAD_NUM is the number of emitted
137 reload insns. */
138 static int bb_reload_num;
140 /* The current insn being processed and corresponding its single set
141 (NULL otherwise), its data (basic block, the insn data, the insn
142 static data, and the mode of each operand). */
143 static rtx_insn *curr_insn;
144 static rtx curr_insn_set;
145 static basic_block curr_bb;
146 static lra_insn_recog_data_t curr_id;
147 static struct lra_static_insn_data *curr_static_id;
148 static machine_mode curr_operand_mode[MAX_RECOG_OPERANDS];
149 /* Mode of the register substituted by its equivalence with VOIDmode
150 (e.g. constant) and whose subreg is given operand of the current
151 insn. VOIDmode in all other cases. */
152 static machine_mode original_subreg_reg_mode[MAX_RECOG_OPERANDS];
156 /* Start numbers for new registers and insns at the current constraints
157 pass start. */
158 static int new_regno_start;
159 static int new_insn_uid_start;
161 /* If LOC is nonnull, strip any outer subreg from it. */
162 static inline rtx *
163 strip_subreg (rtx *loc)
165 return loc && GET_CODE (*loc) == SUBREG ? &SUBREG_REG (*loc) : loc;
168 /* Return hard regno of REGNO or if it is was not assigned to a hard
169 register, use a hard register from its allocno class. */
170 static int
171 get_try_hard_regno (int regno)
173 int hard_regno;
174 enum reg_class rclass;
176 if ((hard_regno = regno) >= FIRST_PSEUDO_REGISTER)
177 hard_regno = lra_get_regno_hard_regno (regno);
178 if (hard_regno >= 0)
179 return hard_regno;
180 rclass = lra_get_allocno_class (regno);
181 if (rclass == NO_REGS)
182 return -1;
183 return ira_class_hard_regs[rclass][0];
186 /* Return the hard regno of X after removing its subreg. If X is not
187 a register or a subreg of a register, return -1. If X is a pseudo,
188 use its assignment. If FINAL_P return the final hard regno which will
189 be after elimination. */
190 static int
191 get_hard_regno (rtx x, bool final_p)
193 rtx reg;
194 int hard_regno;
196 reg = x;
197 if (SUBREG_P (x))
198 reg = SUBREG_REG (x);
199 if (! REG_P (reg))
200 return -1;
201 if (! HARD_REGISTER_NUM_P (hard_regno = REGNO (reg)))
202 hard_regno = lra_get_regno_hard_regno (hard_regno);
203 if (hard_regno < 0)
204 return -1;
205 if (final_p)
206 hard_regno = lra_get_elimination_hard_regno (hard_regno);
207 if (SUBREG_P (x))
208 hard_regno += subreg_regno_offset (hard_regno, GET_MODE (reg),
209 SUBREG_BYTE (x), GET_MODE (x));
210 return hard_regno;
213 /* If REGNO is a hard register or has been allocated a hard register,
214 return the class of that register. If REGNO is a reload pseudo
215 created by the current constraints pass, return its allocno class.
216 Return NO_REGS otherwise. */
217 static enum reg_class
218 get_reg_class (int regno)
220 int hard_regno;
222 if (! HARD_REGISTER_NUM_P (hard_regno = regno))
223 hard_regno = lra_get_regno_hard_regno (regno);
224 if (hard_regno >= 0)
226 hard_regno = lra_get_elimination_hard_regno (hard_regno);
227 return REGNO_REG_CLASS (hard_regno);
229 if (regno >= new_regno_start)
230 return lra_get_allocno_class (regno);
231 return NO_REGS;
234 /* Return true if REG satisfies (or will satisfy) reg class constraint
235 CL. Use elimination first if REG is a hard register. If REG is a
236 reload pseudo created by this constraints pass, assume that it will
237 be allocated a hard register from its allocno class, but allow that
238 class to be narrowed to CL if it is currently a superset of CL.
240 If NEW_CLASS is nonnull, set *NEW_CLASS to the new allocno class of
241 REGNO (reg), or NO_REGS if no change in its class was needed. */
242 static bool
243 in_class_p (rtx reg, enum reg_class cl, enum reg_class *new_class)
245 enum reg_class rclass, common_class;
246 machine_mode reg_mode;
247 int class_size, hard_regno, nregs, i, j;
248 int regno = REGNO (reg);
250 if (new_class != NULL)
251 *new_class = NO_REGS;
252 if (regno < FIRST_PSEUDO_REGISTER)
254 rtx final_reg = reg;
255 rtx *final_loc = &final_reg;
257 lra_eliminate_reg_if_possible (final_loc);
258 return TEST_HARD_REG_BIT (reg_class_contents[cl], REGNO (*final_loc));
260 reg_mode = GET_MODE (reg);
261 rclass = get_reg_class (regno);
262 if (regno < new_regno_start
263 /* Do not allow the constraints for reload instructions to
264 influence the classes of new pseudos. These reloads are
265 typically moves that have many alternatives, and restricting
266 reload pseudos for one alternative may lead to situations
267 where other reload pseudos are no longer allocatable. */
268 || (INSN_UID (curr_insn) >= new_insn_uid_start
269 && curr_insn_set != NULL
270 && ((OBJECT_P (SET_SRC (curr_insn_set))
271 && ! CONSTANT_P (SET_SRC (curr_insn_set)))
272 || (GET_CODE (SET_SRC (curr_insn_set)) == SUBREG
273 && OBJECT_P (SUBREG_REG (SET_SRC (curr_insn_set)))
274 && ! CONSTANT_P (SUBREG_REG (SET_SRC (curr_insn_set)))))))
275 /* When we don't know what class will be used finally for reload
276 pseudos, we use ALL_REGS. */
277 return ((regno >= new_regno_start && rclass == ALL_REGS)
278 || (rclass != NO_REGS && ira_class_subset_p[rclass][cl]
279 && ! hard_reg_set_subset_p (reg_class_contents[cl],
280 lra_no_alloc_regs)));
281 else
283 common_class = ira_reg_class_subset[rclass][cl];
284 if (new_class != NULL)
285 *new_class = common_class;
286 if (hard_reg_set_subset_p (reg_class_contents[common_class],
287 lra_no_alloc_regs))
288 return false;
289 /* Check that there are enough allocatable regs. */
290 class_size = ira_class_hard_regs_num[common_class];
291 for (i = 0; i < class_size; i++)
293 hard_regno = ira_class_hard_regs[common_class][i];
294 nregs = hard_regno_nregs (hard_regno, reg_mode);
295 if (nregs == 1)
296 return true;
297 for (j = 0; j < nregs; j++)
298 if (TEST_HARD_REG_BIT (lra_no_alloc_regs, hard_regno + j)
299 || ! TEST_HARD_REG_BIT (reg_class_contents[common_class],
300 hard_regno + j))
301 break;
302 if (j >= nregs)
303 return true;
305 return false;
309 /* Return true if REGNO satisfies a memory constraint. */
310 static bool
311 in_mem_p (int regno)
313 return get_reg_class (regno) == NO_REGS;
316 /* Return 1 if ADDR is a valid memory address for mode MODE in address
317 space AS, and check that each pseudo has the proper kind of hard
318 reg. */
319 static int
320 valid_address_p (machine_mode mode ATTRIBUTE_UNUSED,
321 rtx addr, addr_space_t as)
323 #ifdef GO_IF_LEGITIMATE_ADDRESS
324 lra_assert (ADDR_SPACE_GENERIC_P (as));
325 GO_IF_LEGITIMATE_ADDRESS (mode, addr, win);
326 return 0;
328 win:
329 return 1;
330 #else
331 return targetm.addr_space.legitimate_address_p (mode, addr, 0, as);
332 #endif
335 namespace {
336 /* Temporarily eliminates registers in an address (for the lifetime of
337 the object). */
338 class address_eliminator {
339 public:
340 address_eliminator (struct address_info *ad);
341 ~address_eliminator ();
343 private:
344 struct address_info *m_ad;
345 rtx *m_base_loc;
346 rtx m_base_reg;
347 rtx *m_index_loc;
348 rtx m_index_reg;
352 address_eliminator::address_eliminator (struct address_info *ad)
353 : m_ad (ad),
354 m_base_loc (strip_subreg (ad->base_term)),
355 m_base_reg (NULL_RTX),
356 m_index_loc (strip_subreg (ad->index_term)),
357 m_index_reg (NULL_RTX)
359 if (m_base_loc != NULL)
361 m_base_reg = *m_base_loc;
362 lra_eliminate_reg_if_possible (m_base_loc);
363 if (m_ad->base_term2 != NULL)
364 *m_ad->base_term2 = *m_ad->base_term;
366 if (m_index_loc != NULL)
368 m_index_reg = *m_index_loc;
369 lra_eliminate_reg_if_possible (m_index_loc);
373 address_eliminator::~address_eliminator ()
375 if (m_base_loc && *m_base_loc != m_base_reg)
377 *m_base_loc = m_base_reg;
378 if (m_ad->base_term2 != NULL)
379 *m_ad->base_term2 = *m_ad->base_term;
381 if (m_index_loc && *m_index_loc != m_index_reg)
382 *m_index_loc = m_index_reg;
385 /* Return true if the eliminated form of AD is a legitimate target address. */
386 static bool
387 valid_address_p (struct address_info *ad)
389 address_eliminator eliminator (ad);
390 return valid_address_p (ad->mode, *ad->outer, ad->as);
393 /* Return true if the eliminated form of memory reference OP satisfies
394 extra (special) memory constraint CONSTRAINT. */
395 static bool
396 satisfies_memory_constraint_p (rtx op, enum constraint_num constraint)
398 struct address_info ad;
400 decompose_mem_address (&ad, op);
401 address_eliminator eliminator (&ad);
402 return constraint_satisfied_p (op, constraint);
405 /* Return true if the eliminated form of address AD satisfies extra
406 address constraint CONSTRAINT. */
407 static bool
408 satisfies_address_constraint_p (struct address_info *ad,
409 enum constraint_num constraint)
411 address_eliminator eliminator (ad);
412 return constraint_satisfied_p (*ad->outer, constraint);
415 /* Return true if the eliminated form of address OP satisfies extra
416 address constraint CONSTRAINT. */
417 static bool
418 satisfies_address_constraint_p (rtx op, enum constraint_num constraint)
420 struct address_info ad;
422 decompose_lea_address (&ad, &op);
423 return satisfies_address_constraint_p (&ad, constraint);
426 /* Initiate equivalences for LRA. As we keep original equivalences
427 before any elimination, we need to make copies otherwise any change
428 in insns might change the equivalences. */
429 void
430 lra_init_equiv (void)
432 ira_expand_reg_equiv ();
433 for (int i = FIRST_PSEUDO_REGISTER; i < max_reg_num (); i++)
435 rtx res;
437 if ((res = ira_reg_equiv[i].memory) != NULL_RTX)
438 ira_reg_equiv[i].memory = copy_rtx (res);
439 if ((res = ira_reg_equiv[i].invariant) != NULL_RTX)
440 ira_reg_equiv[i].invariant = copy_rtx (res);
444 static rtx loc_equivalence_callback (rtx, const_rtx, void *);
446 /* Update equivalence for REGNO. We need to this as the equivalence
447 might contain other pseudos which are changed by their
448 equivalences. */
449 static void
450 update_equiv (int regno)
452 rtx x;
454 if ((x = ira_reg_equiv[regno].memory) != NULL_RTX)
455 ira_reg_equiv[regno].memory
456 = simplify_replace_fn_rtx (x, NULL_RTX, loc_equivalence_callback,
457 NULL_RTX);
458 if ((x = ira_reg_equiv[regno].invariant) != NULL_RTX)
459 ira_reg_equiv[regno].invariant
460 = simplify_replace_fn_rtx (x, NULL_RTX, loc_equivalence_callback,
461 NULL_RTX);
464 /* If we have decided to substitute X with another value, return that
465 value, otherwise return X. */
466 static rtx
467 get_equiv (rtx x)
469 int regno;
470 rtx res;
472 if (! REG_P (x) || (regno = REGNO (x)) < FIRST_PSEUDO_REGISTER
473 || ! ira_reg_equiv[regno].defined_p
474 || ! ira_reg_equiv[regno].profitable_p
475 || lra_get_regno_hard_regno (regno) >= 0)
476 return x;
477 if ((res = ira_reg_equiv[regno].memory) != NULL_RTX)
479 if (targetm.cannot_substitute_mem_equiv_p (res))
480 return x;
481 return res;
483 if ((res = ira_reg_equiv[regno].constant) != NULL_RTX)
484 return res;
485 if ((res = ira_reg_equiv[regno].invariant) != NULL_RTX)
486 return res;
487 gcc_unreachable ();
490 /* If we have decided to substitute X with the equivalent value,
491 return that value after elimination for INSN, otherwise return
492 X. */
493 static rtx
494 get_equiv_with_elimination (rtx x, rtx_insn *insn)
496 rtx res = get_equiv (x);
498 if (x == res || CONSTANT_P (res))
499 return res;
500 return lra_eliminate_regs_1 (insn, res, GET_MODE (res),
501 false, false, 0, true);
504 /* Set up curr_operand_mode. */
505 static void
506 init_curr_operand_mode (void)
508 int nop = curr_static_id->n_operands;
509 for (int i = 0; i < nop; i++)
511 machine_mode mode = GET_MODE (*curr_id->operand_loc[i]);
512 if (mode == VOIDmode)
514 /* The .md mode for address operands is the mode of the
515 addressed value rather than the mode of the address itself. */
516 if (curr_id->icode >= 0 && curr_static_id->operand[i].is_address)
517 mode = Pmode;
518 else
519 mode = curr_static_id->operand[i].mode;
521 curr_operand_mode[i] = mode;
527 /* The page contains code to reuse input reloads. */
529 /* Structure describes input reload of the current insns. */
530 struct input_reload
532 /* True for input reload of matched operands. */
533 bool match_p;
534 /* Reloaded value. */
535 rtx input;
536 /* Reload pseudo used. */
537 rtx reg;
540 /* The number of elements in the following array. */
541 static int curr_insn_input_reloads_num;
542 /* Array containing info about input reloads. It is used to find the
543 same input reload and reuse the reload pseudo in this case. */
544 static struct input_reload curr_insn_input_reloads[LRA_MAX_INSN_RELOADS];
546 /* Initiate data concerning reuse of input reloads for the current
547 insn. */
548 static void
549 init_curr_insn_input_reloads (void)
551 curr_insn_input_reloads_num = 0;
554 /* Create a new pseudo using MODE, RCLASS, ORIGINAL or reuse already
555 created input reload pseudo (only if TYPE is not OP_OUT). Don't
556 reuse pseudo if IN_SUBREG_P is true and the reused pseudo should be
557 wrapped up in SUBREG. The result pseudo is returned through
558 RESULT_REG. Return TRUE if we created a new pseudo, FALSE if we
559 reused the already created input reload pseudo. Use TITLE to
560 describe new registers for debug purposes. */
561 static bool
562 get_reload_reg (enum op_type type, machine_mode mode, rtx original,
563 enum reg_class rclass, bool in_subreg_p,
564 const char *title, rtx *result_reg)
566 int i, regno;
567 enum reg_class new_class;
568 bool unique_p = false;
570 if (type == OP_OUT)
572 *result_reg
573 = lra_create_new_reg_with_unique_value (mode, original, rclass, title);
574 return true;
576 /* Prevent reuse value of expression with side effects,
577 e.g. volatile memory. */
578 if (! side_effects_p (original))
579 for (i = 0; i < curr_insn_input_reloads_num; i++)
581 if (! curr_insn_input_reloads[i].match_p
582 && rtx_equal_p (curr_insn_input_reloads[i].input, original)
583 && in_class_p (curr_insn_input_reloads[i].reg, rclass, &new_class))
585 rtx reg = curr_insn_input_reloads[i].reg;
586 regno = REGNO (reg);
587 /* If input is equal to original and both are VOIDmode,
588 GET_MODE (reg) might be still different from mode.
589 Ensure we don't return *result_reg with wrong mode. */
590 if (GET_MODE (reg) != mode)
592 if (in_subreg_p)
593 continue;
594 if (maybe_lt (GET_MODE_SIZE (GET_MODE (reg)),
595 GET_MODE_SIZE (mode)))
596 continue;
597 reg = lowpart_subreg (mode, reg, GET_MODE (reg));
598 if (reg == NULL_RTX || GET_CODE (reg) != SUBREG)
599 continue;
601 *result_reg = reg;
602 if (lra_dump_file != NULL)
604 fprintf (lra_dump_file, " Reuse r%d for reload ", regno);
605 dump_value_slim (lra_dump_file, original, 1);
607 if (new_class != lra_get_allocno_class (regno))
608 lra_change_class (regno, new_class, ", change to", false);
609 if (lra_dump_file != NULL)
610 fprintf (lra_dump_file, "\n");
611 return false;
613 /* If we have an input reload with a different mode, make sure it
614 will get a different hard reg. */
615 else if (REG_P (original)
616 && REG_P (curr_insn_input_reloads[i].input)
617 && REGNO (original) == REGNO (curr_insn_input_reloads[i].input)
618 && (GET_MODE (original)
619 != GET_MODE (curr_insn_input_reloads[i].input)))
620 unique_p = true;
622 *result_reg = (unique_p
623 ? lra_create_new_reg_with_unique_value
624 : lra_create_new_reg) (mode, original, rclass, title);
625 lra_assert (curr_insn_input_reloads_num < LRA_MAX_INSN_RELOADS);
626 curr_insn_input_reloads[curr_insn_input_reloads_num].input = original;
627 curr_insn_input_reloads[curr_insn_input_reloads_num].match_p = false;
628 curr_insn_input_reloads[curr_insn_input_reloads_num++].reg = *result_reg;
629 return true;
634 /* The page contains code to extract memory address parts. */
636 /* Wrapper around REGNO_OK_FOR_INDEX_P, to allow pseudos. */
637 static inline bool
638 ok_for_index_p_nonstrict (rtx reg)
640 unsigned regno = REGNO (reg);
642 return regno >= FIRST_PSEUDO_REGISTER || REGNO_OK_FOR_INDEX_P (regno);
645 /* A version of regno_ok_for_base_p for use here, when all pseudos
646 should count as OK. Arguments as for regno_ok_for_base_p. */
647 static inline bool
648 ok_for_base_p_nonstrict (rtx reg, machine_mode mode, addr_space_t as,
649 enum rtx_code outer_code, enum rtx_code index_code)
651 unsigned regno = REGNO (reg);
653 if (regno >= FIRST_PSEUDO_REGISTER)
654 return true;
655 return ok_for_base_p_1 (regno, mode, as, outer_code, index_code);
660 /* The page contains major code to choose the current insn alternative
661 and generate reloads for it. */
663 /* Return the offset from REGNO of the least significant register
664 in (reg:MODE REGNO).
666 This function is used to tell whether two registers satisfy
667 a matching constraint. (reg:MODE1 REGNO1) matches (reg:MODE2 REGNO2) if:
669 REGNO1 + lra_constraint_offset (REGNO1, MODE1)
670 == REGNO2 + lra_constraint_offset (REGNO2, MODE2) */
672 lra_constraint_offset (int regno, machine_mode mode)
674 lra_assert (regno < FIRST_PSEUDO_REGISTER);
676 scalar_int_mode int_mode;
677 if (WORDS_BIG_ENDIAN
678 && is_a <scalar_int_mode> (mode, &int_mode)
679 && GET_MODE_SIZE (int_mode) > UNITS_PER_WORD)
680 return hard_regno_nregs (regno, mode) - 1;
681 return 0;
684 /* Like rtx_equal_p except that it allows a REG and a SUBREG to match
685 if they are the same hard reg, and has special hacks for
686 auto-increment and auto-decrement. This is specifically intended for
687 process_alt_operands to use in determining whether two operands
688 match. X is the operand whose number is the lower of the two.
690 It is supposed that X is the output operand and Y is the input
691 operand. Y_HARD_REGNO is the final hard regno of register Y or
692 register in subreg Y as we know it now. Otherwise, it is a
693 negative value. */
694 static bool
695 operands_match_p (rtx x, rtx y, int y_hard_regno)
697 int i;
698 RTX_CODE code = GET_CODE (x);
699 const char *fmt;
701 if (x == y)
702 return true;
703 if ((code == REG || (code == SUBREG && REG_P (SUBREG_REG (x))))
704 && (REG_P (y) || (GET_CODE (y) == SUBREG && REG_P (SUBREG_REG (y)))))
706 int j;
708 i = get_hard_regno (x, false);
709 if (i < 0)
710 goto slow;
712 if ((j = y_hard_regno) < 0)
713 goto slow;
715 i += lra_constraint_offset (i, GET_MODE (x));
716 j += lra_constraint_offset (j, GET_MODE (y));
718 return i == j;
721 /* If two operands must match, because they are really a single
722 operand of an assembler insn, then two post-increments are invalid
723 because the assembler insn would increment only once. On the
724 other hand, a post-increment matches ordinary indexing if the
725 post-increment is the output operand. */
726 if (code == POST_DEC || code == POST_INC || code == POST_MODIFY)
727 return operands_match_p (XEXP (x, 0), y, y_hard_regno);
729 /* Two pre-increments are invalid because the assembler insn would
730 increment only once. On the other hand, a pre-increment matches
731 ordinary indexing if the pre-increment is the input operand. */
732 if (GET_CODE (y) == PRE_DEC || GET_CODE (y) == PRE_INC
733 || GET_CODE (y) == PRE_MODIFY)
734 return operands_match_p (x, XEXP (y, 0), -1);
736 slow:
738 if (code == REG && REG_P (y))
739 return REGNO (x) == REGNO (y);
741 if (code == REG && GET_CODE (y) == SUBREG && REG_P (SUBREG_REG (y))
742 && x == SUBREG_REG (y))
743 return true;
744 if (GET_CODE (y) == REG && code == SUBREG && REG_P (SUBREG_REG (x))
745 && SUBREG_REG (x) == y)
746 return true;
748 /* Now we have disposed of all the cases in which different rtx
749 codes can match. */
750 if (code != GET_CODE (y))
751 return false;
753 /* (MULT:SI x y) and (MULT:HI x y) are NOT equivalent. */
754 if (GET_MODE (x) != GET_MODE (y))
755 return false;
757 switch (code)
759 CASE_CONST_UNIQUE:
760 return false;
762 case LABEL_REF:
763 return label_ref_label (x) == label_ref_label (y);
764 case SYMBOL_REF:
765 return XSTR (x, 0) == XSTR (y, 0);
767 default:
768 break;
771 /* Compare the elements. If any pair of corresponding elements fail
772 to match, return false for the whole things. */
774 fmt = GET_RTX_FORMAT (code);
775 for (i = GET_RTX_LENGTH (code) - 1; i >= 0; i--)
777 int val, j;
778 switch (fmt[i])
780 case 'w':
781 if (XWINT (x, i) != XWINT (y, i))
782 return false;
783 break;
785 case 'i':
786 if (XINT (x, i) != XINT (y, i))
787 return false;
788 break;
790 case 'p':
791 if (maybe_ne (SUBREG_BYTE (x), SUBREG_BYTE (y)))
792 return false;
793 break;
795 case 'e':
796 val = operands_match_p (XEXP (x, i), XEXP (y, i), -1);
797 if (val == 0)
798 return false;
799 break;
801 case '0':
802 break;
804 case 'E':
805 if (XVECLEN (x, i) != XVECLEN (y, i))
806 return false;
807 for (j = XVECLEN (x, i) - 1; j >= 0; --j)
809 val = operands_match_p (XVECEXP (x, i, j), XVECEXP (y, i, j), -1);
810 if (val == 0)
811 return false;
813 break;
815 /* It is believed that rtx's at this level will never
816 contain anything but integers and other rtx's, except for
817 within LABEL_REFs and SYMBOL_REFs. */
818 default:
819 gcc_unreachable ();
822 return true;
825 /* True if X is a constant that can be forced into the constant pool.
826 MODE is the mode of the operand, or VOIDmode if not known. */
827 #define CONST_POOL_OK_P(MODE, X) \
828 ((MODE) != VOIDmode \
829 && CONSTANT_P (X) \
830 && GET_CODE (X) != HIGH \
831 && GET_MODE_SIZE (MODE).is_constant () \
832 && !targetm.cannot_force_const_mem (MODE, X))
834 /* True if C is a non-empty register class that has too few registers
835 to be safely used as a reload target class. */
836 #define SMALL_REGISTER_CLASS_P(C) \
837 (ira_class_hard_regs_num [(C)] == 1 \
838 || (ira_class_hard_regs_num [(C)] >= 1 \
839 && targetm.class_likely_spilled_p (C)))
841 /* If REG is a reload pseudo, try to make its class satisfying CL. */
842 static void
843 narrow_reload_pseudo_class (rtx reg, enum reg_class cl)
845 enum reg_class rclass;
847 /* Do not make more accurate class from reloads generated. They are
848 mostly moves with a lot of constraints. Making more accurate
849 class may results in very narrow class and impossibility of find
850 registers for several reloads of one insn. */
851 if (INSN_UID (curr_insn) >= new_insn_uid_start)
852 return;
853 if (GET_CODE (reg) == SUBREG)
854 reg = SUBREG_REG (reg);
855 if (! REG_P (reg) || (int) REGNO (reg) < new_regno_start)
856 return;
857 if (in_class_p (reg, cl, &rclass) && rclass != cl)
858 lra_change_class (REGNO (reg), rclass, " Change to", true);
861 /* Searches X for any reference to a reg with the same value as REGNO,
862 returning the rtx of the reference found if any. Otherwise,
863 returns NULL_RTX. */
864 static rtx
865 regno_val_use_in (unsigned int regno, rtx x)
867 const char *fmt;
868 int i, j;
869 rtx tem;
871 if (REG_P (x) && lra_reg_info[REGNO (x)].val == lra_reg_info[regno].val)
872 return x;
874 fmt = GET_RTX_FORMAT (GET_CODE (x));
875 for (i = GET_RTX_LENGTH (GET_CODE (x)) - 1; i >= 0; i--)
877 if (fmt[i] == 'e')
879 if ((tem = regno_val_use_in (regno, XEXP (x, i))))
880 return tem;
882 else if (fmt[i] == 'E')
883 for (j = XVECLEN (x, i) - 1; j >= 0; j--)
884 if ((tem = regno_val_use_in (regno , XVECEXP (x, i, j))))
885 return tem;
888 return NULL_RTX;
891 /* Return true if all current insn non-output operands except INS (it
892 has a negaitve end marker) do not use pseudos with the same value
893 as REGNO. */
894 static bool
895 check_conflict_input_operands (int regno, signed char *ins)
897 int in;
898 int n_operands = curr_static_id->n_operands;
900 for (int nop = 0; nop < n_operands; nop++)
901 if (! curr_static_id->operand[nop].is_operator
902 && curr_static_id->operand[nop].type != OP_OUT)
904 for (int i = 0; (in = ins[i]) >= 0; i++)
905 if (in == nop)
906 break;
907 if (in < 0
908 && regno_val_use_in (regno, *curr_id->operand_loc[nop]) != NULL_RTX)
909 return false;
911 return true;
914 /* Generate reloads for matching OUT and INS (array of input operand
915 numbers with end marker -1) with reg class GOAL_CLASS, considering
916 output operands OUTS (similar array to INS) needing to be in different
917 registers. Add input and output reloads correspondingly to the lists
918 *BEFORE and *AFTER. OUT might be negative. In this case we generate
919 input reloads for matched input operands INS. EARLY_CLOBBER_P is a flag
920 that the output operand is early clobbered for chosen alternative. */
921 static void
922 match_reload (signed char out, signed char *ins, signed char *outs,
923 enum reg_class goal_class, rtx_insn **before,
924 rtx_insn **after, bool early_clobber_p)
926 bool out_conflict;
927 int i, in;
928 rtx new_in_reg, new_out_reg, reg;
929 machine_mode inmode, outmode;
930 rtx in_rtx = *curr_id->operand_loc[ins[0]];
931 rtx out_rtx = out < 0 ? in_rtx : *curr_id->operand_loc[out];
933 inmode = curr_operand_mode[ins[0]];
934 outmode = out < 0 ? inmode : curr_operand_mode[out];
935 push_to_sequence (*before);
936 if (inmode != outmode)
938 /* process_alt_operands has already checked that the mode sizes
939 are ordered. */
940 if (partial_subreg_p (outmode, inmode))
942 reg = new_in_reg
943 = lra_create_new_reg_with_unique_value (inmode, in_rtx,
944 goal_class, "");
945 new_out_reg = gen_lowpart_SUBREG (outmode, reg);
946 LRA_SUBREG_P (new_out_reg) = 1;
947 /* If the input reg is dying here, we can use the same hard
948 register for REG and IN_RTX. We do it only for original
949 pseudos as reload pseudos can die although original
950 pseudos still live where reload pseudos dies. */
951 if (REG_P (in_rtx) && (int) REGNO (in_rtx) < lra_new_regno_start
952 && find_regno_note (curr_insn, REG_DEAD, REGNO (in_rtx))
953 && (!early_clobber_p
954 || check_conflict_input_operands(REGNO (in_rtx), ins)))
955 lra_assign_reg_val (REGNO (in_rtx), REGNO (reg));
957 else
959 reg = new_out_reg
960 = lra_create_new_reg_with_unique_value (outmode, out_rtx,
961 goal_class, "");
962 new_in_reg = gen_lowpart_SUBREG (inmode, reg);
963 /* NEW_IN_REG is non-paradoxical subreg. We don't want
964 NEW_OUT_REG living above. We add clobber clause for
965 this. This is just a temporary clobber. We can remove
966 it at the end of LRA work. */
967 rtx_insn *clobber = emit_clobber (new_out_reg);
968 LRA_TEMP_CLOBBER_P (PATTERN (clobber)) = 1;
969 LRA_SUBREG_P (new_in_reg) = 1;
970 if (GET_CODE (in_rtx) == SUBREG)
972 rtx subreg_reg = SUBREG_REG (in_rtx);
974 /* If SUBREG_REG is dying here and sub-registers IN_RTX
975 and NEW_IN_REG are similar, we can use the same hard
976 register for REG and SUBREG_REG. */
977 if (REG_P (subreg_reg)
978 && (int) REGNO (subreg_reg) < lra_new_regno_start
979 && GET_MODE (subreg_reg) == outmode
980 && known_eq (SUBREG_BYTE (in_rtx), SUBREG_BYTE (new_in_reg))
981 && find_regno_note (curr_insn, REG_DEAD, REGNO (subreg_reg))
982 && (! early_clobber_p
983 || check_conflict_input_operands (REGNO (subreg_reg),
984 ins)))
985 lra_assign_reg_val (REGNO (subreg_reg), REGNO (reg));
989 else
991 /* Pseudos have values -- see comments for lra_reg_info.
992 Different pseudos with the same value do not conflict even if
993 they live in the same place. When we create a pseudo we
994 assign value of original pseudo (if any) from which we
995 created the new pseudo. If we create the pseudo from the
996 input pseudo, the new pseudo will have no conflict with the
997 input pseudo which is wrong when the input pseudo lives after
998 the insn and as the new pseudo value is changed by the insn
999 output. Therefore we create the new pseudo from the output
1000 except the case when we have single matched dying input
1001 pseudo.
1003 We cannot reuse the current output register because we might
1004 have a situation like "a <- a op b", where the constraints
1005 force the second input operand ("b") to match the output
1006 operand ("a"). "b" must then be copied into a new register
1007 so that it doesn't clobber the current value of "a".
1009 We can not use the same value if the output pseudo is
1010 early clobbered or the input pseudo is mentioned in the
1011 output, e.g. as an address part in memory, because
1012 output reload will actually extend the pseudo liveness.
1013 We don't care about eliminable hard regs here as we are
1014 interesting only in pseudos. */
1016 /* Matching input's register value is the same as one of the other
1017 output operand. Output operands in a parallel insn must be in
1018 different registers. */
1019 out_conflict = false;
1020 if (REG_P (in_rtx))
1022 for (i = 0; outs[i] >= 0; i++)
1024 rtx other_out_rtx = *curr_id->operand_loc[outs[i]];
1025 if (REG_P (other_out_rtx)
1026 && (regno_val_use_in (REGNO (in_rtx), other_out_rtx)
1027 != NULL_RTX))
1029 out_conflict = true;
1030 break;
1035 new_in_reg = new_out_reg
1036 = (! early_clobber_p && ins[1] < 0 && REG_P (in_rtx)
1037 && (int) REGNO (in_rtx) < lra_new_regno_start
1038 && find_regno_note (curr_insn, REG_DEAD, REGNO (in_rtx))
1039 && (! early_clobber_p
1040 || check_conflict_input_operands (REGNO (in_rtx), ins))
1041 && (out < 0
1042 || regno_val_use_in (REGNO (in_rtx), out_rtx) == NULL_RTX)
1043 && !out_conflict
1044 ? lra_create_new_reg (inmode, in_rtx, goal_class, "")
1045 : lra_create_new_reg_with_unique_value (outmode, out_rtx,
1046 goal_class, ""));
1048 /* In operand can be got from transformations before processing insn
1049 constraints. One example of such transformations is subreg
1050 reloading (see function simplify_operand_subreg). The new
1051 pseudos created by the transformations might have inaccurate
1052 class (ALL_REGS) and we should make their classes more
1053 accurate. */
1054 narrow_reload_pseudo_class (in_rtx, goal_class);
1055 lra_emit_move (copy_rtx (new_in_reg), in_rtx);
1056 *before = get_insns ();
1057 end_sequence ();
1058 /* Add the new pseudo to consider values of subsequent input reload
1059 pseudos. */
1060 lra_assert (curr_insn_input_reloads_num < LRA_MAX_INSN_RELOADS);
1061 curr_insn_input_reloads[curr_insn_input_reloads_num].input = in_rtx;
1062 curr_insn_input_reloads[curr_insn_input_reloads_num].match_p = true;
1063 curr_insn_input_reloads[curr_insn_input_reloads_num++].reg = new_in_reg;
1064 for (i = 0; (in = ins[i]) >= 0; i++)
1066 lra_assert
1067 (GET_MODE (*curr_id->operand_loc[in]) == VOIDmode
1068 || GET_MODE (new_in_reg) == GET_MODE (*curr_id->operand_loc[in]));
1069 *curr_id->operand_loc[in] = new_in_reg;
1071 lra_update_dups (curr_id, ins);
1072 if (out < 0)
1073 return;
1074 /* See a comment for the input operand above. */
1075 narrow_reload_pseudo_class (out_rtx, goal_class);
1076 if (find_reg_note (curr_insn, REG_UNUSED, out_rtx) == NULL_RTX)
1078 start_sequence ();
1079 lra_emit_move (out_rtx, copy_rtx (new_out_reg));
1080 emit_insn (*after);
1081 *after = get_insns ();
1082 end_sequence ();
1084 *curr_id->operand_loc[out] = new_out_reg;
1085 lra_update_dup (curr_id, out);
1088 /* Return register class which is union of all reg classes in insn
1089 constraint alternative string starting with P. */
1090 static enum reg_class
1091 reg_class_from_constraints (const char *p)
1093 int c, len;
1094 enum reg_class op_class = NO_REGS;
1097 switch ((c = *p, len = CONSTRAINT_LEN (c, p)), c)
1099 case '#':
1100 case ',':
1101 return op_class;
1103 case 'g':
1104 op_class = reg_class_subunion[op_class][GENERAL_REGS];
1105 break;
1107 default:
1108 enum constraint_num cn = lookup_constraint (p);
1109 enum reg_class cl = reg_class_for_constraint (cn);
1110 if (cl == NO_REGS)
1112 if (insn_extra_address_constraint (cn))
1113 op_class
1114 = (reg_class_subunion
1115 [op_class][base_reg_class (VOIDmode, ADDR_SPACE_GENERIC,
1116 ADDRESS, SCRATCH)]);
1117 break;
1120 op_class = reg_class_subunion[op_class][cl];
1121 break;
1123 while ((p += len), c);
1124 return op_class;
1127 /* If OP is a register, return the class of the register as per
1128 get_reg_class, otherwise return NO_REGS. */
1129 static inline enum reg_class
1130 get_op_class (rtx op)
1132 return REG_P (op) ? get_reg_class (REGNO (op)) : NO_REGS;
1135 /* Return generated insn mem_pseudo:=val if TO_P or val:=mem_pseudo
1136 otherwise. If modes of MEM_PSEUDO and VAL are different, use
1137 SUBREG for VAL to make them equal. */
1138 static rtx_insn *
1139 emit_spill_move (bool to_p, rtx mem_pseudo, rtx val)
1141 if (GET_MODE (mem_pseudo) != GET_MODE (val))
1143 /* Usually size of mem_pseudo is greater than val size but in
1144 rare cases it can be less as it can be defined by target
1145 dependent macro HARD_REGNO_CALLER_SAVE_MODE. */
1146 if (! MEM_P (val))
1148 val = gen_lowpart_SUBREG (GET_MODE (mem_pseudo),
1149 GET_CODE (val) == SUBREG
1150 ? SUBREG_REG (val) : val);
1151 LRA_SUBREG_P (val) = 1;
1153 else
1155 mem_pseudo = gen_lowpart_SUBREG (GET_MODE (val), mem_pseudo);
1156 LRA_SUBREG_P (mem_pseudo) = 1;
1159 return to_p ? gen_move_insn (mem_pseudo, val)
1160 : gen_move_insn (val, mem_pseudo);
1163 /* Process a special case insn (register move), return true if we
1164 don't need to process it anymore. INSN should be a single set
1165 insn. Set up that RTL was changed through CHANGE_P and that hook
1166 TARGET_SECONDARY_MEMORY_NEEDED says to use secondary memory through
1167 SEC_MEM_P. */
1168 static bool
1169 check_and_process_move (bool *change_p, bool *sec_mem_p ATTRIBUTE_UNUSED)
1171 int sregno, dregno;
1172 rtx dest, src, dreg, sreg, new_reg, scratch_reg;
1173 rtx_insn *before;
1174 enum reg_class dclass, sclass, secondary_class;
1175 secondary_reload_info sri;
1177 lra_assert (curr_insn_set != NULL_RTX);
1178 dreg = dest = SET_DEST (curr_insn_set);
1179 sreg = src = SET_SRC (curr_insn_set);
1180 if (GET_CODE (dest) == SUBREG)
1181 dreg = SUBREG_REG (dest);
1182 if (GET_CODE (src) == SUBREG)
1183 sreg = SUBREG_REG (src);
1184 if (! (REG_P (dreg) || MEM_P (dreg)) || ! (REG_P (sreg) || MEM_P (sreg)))
1185 return false;
1186 sclass = dclass = NO_REGS;
1187 if (REG_P (dreg))
1188 dclass = get_reg_class (REGNO (dreg));
1189 gcc_assert (dclass < LIM_REG_CLASSES);
1190 if (dclass == ALL_REGS)
1191 /* ALL_REGS is used for new pseudos created by transformations
1192 like reload of SUBREG_REG (see function
1193 simplify_operand_subreg). We don't know their class yet. We
1194 should figure out the class from processing the insn
1195 constraints not in this fast path function. Even if ALL_REGS
1196 were a right class for the pseudo, secondary_... hooks usually
1197 are not define for ALL_REGS. */
1198 return false;
1199 if (REG_P (sreg))
1200 sclass = get_reg_class (REGNO (sreg));
1201 gcc_assert (sclass < LIM_REG_CLASSES);
1202 if (sclass == ALL_REGS)
1203 /* See comments above. */
1204 return false;
1205 if (sclass == NO_REGS && dclass == NO_REGS)
1206 return false;
1207 if (targetm.secondary_memory_needed (GET_MODE (src), sclass, dclass)
1208 && ((sclass != NO_REGS && dclass != NO_REGS)
1209 || (GET_MODE (src)
1210 != targetm.secondary_memory_needed_mode (GET_MODE (src)))))
1212 *sec_mem_p = true;
1213 return false;
1215 if (! REG_P (dreg) || ! REG_P (sreg))
1216 return false;
1217 sri.prev_sri = NULL;
1218 sri.icode = CODE_FOR_nothing;
1219 sri.extra_cost = 0;
1220 secondary_class = NO_REGS;
1221 /* Set up hard register for a reload pseudo for hook
1222 secondary_reload because some targets just ignore unassigned
1223 pseudos in the hook. */
1224 if (dclass != NO_REGS && lra_get_regno_hard_regno (REGNO (dreg)) < 0)
1226 dregno = REGNO (dreg);
1227 reg_renumber[dregno] = ira_class_hard_regs[dclass][0];
1229 else
1230 dregno = -1;
1231 if (sclass != NO_REGS && lra_get_regno_hard_regno (REGNO (sreg)) < 0)
1233 sregno = REGNO (sreg);
1234 reg_renumber[sregno] = ira_class_hard_regs[sclass][0];
1236 else
1237 sregno = -1;
1238 if (sclass != NO_REGS)
1239 secondary_class
1240 = (enum reg_class) targetm.secondary_reload (false, dest,
1241 (reg_class_t) sclass,
1242 GET_MODE (src), &sri);
1243 if (sclass == NO_REGS
1244 || ((secondary_class != NO_REGS || sri.icode != CODE_FOR_nothing)
1245 && dclass != NO_REGS))
1247 enum reg_class old_sclass = secondary_class;
1248 secondary_reload_info old_sri = sri;
1250 sri.prev_sri = NULL;
1251 sri.icode = CODE_FOR_nothing;
1252 sri.extra_cost = 0;
1253 secondary_class
1254 = (enum reg_class) targetm.secondary_reload (true, src,
1255 (reg_class_t) dclass,
1256 GET_MODE (src), &sri);
1257 /* Check the target hook consistency. */
1258 lra_assert
1259 ((secondary_class == NO_REGS && sri.icode == CODE_FOR_nothing)
1260 || (old_sclass == NO_REGS && old_sri.icode == CODE_FOR_nothing)
1261 || (secondary_class == old_sclass && sri.icode == old_sri.icode));
1263 if (sregno >= 0)
1264 reg_renumber [sregno] = -1;
1265 if (dregno >= 0)
1266 reg_renumber [dregno] = -1;
1267 if (secondary_class == NO_REGS && sri.icode == CODE_FOR_nothing)
1268 return false;
1269 *change_p = true;
1270 new_reg = NULL_RTX;
1271 if (secondary_class != NO_REGS)
1272 new_reg = lra_create_new_reg_with_unique_value (GET_MODE (src), NULL_RTX,
1273 secondary_class,
1274 "secondary");
1275 start_sequence ();
1276 if (sri.icode == CODE_FOR_nothing)
1277 lra_emit_move (new_reg, src);
1278 else
1280 enum reg_class scratch_class;
1282 scratch_class = (reg_class_from_constraints
1283 (insn_data[sri.icode].operand[2].constraint));
1284 scratch_reg = (lra_create_new_reg_with_unique_value
1285 (insn_data[sri.icode].operand[2].mode, NULL_RTX,
1286 scratch_class, "scratch"));
1287 emit_insn (GEN_FCN (sri.icode) (new_reg != NULL_RTX ? new_reg : dest,
1288 src, scratch_reg));
1290 before = get_insns ();
1291 end_sequence ();
1292 lra_process_new_insns (curr_insn, before, NULL, "Inserting the move");
1293 if (new_reg != NULL_RTX)
1294 SET_SRC (curr_insn_set) = new_reg;
1295 else
1297 if (lra_dump_file != NULL)
1299 fprintf (lra_dump_file, "Deleting move %u\n", INSN_UID (curr_insn));
1300 dump_insn_slim (lra_dump_file, curr_insn);
1302 lra_set_insn_deleted (curr_insn);
1303 return true;
1305 return false;
1308 /* The following data describe the result of process_alt_operands.
1309 The data are used in curr_insn_transform to generate reloads. */
1311 /* The chosen reg classes which should be used for the corresponding
1312 operands. */
1313 static enum reg_class goal_alt[MAX_RECOG_OPERANDS];
1314 /* True if the operand should be the same as another operand and that
1315 other operand does not need a reload. */
1316 static bool goal_alt_match_win[MAX_RECOG_OPERANDS];
1317 /* True if the operand does not need a reload. */
1318 static bool goal_alt_win[MAX_RECOG_OPERANDS];
1319 /* True if the operand can be offsetable memory. */
1320 static bool goal_alt_offmemok[MAX_RECOG_OPERANDS];
1321 /* The number of an operand to which given operand can be matched to. */
1322 static int goal_alt_matches[MAX_RECOG_OPERANDS];
1323 /* The number of elements in the following array. */
1324 static int goal_alt_dont_inherit_ops_num;
1325 /* Numbers of operands whose reload pseudos should not be inherited. */
1326 static int goal_alt_dont_inherit_ops[MAX_RECOG_OPERANDS];
1327 /* True if the insn commutative operands should be swapped. */
1328 static bool goal_alt_swapped;
1329 /* The chosen insn alternative. */
1330 static int goal_alt_number;
1332 /* True if the corresponding operand is the result of an equivalence
1333 substitution. */
1334 static bool equiv_substition_p[MAX_RECOG_OPERANDS];
1336 /* The following five variables are used to choose the best insn
1337 alternative. They reflect final characteristics of the best
1338 alternative. */
1340 /* Number of necessary reloads and overall cost reflecting the
1341 previous value and other unpleasantness of the best alternative. */
1342 static int best_losers, best_overall;
1343 /* Overall number hard registers used for reloads. For example, on
1344 some targets we need 2 general registers to reload DFmode and only
1345 one floating point register. */
1346 static int best_reload_nregs;
1347 /* Overall number reflecting distances of previous reloading the same
1348 value. The distances are counted from the current BB start. It is
1349 used to improve inheritance chances. */
1350 static int best_reload_sum;
1352 /* True if the current insn should have no correspondingly input or
1353 output reloads. */
1354 static bool no_input_reloads_p, no_output_reloads_p;
1356 /* True if we swapped the commutative operands in the current
1357 insn. */
1358 static int curr_swapped;
1360 /* if CHECK_ONLY_P is false, arrange for address element *LOC to be a
1361 register of class CL. Add any input reloads to list BEFORE. AFTER
1362 is nonnull if *LOC is an automodified value; handle that case by
1363 adding the required output reloads to list AFTER. Return true if
1364 the RTL was changed.
1366 if CHECK_ONLY_P is true, check that the *LOC is a correct address
1367 register. Return false if the address register is correct. */
1368 static bool
1369 process_addr_reg (rtx *loc, bool check_only_p, rtx_insn **before, rtx_insn **after,
1370 enum reg_class cl)
1372 int regno;
1373 enum reg_class rclass, new_class;
1374 rtx reg;
1375 rtx new_reg;
1376 machine_mode mode;
1377 bool subreg_p, before_p = false;
1379 subreg_p = GET_CODE (*loc) == SUBREG;
1380 if (subreg_p)
1382 reg = SUBREG_REG (*loc);
1383 mode = GET_MODE (reg);
1385 /* For mode with size bigger than ptr_mode, there unlikely to be "mov"
1386 between two registers with different classes, but there normally will
1387 be "mov" which transfers element of vector register into the general
1388 register, and this normally will be a subreg which should be reloaded
1389 as a whole. This is particularly likely to be triggered when
1390 -fno-split-wide-types specified. */
1391 if (!REG_P (reg)
1392 || in_class_p (reg, cl, &new_class)
1393 || known_le (GET_MODE_SIZE (mode), GET_MODE_SIZE (ptr_mode)))
1394 loc = &SUBREG_REG (*loc);
1397 reg = *loc;
1398 mode = GET_MODE (reg);
1399 if (! REG_P (reg))
1401 if (check_only_p)
1402 return true;
1403 /* Always reload memory in an address even if the target supports
1404 such addresses. */
1405 new_reg = lra_create_new_reg_with_unique_value (mode, reg, cl, "address");
1406 before_p = true;
1408 else
1410 regno = REGNO (reg);
1411 rclass = get_reg_class (regno);
1412 if (! check_only_p
1413 && (*loc = get_equiv_with_elimination (reg, curr_insn)) != reg)
1415 if (lra_dump_file != NULL)
1417 fprintf (lra_dump_file,
1418 "Changing pseudo %d in address of insn %u on equiv ",
1419 REGNO (reg), INSN_UID (curr_insn));
1420 dump_value_slim (lra_dump_file, *loc, 1);
1421 fprintf (lra_dump_file, "\n");
1423 *loc = copy_rtx (*loc);
1425 if (*loc != reg || ! in_class_p (reg, cl, &new_class))
1427 if (check_only_p)
1428 return true;
1429 reg = *loc;
1430 if (get_reload_reg (after == NULL ? OP_IN : OP_INOUT,
1431 mode, reg, cl, subreg_p, "address", &new_reg))
1432 before_p = true;
1434 else if (new_class != NO_REGS && rclass != new_class)
1436 if (check_only_p)
1437 return true;
1438 lra_change_class (regno, new_class, " Change to", true);
1439 return false;
1441 else
1442 return false;
1444 if (before_p)
1446 push_to_sequence (*before);
1447 lra_emit_move (new_reg, reg);
1448 *before = get_insns ();
1449 end_sequence ();
1451 *loc = new_reg;
1452 if (after != NULL)
1454 start_sequence ();
1455 lra_emit_move (before_p ? copy_rtx (reg) : reg, new_reg);
1456 emit_insn (*after);
1457 *after = get_insns ();
1458 end_sequence ();
1460 return true;
1463 /* Insert move insn in simplify_operand_subreg. BEFORE returns
1464 the insn to be inserted before curr insn. AFTER returns the
1465 the insn to be inserted after curr insn. ORIGREG and NEWREG
1466 are the original reg and new reg for reload. */
1467 static void
1468 insert_move_for_subreg (rtx_insn **before, rtx_insn **after, rtx origreg,
1469 rtx newreg)
1471 if (before)
1473 push_to_sequence (*before);
1474 lra_emit_move (newreg, origreg);
1475 *before = get_insns ();
1476 end_sequence ();
1478 if (after)
1480 start_sequence ();
1481 lra_emit_move (origreg, newreg);
1482 emit_insn (*after);
1483 *after = get_insns ();
1484 end_sequence ();
1488 static int valid_address_p (machine_mode mode, rtx addr, addr_space_t as);
1489 static bool process_address (int, bool, rtx_insn **, rtx_insn **);
1491 /* Make reloads for subreg in operand NOP with internal subreg mode
1492 REG_MODE, add new reloads for further processing. Return true if
1493 any change was done. */
1494 static bool
1495 simplify_operand_subreg (int nop, machine_mode reg_mode)
1497 int hard_regno;
1498 rtx_insn *before, *after;
1499 machine_mode mode, innermode;
1500 rtx reg, new_reg;
1501 rtx operand = *curr_id->operand_loc[nop];
1502 enum reg_class regclass;
1503 enum op_type type;
1505 before = after = NULL;
1507 if (GET_CODE (operand) != SUBREG)
1508 return false;
1510 mode = GET_MODE (operand);
1511 reg = SUBREG_REG (operand);
1512 innermode = GET_MODE (reg);
1513 type = curr_static_id->operand[nop].type;
1514 if (MEM_P (reg))
1516 const bool addr_was_valid
1517 = valid_address_p (innermode, XEXP (reg, 0), MEM_ADDR_SPACE (reg));
1518 alter_subreg (curr_id->operand_loc[nop], false);
1519 rtx subst = *curr_id->operand_loc[nop];
1520 lra_assert (MEM_P (subst));
1522 if (!addr_was_valid
1523 || valid_address_p (GET_MODE (subst), XEXP (subst, 0),
1524 MEM_ADDR_SPACE (subst))
1525 || ((get_constraint_type (lookup_constraint
1526 (curr_static_id->operand[nop].constraint))
1527 != CT_SPECIAL_MEMORY)
1528 /* We still can reload address and if the address is
1529 valid, we can remove subreg without reloading its
1530 inner memory. */
1531 && valid_address_p (GET_MODE (subst),
1532 regno_reg_rtx
1533 [ira_class_hard_regs
1534 [base_reg_class (GET_MODE (subst),
1535 MEM_ADDR_SPACE (subst),
1536 ADDRESS, SCRATCH)][0]],
1537 MEM_ADDR_SPACE (subst))))
1539 /* If we change the address for a paradoxical subreg of memory, the
1540 new address might violate the necessary alignment or the access
1541 might be slow; take this into consideration. We need not worry
1542 about accesses beyond allocated memory for paradoxical memory
1543 subregs as we don't substitute such equiv memory (see processing
1544 equivalences in function lra_constraints) and because for spilled
1545 pseudos we allocate stack memory enough for the biggest
1546 corresponding paradoxical subreg.
1548 However, do not blindly simplify a (subreg (mem ...)) for
1549 WORD_REGISTER_OPERATIONS targets as this may lead to loading junk
1550 data into a register when the inner is narrower than outer or
1551 missing important data from memory when the inner is wider than
1552 outer. This rule only applies to modes that are no wider than
1553 a word. */
1554 if (!(maybe_ne (GET_MODE_PRECISION (mode),
1555 GET_MODE_PRECISION (innermode))
1556 && known_le (GET_MODE_SIZE (mode), UNITS_PER_WORD)
1557 && known_le (GET_MODE_SIZE (innermode), UNITS_PER_WORD)
1558 && WORD_REGISTER_OPERATIONS)
1559 && (!(MEM_ALIGN (subst) < GET_MODE_ALIGNMENT (mode)
1560 && targetm.slow_unaligned_access (mode, MEM_ALIGN (subst)))
1561 || (MEM_ALIGN (reg) < GET_MODE_ALIGNMENT (innermode)
1562 && targetm.slow_unaligned_access (innermode,
1563 MEM_ALIGN (reg)))))
1564 return true;
1566 *curr_id->operand_loc[nop] = operand;
1568 /* But if the address was not valid, we cannot reload the MEM without
1569 reloading the address first. */
1570 if (!addr_was_valid)
1571 process_address (nop, false, &before, &after);
1573 /* INNERMODE is fast, MODE slow. Reload the mem in INNERMODE. */
1574 enum reg_class rclass
1575 = (enum reg_class) targetm.preferred_reload_class (reg, ALL_REGS);
1576 if (get_reload_reg (curr_static_id->operand[nop].type, innermode,
1577 reg, rclass, TRUE, "slow mem", &new_reg))
1579 bool insert_before, insert_after;
1580 bitmap_set_bit (&lra_subreg_reload_pseudos, REGNO (new_reg));
1582 insert_before = (type != OP_OUT
1583 || partial_subreg_p (mode, innermode));
1584 insert_after = type != OP_IN;
1585 insert_move_for_subreg (insert_before ? &before : NULL,
1586 insert_after ? &after : NULL,
1587 reg, new_reg);
1589 SUBREG_REG (operand) = new_reg;
1591 /* Convert to MODE. */
1592 reg = operand;
1593 rclass
1594 = (enum reg_class) targetm.preferred_reload_class (reg, ALL_REGS);
1595 if (get_reload_reg (curr_static_id->operand[nop].type, mode, reg,
1596 rclass, TRUE, "slow mem", &new_reg))
1598 bool insert_before, insert_after;
1599 bitmap_set_bit (&lra_subreg_reload_pseudos, REGNO (new_reg));
1601 insert_before = type != OP_OUT;
1602 insert_after = type != OP_IN;
1603 insert_move_for_subreg (insert_before ? &before : NULL,
1604 insert_after ? &after : NULL,
1605 reg, new_reg);
1607 *curr_id->operand_loc[nop] = new_reg;
1608 lra_process_new_insns (curr_insn, before, after,
1609 "Inserting slow mem reload");
1610 return true;
1613 /* If the address was valid and became invalid, prefer to reload
1614 the memory. Typical case is when the index scale should
1615 correspond the memory. */
1616 *curr_id->operand_loc[nop] = operand;
1617 /* Do not return false here as the MEM_P (reg) will be processed
1618 later in this function. */
1620 else if (REG_P (reg) && REGNO (reg) < FIRST_PSEUDO_REGISTER)
1622 alter_subreg (curr_id->operand_loc[nop], false);
1623 return true;
1625 else if (CONSTANT_P (reg))
1627 /* Try to simplify subreg of constant. It is usually result of
1628 equivalence substitution. */
1629 if (innermode == VOIDmode
1630 && (innermode = original_subreg_reg_mode[nop]) == VOIDmode)
1631 innermode = curr_static_id->operand[nop].mode;
1632 if ((new_reg = simplify_subreg (mode, reg, innermode,
1633 SUBREG_BYTE (operand))) != NULL_RTX)
1635 *curr_id->operand_loc[nop] = new_reg;
1636 return true;
1639 /* Put constant into memory when we have mixed modes. It generates
1640 a better code in most cases as it does not need a secondary
1641 reload memory. It also prevents LRA looping when LRA is using
1642 secondary reload memory again and again. */
1643 if (CONSTANT_P (reg) && CONST_POOL_OK_P (reg_mode, reg)
1644 && SCALAR_INT_MODE_P (reg_mode) != SCALAR_INT_MODE_P (mode))
1646 SUBREG_REG (operand) = force_const_mem (reg_mode, reg);
1647 alter_subreg (curr_id->operand_loc[nop], false);
1648 return true;
1650 /* Force a reload of the SUBREG_REG if this is a constant or PLUS or
1651 if there may be a problem accessing OPERAND in the outer
1652 mode. */
1653 if ((REG_P (reg)
1654 && REGNO (reg) >= FIRST_PSEUDO_REGISTER
1655 && (hard_regno = lra_get_regno_hard_regno (REGNO (reg))) >= 0
1656 /* Don't reload paradoxical subregs because we could be looping
1657 having repeatedly final regno out of hard regs range. */
1658 && (hard_regno_nregs (hard_regno, innermode)
1659 >= hard_regno_nregs (hard_regno, mode))
1660 && simplify_subreg_regno (hard_regno, innermode,
1661 SUBREG_BYTE (operand), mode) < 0
1662 /* Don't reload subreg for matching reload. It is actually
1663 valid subreg in LRA. */
1664 && ! LRA_SUBREG_P (operand))
1665 || CONSTANT_P (reg) || GET_CODE (reg) == PLUS || MEM_P (reg))
1667 enum reg_class rclass;
1669 if (REG_P (reg))
1670 /* There is a big probability that we will get the same class
1671 for the new pseudo and we will get the same insn which
1672 means infinite looping. So spill the new pseudo. */
1673 rclass = NO_REGS;
1674 else
1675 /* The class will be defined later in curr_insn_transform. */
1676 rclass
1677 = (enum reg_class) targetm.preferred_reload_class (reg, ALL_REGS);
1679 if (get_reload_reg (curr_static_id->operand[nop].type, reg_mode, reg,
1680 rclass, TRUE, "subreg reg", &new_reg))
1682 bool insert_before, insert_after;
1683 bitmap_set_bit (&lra_subreg_reload_pseudos, REGNO (new_reg));
1685 insert_before = (type != OP_OUT
1686 || read_modify_subreg_p (operand));
1687 insert_after = (type != OP_IN);
1688 insert_move_for_subreg (insert_before ? &before : NULL,
1689 insert_after ? &after : NULL,
1690 reg, new_reg);
1692 SUBREG_REG (operand) = new_reg;
1693 lra_process_new_insns (curr_insn, before, after,
1694 "Inserting subreg reload");
1695 return true;
1697 /* Force a reload for a paradoxical subreg. For paradoxical subreg,
1698 IRA allocates hardreg to the inner pseudo reg according to its mode
1699 instead of the outermode, so the size of the hardreg may not be enough
1700 to contain the outermode operand, in that case we may need to insert
1701 reload for the reg. For the following two types of paradoxical subreg,
1702 we need to insert reload:
1703 1. If the op_type is OP_IN, and the hardreg could not be paired with
1704 other hardreg to contain the outermode operand
1705 (checked by in_hard_reg_set_p), we need to insert the reload.
1706 2. If the op_type is OP_OUT or OP_INOUT.
1708 Here is a paradoxical subreg example showing how the reload is generated:
1710 (insn 5 4 7 2 (set (reg:TI 106 [ __comp ])
1711 (subreg:TI (reg:DI 107 [ __comp ]) 0)) {*movti_internal_rex64}
1713 In IRA, reg107 is allocated to a DImode hardreg. We use x86-64 as example
1714 here, if reg107 is assigned to hardreg R15, because R15 is the last
1715 hardreg, compiler cannot find another hardreg to pair with R15 to
1716 contain TImode data. So we insert a TImode reload reg180 for it.
1717 After reload is inserted:
1719 (insn 283 0 0 (set (subreg:DI (reg:TI 180 [orig:107 __comp ] [107]) 0)
1720 (reg:DI 107 [ __comp ])) -1
1721 (insn 5 4 7 2 (set (reg:TI 106 [ __comp ])
1722 (subreg:TI (reg:TI 180 [orig:107 __comp ] [107]) 0)) {*movti_internal_rex64}
1724 Two reload hard registers will be allocated to reg180 to save TImode data
1725 in LRA_assign. */
1726 else if (REG_P (reg)
1727 && REGNO (reg) >= FIRST_PSEUDO_REGISTER
1728 && (hard_regno = lra_get_regno_hard_regno (REGNO (reg))) >= 0
1729 && (hard_regno_nregs (hard_regno, innermode)
1730 < hard_regno_nregs (hard_regno, mode))
1731 && (regclass = lra_get_allocno_class (REGNO (reg)))
1732 && (type != OP_IN
1733 || !in_hard_reg_set_p (reg_class_contents[regclass],
1734 mode, hard_regno)))
1736 /* The class will be defined later in curr_insn_transform. */
1737 enum reg_class rclass
1738 = (enum reg_class) targetm.preferred_reload_class (reg, ALL_REGS);
1740 if (get_reload_reg (curr_static_id->operand[nop].type, mode, reg,
1741 rclass, TRUE, "paradoxical subreg", &new_reg))
1743 rtx subreg;
1744 bool insert_before, insert_after;
1746 PUT_MODE (new_reg, mode);
1747 subreg = gen_lowpart_SUBREG (innermode, new_reg);
1748 bitmap_set_bit (&lra_subreg_reload_pseudos, REGNO (new_reg));
1750 insert_before = (type != OP_OUT);
1751 insert_after = (type != OP_IN);
1752 insert_move_for_subreg (insert_before ? &before : NULL,
1753 insert_after ? &after : NULL,
1754 reg, subreg);
1756 SUBREG_REG (operand) = new_reg;
1757 lra_process_new_insns (curr_insn, before, after,
1758 "Inserting paradoxical subreg reload");
1759 return true;
1761 return false;
1764 /* Return TRUE if X refers for a hard register from SET. */
1765 static bool
1766 uses_hard_regs_p (rtx x, HARD_REG_SET set)
1768 int i, j, x_hard_regno;
1769 machine_mode mode;
1770 const char *fmt;
1771 enum rtx_code code;
1773 if (x == NULL_RTX)
1774 return false;
1775 code = GET_CODE (x);
1776 mode = GET_MODE (x);
1777 if (code == SUBREG)
1779 mode = wider_subreg_mode (x);
1780 x = SUBREG_REG (x);
1781 code = GET_CODE (x);
1784 if (REG_P (x))
1786 x_hard_regno = get_hard_regno (x, true);
1787 return (x_hard_regno >= 0
1788 && overlaps_hard_reg_set_p (set, mode, x_hard_regno));
1790 if (MEM_P (x))
1792 struct address_info ad;
1794 decompose_mem_address (&ad, x);
1795 if (ad.base_term != NULL && uses_hard_regs_p (*ad.base_term, set))
1796 return true;
1797 if (ad.index_term != NULL && uses_hard_regs_p (*ad.index_term, set))
1798 return true;
1800 fmt = GET_RTX_FORMAT (code);
1801 for (i = GET_RTX_LENGTH (code) - 1; i >= 0; i--)
1803 if (fmt[i] == 'e')
1805 if (uses_hard_regs_p (XEXP (x, i), set))
1806 return true;
1808 else if (fmt[i] == 'E')
1810 for (j = XVECLEN (x, i) - 1; j >= 0; j--)
1811 if (uses_hard_regs_p (XVECEXP (x, i, j), set))
1812 return true;
1815 return false;
1818 /* Return true if OP is a spilled pseudo. */
1819 static inline bool
1820 spilled_pseudo_p (rtx op)
1822 return (REG_P (op)
1823 && REGNO (op) >= FIRST_PSEUDO_REGISTER && in_mem_p (REGNO (op)));
1826 /* Return true if X is a general constant. */
1827 static inline bool
1828 general_constant_p (rtx x)
1830 return CONSTANT_P (x) && (! flag_pic || LEGITIMATE_PIC_OPERAND_P (x));
1833 static bool
1834 reg_in_class_p (rtx reg, enum reg_class cl)
1836 if (cl == NO_REGS)
1837 return get_reg_class (REGNO (reg)) == NO_REGS;
1838 return in_class_p (reg, cl, NULL);
1841 /* Return true if SET of RCLASS contains no hard regs which can be
1842 used in MODE. */
1843 static bool
1844 prohibited_class_reg_set_mode_p (enum reg_class rclass,
1845 HARD_REG_SET &set,
1846 machine_mode mode)
1848 HARD_REG_SET temp;
1850 lra_assert (hard_reg_set_subset_p (reg_class_contents[rclass], set));
1851 COPY_HARD_REG_SET (temp, set);
1852 AND_COMPL_HARD_REG_SET (temp, lra_no_alloc_regs);
1853 return (hard_reg_set_subset_p
1854 (temp, ira_prohibited_class_mode_regs[rclass][mode]));
1858 /* Used to check validity info about small class input operands. It
1859 should be incremented at start of processing an insn
1860 alternative. */
1861 static unsigned int curr_small_class_check = 0;
1863 /* Update number of used inputs of class OP_CLASS for operand NOP.
1864 Return true if we have more such class operands than the number of
1865 available regs. */
1866 static bool
1867 update_and_check_small_class_inputs (int nop, enum reg_class op_class)
1869 static unsigned int small_class_check[LIM_REG_CLASSES];
1870 static int small_class_input_nums[LIM_REG_CLASSES];
1872 if (SMALL_REGISTER_CLASS_P (op_class)
1873 /* We are interesting in classes became small because of fixing
1874 some hard regs, e.g. by an user through GCC options. */
1875 && hard_reg_set_intersect_p (reg_class_contents[op_class],
1876 ira_no_alloc_regs)
1877 && (curr_static_id->operand[nop].type != OP_OUT
1878 || curr_static_id->operand[nop].early_clobber))
1880 if (small_class_check[op_class] == curr_small_class_check)
1881 small_class_input_nums[op_class]++;
1882 else
1884 small_class_check[op_class] = curr_small_class_check;
1885 small_class_input_nums[op_class] = 1;
1887 if (small_class_input_nums[op_class] > ira_class_hard_regs_num[op_class])
1888 return true;
1890 return false;
1893 /* Major function to choose the current insn alternative and what
1894 operands should be reloaded and how. If ONLY_ALTERNATIVE is not
1895 negative we should consider only this alternative. Return false if
1896 we can not choose the alternative or find how to reload the
1897 operands. */
1898 static bool
1899 process_alt_operands (int only_alternative)
1901 bool ok_p = false;
1902 int nop, overall, nalt;
1903 int n_alternatives = curr_static_id->n_alternatives;
1904 int n_operands = curr_static_id->n_operands;
1905 /* LOSERS counts the operands that don't fit this alternative and
1906 would require loading. */
1907 int losers;
1908 int addr_losers;
1909 /* REJECT is a count of how undesirable this alternative says it is
1910 if any reloading is required. If the alternative matches exactly
1911 then REJECT is ignored, but otherwise it gets this much counted
1912 against it in addition to the reloading needed. */
1913 int reject;
1914 /* This is defined by '!' or '?' alternative constraint and added to
1915 reject. But in some cases it can be ignored. */
1916 int static_reject;
1917 int op_reject;
1918 /* The number of elements in the following array. */
1919 int early_clobbered_regs_num;
1920 /* Numbers of operands which are early clobber registers. */
1921 int early_clobbered_nops[MAX_RECOG_OPERANDS];
1922 enum reg_class curr_alt[MAX_RECOG_OPERANDS];
1923 HARD_REG_SET curr_alt_set[MAX_RECOG_OPERANDS];
1924 bool curr_alt_match_win[MAX_RECOG_OPERANDS];
1925 bool curr_alt_win[MAX_RECOG_OPERANDS];
1926 bool curr_alt_offmemok[MAX_RECOG_OPERANDS];
1927 int curr_alt_matches[MAX_RECOG_OPERANDS];
1928 /* The number of elements in the following array. */
1929 int curr_alt_dont_inherit_ops_num;
1930 /* Numbers of operands whose reload pseudos should not be inherited. */
1931 int curr_alt_dont_inherit_ops[MAX_RECOG_OPERANDS];
1932 rtx op;
1933 /* The register when the operand is a subreg of register, otherwise the
1934 operand itself. */
1935 rtx no_subreg_reg_operand[MAX_RECOG_OPERANDS];
1936 /* The register if the operand is a register or subreg of register,
1937 otherwise NULL. */
1938 rtx operand_reg[MAX_RECOG_OPERANDS];
1939 int hard_regno[MAX_RECOG_OPERANDS];
1940 machine_mode biggest_mode[MAX_RECOG_OPERANDS];
1941 int reload_nregs, reload_sum;
1942 bool costly_p;
1943 enum reg_class cl;
1945 /* Calculate some data common for all alternatives to speed up the
1946 function. */
1947 for (nop = 0; nop < n_operands; nop++)
1949 rtx reg;
1951 op = no_subreg_reg_operand[nop] = *curr_id->operand_loc[nop];
1952 /* The real hard regno of the operand after the allocation. */
1953 hard_regno[nop] = get_hard_regno (op, true);
1955 operand_reg[nop] = reg = op;
1956 biggest_mode[nop] = GET_MODE (op);
1957 if (GET_CODE (op) == SUBREG)
1959 biggest_mode[nop] = wider_subreg_mode (op);
1960 operand_reg[nop] = reg = SUBREG_REG (op);
1962 if (! REG_P (reg))
1963 operand_reg[nop] = NULL_RTX;
1964 else if (REGNO (reg) >= FIRST_PSEUDO_REGISTER
1965 || ((int) REGNO (reg)
1966 == lra_get_elimination_hard_regno (REGNO (reg))))
1967 no_subreg_reg_operand[nop] = reg;
1968 else
1969 operand_reg[nop] = no_subreg_reg_operand[nop]
1970 /* Just use natural mode for elimination result. It should
1971 be enough for extra constraints hooks. */
1972 = regno_reg_rtx[hard_regno[nop]];
1975 /* The constraints are made of several alternatives. Each operand's
1976 constraint looks like foo,bar,... with commas separating the
1977 alternatives. The first alternatives for all operands go
1978 together, the second alternatives go together, etc.
1980 First loop over alternatives. */
1981 alternative_mask preferred = curr_id->preferred_alternatives;
1982 if (only_alternative >= 0)
1983 preferred &= ALTERNATIVE_BIT (only_alternative);
1985 for (nalt = 0; nalt < n_alternatives; nalt++)
1987 /* Loop over operands for one constraint alternative. */
1988 if (!TEST_BIT (preferred, nalt))
1989 continue;
1991 curr_small_class_check++;
1992 overall = losers = addr_losers = 0;
1993 static_reject = reject = reload_nregs = reload_sum = 0;
1994 for (nop = 0; nop < n_operands; nop++)
1996 int inc = (curr_static_id
1997 ->operand_alternative[nalt * n_operands + nop].reject);
1998 if (lra_dump_file != NULL && inc != 0)
1999 fprintf (lra_dump_file,
2000 " Staticly defined alt reject+=%d\n", inc);
2001 static_reject += inc;
2003 reject += static_reject;
2004 early_clobbered_regs_num = 0;
2006 for (nop = 0; nop < n_operands; nop++)
2008 const char *p;
2009 char *end;
2010 int len, c, m, i, opalt_num, this_alternative_matches;
2011 bool win, did_match, offmemok, early_clobber_p;
2012 /* false => this operand can be reloaded somehow for this
2013 alternative. */
2014 bool badop;
2015 /* true => this operand can be reloaded if the alternative
2016 allows regs. */
2017 bool winreg;
2018 /* True if a constant forced into memory would be OK for
2019 this operand. */
2020 bool constmemok;
2021 enum reg_class this_alternative, this_costly_alternative;
2022 HARD_REG_SET this_alternative_set, this_costly_alternative_set;
2023 bool this_alternative_match_win, this_alternative_win;
2024 bool this_alternative_offmemok;
2025 bool scratch_p;
2026 machine_mode mode;
2027 enum constraint_num cn;
2029 opalt_num = nalt * n_operands + nop;
2030 if (curr_static_id->operand_alternative[opalt_num].anything_ok)
2032 /* Fast track for no constraints at all. */
2033 curr_alt[nop] = NO_REGS;
2034 CLEAR_HARD_REG_SET (curr_alt_set[nop]);
2035 curr_alt_win[nop] = true;
2036 curr_alt_match_win[nop] = false;
2037 curr_alt_offmemok[nop] = false;
2038 curr_alt_matches[nop] = -1;
2039 continue;
2042 op = no_subreg_reg_operand[nop];
2043 mode = curr_operand_mode[nop];
2045 win = did_match = winreg = offmemok = constmemok = false;
2046 badop = true;
2048 early_clobber_p = false;
2049 p = curr_static_id->operand_alternative[opalt_num].constraint;
2051 this_costly_alternative = this_alternative = NO_REGS;
2052 /* We update set of possible hard regs besides its class
2053 because reg class might be inaccurate. For example,
2054 union of LO_REGS (l), HI_REGS(h), and STACK_REG(k) in ARM
2055 is translated in HI_REGS because classes are merged by
2056 pairs and there is no accurate intermediate class. */
2057 CLEAR_HARD_REG_SET (this_alternative_set);
2058 CLEAR_HARD_REG_SET (this_costly_alternative_set);
2059 this_alternative_win = false;
2060 this_alternative_match_win = false;
2061 this_alternative_offmemok = false;
2062 this_alternative_matches = -1;
2064 /* An empty constraint should be excluded by the fast
2065 track. */
2066 lra_assert (*p != 0 && *p != ',');
2068 op_reject = 0;
2069 /* Scan this alternative's specs for this operand; set WIN
2070 if the operand fits any letter in this alternative.
2071 Otherwise, clear BADOP if this operand could fit some
2072 letter after reloads, or set WINREG if this operand could
2073 fit after reloads provided the constraint allows some
2074 registers. */
2075 costly_p = false;
2078 switch ((c = *p, len = CONSTRAINT_LEN (c, p)), c)
2080 case '\0':
2081 len = 0;
2082 break;
2083 case ',':
2084 c = '\0';
2085 break;
2087 case '&':
2088 early_clobber_p = true;
2089 break;
2091 case '$':
2092 op_reject += LRA_MAX_REJECT;
2093 break;
2094 case '^':
2095 op_reject += LRA_LOSER_COST_FACTOR;
2096 break;
2098 case '#':
2099 /* Ignore rest of this alternative. */
2100 c = '\0';
2101 break;
2103 case '0': case '1': case '2': case '3': case '4':
2104 case '5': case '6': case '7': case '8': case '9':
2106 int m_hregno;
2107 bool match_p;
2109 m = strtoul (p, &end, 10);
2110 p = end;
2111 len = 0;
2112 lra_assert (nop > m);
2114 /* Reject matches if we don't know which operand is
2115 bigger. This situation would arguably be a bug in
2116 an .md pattern, but could also occur in a user asm. */
2117 if (!ordered_p (GET_MODE_SIZE (biggest_mode[m]),
2118 GET_MODE_SIZE (biggest_mode[nop])))
2119 break;
2121 this_alternative_matches = m;
2122 m_hregno = get_hard_regno (*curr_id->operand_loc[m], false);
2123 /* We are supposed to match a previous operand.
2124 If we do, we win if that one did. If we do
2125 not, count both of the operands as losers.
2126 (This is too conservative, since most of the
2127 time only a single reload insn will be needed
2128 to make the two operands win. As a result,
2129 this alternative may be rejected when it is
2130 actually desirable.) */
2131 match_p = false;
2132 if (operands_match_p (*curr_id->operand_loc[nop],
2133 *curr_id->operand_loc[m], m_hregno))
2135 /* We should reject matching of an early
2136 clobber operand if the matching operand is
2137 not dying in the insn. */
2138 if (! curr_static_id->operand[m].early_clobber
2139 || operand_reg[nop] == NULL_RTX
2140 || (find_regno_note (curr_insn, REG_DEAD,
2141 REGNO (op))
2142 || REGNO (op) == REGNO (operand_reg[m])))
2143 match_p = true;
2145 if (match_p)
2147 /* If we are matching a non-offsettable
2148 address where an offsettable address was
2149 expected, then we must reject this
2150 combination, because we can't reload
2151 it. */
2152 if (curr_alt_offmemok[m]
2153 && MEM_P (*curr_id->operand_loc[m])
2154 && curr_alt[m] == NO_REGS && ! curr_alt_win[m])
2155 continue;
2157 else
2159 /* Operands don't match. Both operands must
2160 allow a reload register, otherwise we
2161 cannot make them match. */
2162 if (curr_alt[m] == NO_REGS)
2163 break;
2164 /* Retroactively mark the operand we had to
2165 match as a loser, if it wasn't already and
2166 it wasn't matched to a register constraint
2167 (e.g it might be matched by memory). */
2168 if (curr_alt_win[m]
2169 && (operand_reg[m] == NULL_RTX
2170 || hard_regno[m] < 0))
2172 losers++;
2173 reload_nregs
2174 += (ira_reg_class_max_nregs[curr_alt[m]]
2175 [GET_MODE (*curr_id->operand_loc[m])]);
2178 /* Prefer matching earlyclobber alternative as
2179 it results in less hard regs required for
2180 the insn than a non-matching earlyclobber
2181 alternative. */
2182 if (curr_static_id->operand[m].early_clobber)
2184 if (lra_dump_file != NULL)
2185 fprintf
2186 (lra_dump_file,
2187 " %d Matching earlyclobber alt:"
2188 " reject--\n",
2189 nop);
2190 reject--;
2192 /* Otherwise we prefer no matching
2193 alternatives because it gives more freedom
2194 in RA. */
2195 else if (operand_reg[nop] == NULL_RTX
2196 || (find_regno_note (curr_insn, REG_DEAD,
2197 REGNO (operand_reg[nop]))
2198 == NULL_RTX))
2200 if (lra_dump_file != NULL)
2201 fprintf
2202 (lra_dump_file,
2203 " %d Matching alt: reject+=2\n",
2204 nop);
2205 reject += 2;
2208 /* If we have to reload this operand and some
2209 previous operand also had to match the same
2210 thing as this operand, we don't know how to do
2211 that. */
2212 if (!match_p || !curr_alt_win[m])
2214 for (i = 0; i < nop; i++)
2215 if (curr_alt_matches[i] == m)
2216 break;
2217 if (i < nop)
2218 break;
2220 else
2221 did_match = true;
2223 /* This can be fixed with reloads if the operand
2224 we are supposed to match can be fixed with
2225 reloads. */
2226 badop = false;
2227 this_alternative = curr_alt[m];
2228 COPY_HARD_REG_SET (this_alternative_set, curr_alt_set[m]);
2229 winreg = this_alternative != NO_REGS;
2230 break;
2233 case 'g':
2234 if (MEM_P (op)
2235 || general_constant_p (op)
2236 || spilled_pseudo_p (op))
2237 win = true;
2238 cl = GENERAL_REGS;
2239 goto reg;
2241 default:
2242 cn = lookup_constraint (p);
2243 switch (get_constraint_type (cn))
2245 case CT_REGISTER:
2246 cl = reg_class_for_constraint (cn);
2247 if (cl != NO_REGS)
2248 goto reg;
2249 break;
2251 case CT_CONST_INT:
2252 if (CONST_INT_P (op)
2253 && insn_const_int_ok_for_constraint (INTVAL (op), cn))
2254 win = true;
2255 break;
2257 case CT_MEMORY:
2258 if (MEM_P (op)
2259 && satisfies_memory_constraint_p (op, cn))
2260 win = true;
2261 else if (spilled_pseudo_p (op))
2262 win = true;
2264 /* If we didn't already win, we can reload constants
2265 via force_const_mem or put the pseudo value into
2266 memory, or make other memory by reloading the
2267 address like for 'o'. */
2268 if (CONST_POOL_OK_P (mode, op)
2269 || MEM_P (op) || REG_P (op)
2270 /* We can restore the equiv insn by a
2271 reload. */
2272 || equiv_substition_p[nop])
2273 badop = false;
2274 constmemok = true;
2275 offmemok = true;
2276 break;
2278 case CT_ADDRESS:
2279 /* An asm operand with an address constraint
2280 that doesn't satisfy address_operand has
2281 is_address cleared, so that we don't try to
2282 make a non-address fit. */
2283 if (!curr_static_id->operand[nop].is_address)
2284 break;
2285 /* If we didn't already win, we can reload the address
2286 into a base register. */
2287 if (satisfies_address_constraint_p (op, cn))
2288 win = true;
2289 cl = base_reg_class (VOIDmode, ADDR_SPACE_GENERIC,
2290 ADDRESS, SCRATCH);
2291 badop = false;
2292 goto reg;
2294 case CT_FIXED_FORM:
2295 if (constraint_satisfied_p (op, cn))
2296 win = true;
2297 break;
2299 case CT_SPECIAL_MEMORY:
2300 if (MEM_P (op)
2301 && satisfies_memory_constraint_p (op, cn))
2302 win = true;
2303 else if (spilled_pseudo_p (op))
2304 win = true;
2305 break;
2307 break;
2309 reg:
2310 this_alternative = reg_class_subunion[this_alternative][cl];
2311 IOR_HARD_REG_SET (this_alternative_set,
2312 reg_class_contents[cl]);
2313 if (costly_p)
2315 this_costly_alternative
2316 = reg_class_subunion[this_costly_alternative][cl];
2317 IOR_HARD_REG_SET (this_costly_alternative_set,
2318 reg_class_contents[cl]);
2320 if (mode == BLKmode)
2321 break;
2322 winreg = true;
2323 if (REG_P (op))
2325 if (hard_regno[nop] >= 0
2326 && in_hard_reg_set_p (this_alternative_set,
2327 mode, hard_regno[nop]))
2328 win = true;
2329 else if (hard_regno[nop] < 0
2330 && in_class_p (op, this_alternative, NULL))
2331 win = true;
2333 break;
2335 if (c != ' ' && c != '\t')
2336 costly_p = c == '*';
2338 while ((p += len), c);
2340 scratch_p = (operand_reg[nop] != NULL_RTX
2341 && lra_former_scratch_p (REGNO (operand_reg[nop])));
2342 /* Record which operands fit this alternative. */
2343 if (win)
2345 this_alternative_win = true;
2346 if (operand_reg[nop] != NULL_RTX)
2348 if (hard_regno[nop] >= 0)
2350 if (in_hard_reg_set_p (this_costly_alternative_set,
2351 mode, hard_regno[nop]))
2353 if (lra_dump_file != NULL)
2354 fprintf (lra_dump_file,
2355 " %d Costly set: reject++\n",
2356 nop);
2357 reject++;
2360 else
2362 /* Prefer won reg to spilled pseudo under other
2363 equal conditions for possibe inheritance. */
2364 if (! scratch_p)
2366 if (lra_dump_file != NULL)
2367 fprintf
2368 (lra_dump_file,
2369 " %d Non pseudo reload: reject++\n",
2370 nop);
2371 reject++;
2373 if (in_class_p (operand_reg[nop],
2374 this_costly_alternative, NULL))
2376 if (lra_dump_file != NULL)
2377 fprintf
2378 (lra_dump_file,
2379 " %d Non pseudo costly reload:"
2380 " reject++\n",
2381 nop);
2382 reject++;
2385 /* We simulate the behavior of old reload here.
2386 Although scratches need hard registers and it
2387 might result in spilling other pseudos, no reload
2388 insns are generated for the scratches. So it
2389 might cost something but probably less than old
2390 reload pass believes. */
2391 if (scratch_p)
2393 if (lra_dump_file != NULL)
2394 fprintf (lra_dump_file,
2395 " %d Scratch win: reject+=2\n",
2396 nop);
2397 reject += 2;
2401 else if (did_match)
2402 this_alternative_match_win = true;
2403 else
2405 int const_to_mem = 0;
2406 bool no_regs_p;
2408 reject += op_reject;
2409 /* Never do output reload of stack pointer. It makes
2410 impossible to do elimination when SP is changed in
2411 RTL. */
2412 if (op == stack_pointer_rtx && ! frame_pointer_needed
2413 && curr_static_id->operand[nop].type != OP_IN)
2414 goto fail;
2416 /* If this alternative asks for a specific reg class, see if there
2417 is at least one allocatable register in that class. */
2418 no_regs_p
2419 = (this_alternative == NO_REGS
2420 || (hard_reg_set_subset_p
2421 (reg_class_contents[this_alternative],
2422 lra_no_alloc_regs)));
2424 /* For asms, verify that the class for this alternative is possible
2425 for the mode that is specified. */
2426 if (!no_regs_p && INSN_CODE (curr_insn) < 0)
2428 int i;
2429 for (i = 0; i < FIRST_PSEUDO_REGISTER; i++)
2430 if (targetm.hard_regno_mode_ok (i, mode)
2431 && in_hard_reg_set_p (reg_class_contents[this_alternative],
2432 mode, i))
2433 break;
2434 if (i == FIRST_PSEUDO_REGISTER)
2435 winreg = false;
2438 /* If this operand accepts a register, and if the
2439 register class has at least one allocatable register,
2440 then this operand can be reloaded. */
2441 if (winreg && !no_regs_p)
2442 badop = false;
2444 if (badop)
2446 if (lra_dump_file != NULL)
2447 fprintf (lra_dump_file,
2448 " alt=%d: Bad operand -- refuse\n",
2449 nalt);
2450 goto fail;
2453 if (this_alternative != NO_REGS)
2455 HARD_REG_SET available_regs;
2457 COPY_HARD_REG_SET (available_regs,
2458 reg_class_contents[this_alternative]);
2459 AND_COMPL_HARD_REG_SET
2460 (available_regs,
2461 ira_prohibited_class_mode_regs[this_alternative][mode]);
2462 AND_COMPL_HARD_REG_SET (available_regs, lra_no_alloc_regs);
2463 if (hard_reg_set_empty_p (available_regs))
2465 /* There are no hard regs holding a value of given
2466 mode. */
2467 if (offmemok)
2469 this_alternative = NO_REGS;
2470 if (lra_dump_file != NULL)
2471 fprintf (lra_dump_file,
2472 " %d Using memory because of"
2473 " a bad mode: reject+=2\n",
2474 nop);
2475 reject += 2;
2477 else
2479 if (lra_dump_file != NULL)
2480 fprintf (lra_dump_file,
2481 " alt=%d: Wrong mode -- refuse\n",
2482 nalt);
2483 goto fail;
2488 /* If not assigned pseudo has a class which a subset of
2489 required reg class, it is a less costly alternative
2490 as the pseudo still can get a hard reg of necessary
2491 class. */
2492 if (! no_regs_p && REG_P (op) && hard_regno[nop] < 0
2493 && (cl = get_reg_class (REGNO (op))) != NO_REGS
2494 && ira_class_subset_p[this_alternative][cl])
2496 if (lra_dump_file != NULL)
2497 fprintf
2498 (lra_dump_file,
2499 " %d Super set class reg: reject-=3\n", nop);
2500 reject -= 3;
2503 this_alternative_offmemok = offmemok;
2504 if (this_costly_alternative != NO_REGS)
2506 if (lra_dump_file != NULL)
2507 fprintf (lra_dump_file,
2508 " %d Costly loser: reject++\n", nop);
2509 reject++;
2511 /* If the operand is dying, has a matching constraint,
2512 and satisfies constraints of the matched operand
2513 which failed to satisfy the own constraints, most probably
2514 the reload for this operand will be gone. */
2515 if (this_alternative_matches >= 0
2516 && !curr_alt_win[this_alternative_matches]
2517 && REG_P (op)
2518 && find_regno_note (curr_insn, REG_DEAD, REGNO (op))
2519 && (hard_regno[nop] >= 0
2520 ? in_hard_reg_set_p (this_alternative_set,
2521 mode, hard_regno[nop])
2522 : in_class_p (op, this_alternative, NULL)))
2524 if (lra_dump_file != NULL)
2525 fprintf
2526 (lra_dump_file,
2527 " %d Dying matched operand reload: reject++\n",
2528 nop);
2529 reject++;
2531 else
2533 /* Strict_low_part requires to reload the register
2534 not the sub-register. In this case we should
2535 check that a final reload hard reg can hold the
2536 value mode. */
2537 if (curr_static_id->operand[nop].strict_low
2538 && REG_P (op)
2539 && hard_regno[nop] < 0
2540 && GET_CODE (*curr_id->operand_loc[nop]) == SUBREG
2541 && ira_class_hard_regs_num[this_alternative] > 0
2542 && (!targetm.hard_regno_mode_ok
2543 (ira_class_hard_regs[this_alternative][0],
2544 GET_MODE (*curr_id->operand_loc[nop]))))
2546 if (lra_dump_file != NULL)
2547 fprintf
2548 (lra_dump_file,
2549 " alt=%d: Strict low subreg reload -- refuse\n",
2550 nalt);
2551 goto fail;
2553 losers++;
2555 if (operand_reg[nop] != NULL_RTX
2556 /* Output operands and matched input operands are
2557 not inherited. The following conditions do not
2558 exactly describe the previous statement but they
2559 are pretty close. */
2560 && curr_static_id->operand[nop].type != OP_OUT
2561 && (this_alternative_matches < 0
2562 || curr_static_id->operand[nop].type != OP_IN))
2564 int last_reload = (lra_reg_info[ORIGINAL_REGNO
2565 (operand_reg[nop])]
2566 .last_reload);
2568 /* The value of reload_sum has sense only if we
2569 process insns in their order. It happens only on
2570 the first constraints sub-pass when we do most of
2571 reload work. */
2572 if (lra_constraint_iter == 1 && last_reload > bb_reload_num)
2573 reload_sum += last_reload - bb_reload_num;
2575 /* If this is a constant that is reloaded into the
2576 desired class by copying it to memory first, count
2577 that as another reload. This is consistent with
2578 other code and is required to avoid choosing another
2579 alternative when the constant is moved into memory.
2580 Note that the test here is precisely the same as in
2581 the code below that calls force_const_mem. */
2582 if (CONST_POOL_OK_P (mode, op)
2583 && ((targetm.preferred_reload_class
2584 (op, this_alternative) == NO_REGS)
2585 || no_input_reloads_p))
2587 const_to_mem = 1;
2588 if (! no_regs_p)
2589 losers++;
2592 /* Alternative loses if it requires a type of reload not
2593 permitted for this insn. We can always reload
2594 objects with a REG_UNUSED note. */
2595 if ((curr_static_id->operand[nop].type != OP_IN
2596 && no_output_reloads_p
2597 && ! find_reg_note (curr_insn, REG_UNUSED, op))
2598 || (curr_static_id->operand[nop].type != OP_OUT
2599 && no_input_reloads_p && ! const_to_mem)
2600 || (this_alternative_matches >= 0
2601 && (no_input_reloads_p
2602 || (no_output_reloads_p
2603 && (curr_static_id->operand
2604 [this_alternative_matches].type != OP_IN)
2605 && ! find_reg_note (curr_insn, REG_UNUSED,
2606 no_subreg_reg_operand
2607 [this_alternative_matches])))))
2609 if (lra_dump_file != NULL)
2610 fprintf
2611 (lra_dump_file,
2612 " alt=%d: No input/otput reload -- refuse\n",
2613 nalt);
2614 goto fail;
2617 /* Alternative loses if it required class pseudo can not
2618 hold value of required mode. Such insns can be
2619 described by insn definitions with mode iterators. */
2620 if (GET_MODE (*curr_id->operand_loc[nop]) != VOIDmode
2621 && ! hard_reg_set_empty_p (this_alternative_set)
2622 /* It is common practice for constraints to use a
2623 class which does not have actually enough regs to
2624 hold the value (e.g. x86 AREG for mode requiring
2625 more one general reg). Therefore we have 2
2626 conditions to check that the reload pseudo can
2627 not hold the mode value. */
2628 && (!targetm.hard_regno_mode_ok
2629 (ira_class_hard_regs[this_alternative][0],
2630 GET_MODE (*curr_id->operand_loc[nop])))
2631 /* The above condition is not enough as the first
2632 reg in ira_class_hard_regs can be not aligned for
2633 multi-words mode values. */
2634 && (prohibited_class_reg_set_mode_p
2635 (this_alternative, this_alternative_set,
2636 GET_MODE (*curr_id->operand_loc[nop]))))
2638 if (lra_dump_file != NULL)
2639 fprintf (lra_dump_file,
2640 " alt=%d: reload pseudo for op %d "
2641 " can not hold the mode value -- refuse\n",
2642 nalt, nop);
2643 goto fail;
2646 /* Check strong discouragement of reload of non-constant
2647 into class THIS_ALTERNATIVE. */
2648 if (! CONSTANT_P (op) && ! no_regs_p
2649 && (targetm.preferred_reload_class
2650 (op, this_alternative) == NO_REGS
2651 || (curr_static_id->operand[nop].type == OP_OUT
2652 && (targetm.preferred_output_reload_class
2653 (op, this_alternative) == NO_REGS))))
2655 if (lra_dump_file != NULL)
2656 fprintf (lra_dump_file,
2657 " %d Non-prefered reload: reject+=%d\n",
2658 nop, LRA_MAX_REJECT);
2659 reject += LRA_MAX_REJECT;
2662 if (! (MEM_P (op) && offmemok)
2663 && ! (const_to_mem && constmemok))
2665 /* We prefer to reload pseudos over reloading other
2666 things, since such reloads may be able to be
2667 eliminated later. So bump REJECT in other cases.
2668 Don't do this in the case where we are forcing a
2669 constant into memory and it will then win since
2670 we don't want to have a different alternative
2671 match then. */
2672 if (! (REG_P (op) && REGNO (op) >= FIRST_PSEUDO_REGISTER))
2674 if (lra_dump_file != NULL)
2675 fprintf
2676 (lra_dump_file,
2677 " %d Non-pseudo reload: reject+=2\n",
2678 nop);
2679 reject += 2;
2682 if (! no_regs_p)
2683 reload_nregs
2684 += ira_reg_class_max_nregs[this_alternative][mode];
2686 if (SMALL_REGISTER_CLASS_P (this_alternative))
2688 if (lra_dump_file != NULL)
2689 fprintf
2690 (lra_dump_file,
2691 " %d Small class reload: reject+=%d\n",
2692 nop, LRA_LOSER_COST_FACTOR / 2);
2693 reject += LRA_LOSER_COST_FACTOR / 2;
2697 /* We are trying to spill pseudo into memory. It is
2698 usually more costly than moving to a hard register
2699 although it might takes the same number of
2700 reloads.
2702 Non-pseudo spill may happen also. Suppose a target allows both
2703 register and memory in the operand constraint alternatives,
2704 then it's typical that an eliminable register has a substition
2705 of "base + offset" which can either be reloaded by a simple
2706 "new_reg <= base + offset" which will match the register
2707 constraint, or a similar reg addition followed by further spill
2708 to and reload from memory which will match the memory
2709 constraint, but this memory spill will be much more costly
2710 usually.
2712 Code below increases the reject for both pseudo and non-pseudo
2713 spill. */
2714 if (no_regs_p
2715 && !(MEM_P (op) && offmemok)
2716 && !(REG_P (op) && hard_regno[nop] < 0))
2718 if (lra_dump_file != NULL)
2719 fprintf
2720 (lra_dump_file,
2721 " %d Spill %spseudo into memory: reject+=3\n",
2722 nop, REG_P (op) ? "" : "Non-");
2723 reject += 3;
2724 if (VECTOR_MODE_P (mode))
2726 /* Spilling vectors into memory is usually more
2727 costly as they contain big values. */
2728 if (lra_dump_file != NULL)
2729 fprintf
2730 (lra_dump_file,
2731 " %d Spill vector pseudo: reject+=2\n",
2732 nop);
2733 reject += 2;
2737 /* When we use an operand requiring memory in given
2738 alternative, the insn should write *and* read the
2739 value to/from memory it is costly in comparison with
2740 an insn alternative which does not use memory
2741 (e.g. register or immediate operand). We exclude
2742 memory operand for such case as we can satisfy the
2743 memory constraints by reloading address. */
2744 if (no_regs_p && offmemok && !MEM_P (op))
2746 if (lra_dump_file != NULL)
2747 fprintf
2748 (lra_dump_file,
2749 " Using memory insn operand %d: reject+=3\n",
2750 nop);
2751 reject += 3;
2754 /* If reload requires moving value through secondary
2755 memory, it will need one more insn at least. */
2756 if (this_alternative != NO_REGS
2757 && REG_P (op) && (cl = get_reg_class (REGNO (op))) != NO_REGS
2758 && ((curr_static_id->operand[nop].type != OP_OUT
2759 && targetm.secondary_memory_needed (GET_MODE (op), cl,
2760 this_alternative))
2761 || (curr_static_id->operand[nop].type != OP_IN
2762 && (targetm.secondary_memory_needed
2763 (GET_MODE (op), this_alternative, cl)))))
2764 losers++;
2766 /* Input reloads can be inherited more often than output
2767 reloads can be removed, so penalize output
2768 reloads. */
2769 if (!REG_P (op) || curr_static_id->operand[nop].type != OP_IN)
2771 if (lra_dump_file != NULL)
2772 fprintf
2773 (lra_dump_file,
2774 " %d Non input pseudo reload: reject++\n",
2775 nop);
2776 reject++;
2779 if (MEM_P (op) && offmemok)
2780 addr_losers++;
2781 else if (curr_static_id->operand[nop].type == OP_INOUT)
2783 if (lra_dump_file != NULL)
2784 fprintf
2785 (lra_dump_file,
2786 " %d Input/Output reload: reject+=%d\n",
2787 nop, LRA_LOSER_COST_FACTOR);
2788 reject += LRA_LOSER_COST_FACTOR;
2792 if (early_clobber_p && ! scratch_p)
2794 if (lra_dump_file != NULL)
2795 fprintf (lra_dump_file,
2796 " %d Early clobber: reject++\n", nop);
2797 reject++;
2799 /* ??? We check early clobbers after processing all operands
2800 (see loop below) and there we update the costs more.
2801 Should we update the cost (may be approximately) here
2802 because of early clobber register reloads or it is a rare
2803 or non-important thing to be worth to do it. */
2804 overall = (losers * LRA_LOSER_COST_FACTOR + reject
2805 - (addr_losers == losers ? static_reject : 0));
2806 if ((best_losers == 0 || losers != 0) && best_overall < overall)
2808 if (lra_dump_file != NULL)
2809 fprintf (lra_dump_file,
2810 " alt=%d,overall=%d,losers=%d -- refuse\n",
2811 nalt, overall, losers);
2812 goto fail;
2815 if (update_and_check_small_class_inputs (nop, this_alternative))
2817 if (lra_dump_file != NULL)
2818 fprintf (lra_dump_file,
2819 " alt=%d, not enough small class regs -- refuse\n",
2820 nalt);
2821 goto fail;
2823 curr_alt[nop] = this_alternative;
2824 COPY_HARD_REG_SET (curr_alt_set[nop], this_alternative_set);
2825 curr_alt_win[nop] = this_alternative_win;
2826 curr_alt_match_win[nop] = this_alternative_match_win;
2827 curr_alt_offmemok[nop] = this_alternative_offmemok;
2828 curr_alt_matches[nop] = this_alternative_matches;
2830 if (this_alternative_matches >= 0
2831 && !did_match && !this_alternative_win)
2832 curr_alt_win[this_alternative_matches] = false;
2834 if (early_clobber_p && operand_reg[nop] != NULL_RTX)
2835 early_clobbered_nops[early_clobbered_regs_num++] = nop;
2838 if (curr_insn_set != NULL_RTX && n_operands == 2
2839 /* Prevent processing non-move insns. */
2840 && (GET_CODE (SET_SRC (curr_insn_set)) == SUBREG
2841 || SET_SRC (curr_insn_set) == no_subreg_reg_operand[1])
2842 && ((! curr_alt_win[0] && ! curr_alt_win[1]
2843 && REG_P (no_subreg_reg_operand[0])
2844 && REG_P (no_subreg_reg_operand[1])
2845 && (reg_in_class_p (no_subreg_reg_operand[0], curr_alt[1])
2846 || reg_in_class_p (no_subreg_reg_operand[1], curr_alt[0])))
2847 || (! curr_alt_win[0] && curr_alt_win[1]
2848 && REG_P (no_subreg_reg_operand[1])
2849 /* Check that we reload memory not the memory
2850 address. */
2851 && ! (curr_alt_offmemok[0]
2852 && MEM_P (no_subreg_reg_operand[0]))
2853 && reg_in_class_p (no_subreg_reg_operand[1], curr_alt[0]))
2854 || (curr_alt_win[0] && ! curr_alt_win[1]
2855 && REG_P (no_subreg_reg_operand[0])
2856 /* Check that we reload memory not the memory
2857 address. */
2858 && ! (curr_alt_offmemok[1]
2859 && MEM_P (no_subreg_reg_operand[1]))
2860 && reg_in_class_p (no_subreg_reg_operand[0], curr_alt[1])
2861 && (! CONST_POOL_OK_P (curr_operand_mode[1],
2862 no_subreg_reg_operand[1])
2863 || (targetm.preferred_reload_class
2864 (no_subreg_reg_operand[1],
2865 (enum reg_class) curr_alt[1]) != NO_REGS))
2866 /* If it is a result of recent elimination in move
2867 insn we can transform it into an add still by
2868 using this alternative. */
2869 && GET_CODE (no_subreg_reg_operand[1]) != PLUS
2870 /* Likewise if the source has been replaced with an
2871 equivalent value. This only happens once -- the reload
2872 will use the equivalent value instead of the register it
2873 replaces -- so there should be no danger of cycling. */
2874 && !equiv_substition_p[1])))
2876 /* We have a move insn and a new reload insn will be similar
2877 to the current insn. We should avoid such situation as
2878 it results in LRA cycling. */
2879 if (lra_dump_file != NULL)
2880 fprintf (lra_dump_file,
2881 " Cycle danger: overall += LRA_MAX_REJECT\n");
2882 overall += LRA_MAX_REJECT;
2884 ok_p = true;
2885 curr_alt_dont_inherit_ops_num = 0;
2886 for (nop = 0; nop < early_clobbered_regs_num; nop++)
2888 int i, j, clobbered_hard_regno, first_conflict_j, last_conflict_j;
2889 HARD_REG_SET temp_set;
2891 i = early_clobbered_nops[nop];
2892 if ((! curr_alt_win[i] && ! curr_alt_match_win[i])
2893 || hard_regno[i] < 0)
2894 continue;
2895 lra_assert (operand_reg[i] != NULL_RTX);
2896 clobbered_hard_regno = hard_regno[i];
2897 CLEAR_HARD_REG_SET (temp_set);
2898 add_to_hard_reg_set (&temp_set, biggest_mode[i], clobbered_hard_regno);
2899 first_conflict_j = last_conflict_j = -1;
2900 for (j = 0; j < n_operands; j++)
2901 if (j == i
2902 /* We don't want process insides of match_operator and
2903 match_parallel because otherwise we would process
2904 their operands once again generating a wrong
2905 code. */
2906 || curr_static_id->operand[j].is_operator)
2907 continue;
2908 else if ((curr_alt_matches[j] == i && curr_alt_match_win[j])
2909 || (curr_alt_matches[i] == j && curr_alt_match_win[i]))
2910 continue;
2911 /* If we don't reload j-th operand, check conflicts. */
2912 else if ((curr_alt_win[j] || curr_alt_match_win[j])
2913 && uses_hard_regs_p (*curr_id->operand_loc[j], temp_set))
2915 if (first_conflict_j < 0)
2916 first_conflict_j = j;
2917 last_conflict_j = j;
2919 if (last_conflict_j < 0)
2920 continue;
2921 /* If earlyclobber operand conflicts with another
2922 non-matching operand which is actually the same register
2923 as the earlyclobber operand, it is better to reload the
2924 another operand as an operand matching the earlyclobber
2925 operand can be also the same. */
2926 if (first_conflict_j == last_conflict_j
2927 && operand_reg[last_conflict_j] != NULL_RTX
2928 && ! curr_alt_match_win[last_conflict_j]
2929 && REGNO (operand_reg[i]) == REGNO (operand_reg[last_conflict_j]))
2931 curr_alt_win[last_conflict_j] = false;
2932 curr_alt_dont_inherit_ops[curr_alt_dont_inherit_ops_num++]
2933 = last_conflict_j;
2934 losers++;
2935 /* Early clobber was already reflected in REJECT. */
2936 lra_assert (reject > 0);
2937 if (lra_dump_file != NULL)
2938 fprintf
2939 (lra_dump_file,
2940 " %d Conflict early clobber reload: reject--\n",
2942 reject--;
2943 overall += LRA_LOSER_COST_FACTOR - 1;
2945 else
2947 /* We need to reload early clobbered register and the
2948 matched registers. */
2949 for (j = 0; j < n_operands; j++)
2950 if (curr_alt_matches[j] == i)
2952 curr_alt_match_win[j] = false;
2953 losers++;
2954 overall += LRA_LOSER_COST_FACTOR;
2956 if (! curr_alt_match_win[i])
2957 curr_alt_dont_inherit_ops[curr_alt_dont_inherit_ops_num++] = i;
2958 else
2960 /* Remember pseudos used for match reloads are never
2961 inherited. */
2962 lra_assert (curr_alt_matches[i] >= 0);
2963 curr_alt_win[curr_alt_matches[i]] = false;
2965 curr_alt_win[i] = curr_alt_match_win[i] = false;
2966 losers++;
2967 /* Early clobber was already reflected in REJECT. */
2968 lra_assert (reject > 0);
2969 if (lra_dump_file != NULL)
2970 fprintf
2971 (lra_dump_file,
2972 " %d Matched conflict early clobber reloads: "
2973 "reject--\n",
2975 reject--;
2976 overall += LRA_LOSER_COST_FACTOR - 1;
2979 if (lra_dump_file != NULL)
2980 fprintf (lra_dump_file, " alt=%d,overall=%d,losers=%d,rld_nregs=%d\n",
2981 nalt, overall, losers, reload_nregs);
2983 /* If this alternative can be made to work by reloading, and it
2984 needs less reloading than the others checked so far, record
2985 it as the chosen goal for reloading. */
2986 if ((best_losers != 0 && losers == 0)
2987 || (((best_losers == 0 && losers == 0)
2988 || (best_losers != 0 && losers != 0))
2989 && (best_overall > overall
2990 || (best_overall == overall
2991 /* If the cost of the reloads is the same,
2992 prefer alternative which requires minimal
2993 number of reload regs. */
2994 && (reload_nregs < best_reload_nregs
2995 || (reload_nregs == best_reload_nregs
2996 && (best_reload_sum < reload_sum
2997 || (best_reload_sum == reload_sum
2998 && nalt < goal_alt_number))))))))
3000 for (nop = 0; nop < n_operands; nop++)
3002 goal_alt_win[nop] = curr_alt_win[nop];
3003 goal_alt_match_win[nop] = curr_alt_match_win[nop];
3004 goal_alt_matches[nop] = curr_alt_matches[nop];
3005 goal_alt[nop] = curr_alt[nop];
3006 goal_alt_offmemok[nop] = curr_alt_offmemok[nop];
3008 goal_alt_dont_inherit_ops_num = curr_alt_dont_inherit_ops_num;
3009 for (nop = 0; nop < curr_alt_dont_inherit_ops_num; nop++)
3010 goal_alt_dont_inherit_ops[nop] = curr_alt_dont_inherit_ops[nop];
3011 goal_alt_swapped = curr_swapped;
3012 best_overall = overall;
3013 best_losers = losers;
3014 best_reload_nregs = reload_nregs;
3015 best_reload_sum = reload_sum;
3016 goal_alt_number = nalt;
3018 if (losers == 0)
3019 /* Everything is satisfied. Do not process alternatives
3020 anymore. */
3021 break;
3022 fail:
3025 return ok_p;
3028 /* Make reload base reg from address AD. */
3029 static rtx
3030 base_to_reg (struct address_info *ad)
3032 enum reg_class cl;
3033 int code = -1;
3034 rtx new_inner = NULL_RTX;
3035 rtx new_reg = NULL_RTX;
3036 rtx_insn *insn;
3037 rtx_insn *last_insn = get_last_insn();
3039 lra_assert (ad->disp == ad->disp_term);
3040 cl = base_reg_class (ad->mode, ad->as, ad->base_outer_code,
3041 get_index_code (ad));
3042 new_reg = lra_create_new_reg (GET_MODE (*ad->base), NULL_RTX,
3043 cl, "base");
3044 new_inner = simplify_gen_binary (PLUS, GET_MODE (new_reg), new_reg,
3045 ad->disp_term == NULL
3046 ? const0_rtx
3047 : *ad->disp_term);
3048 if (!valid_address_p (ad->mode, new_inner, ad->as))
3049 return NULL_RTX;
3050 insn = emit_insn (gen_rtx_SET (new_reg, *ad->base));
3051 code = recog_memoized (insn);
3052 if (code < 0)
3054 delete_insns_since (last_insn);
3055 return NULL_RTX;
3058 return new_inner;
3061 /* Make reload base reg + DISP from address AD. Return the new pseudo. */
3062 static rtx
3063 base_plus_disp_to_reg (struct address_info *ad, rtx disp)
3065 enum reg_class cl;
3066 rtx new_reg;
3068 lra_assert (ad->base == ad->base_term);
3069 cl = base_reg_class (ad->mode, ad->as, ad->base_outer_code,
3070 get_index_code (ad));
3071 new_reg = lra_create_new_reg (GET_MODE (*ad->base_term), NULL_RTX,
3072 cl, "base + disp");
3073 lra_emit_add (new_reg, *ad->base_term, disp);
3074 return new_reg;
3077 /* Make reload of index part of address AD. Return the new
3078 pseudo. */
3079 static rtx
3080 index_part_to_reg (struct address_info *ad)
3082 rtx new_reg;
3084 new_reg = lra_create_new_reg (GET_MODE (*ad->index), NULL_RTX,
3085 INDEX_REG_CLASS, "index term");
3086 expand_mult (GET_MODE (*ad->index), *ad->index_term,
3087 GEN_INT (get_index_scale (ad)), new_reg, 1);
3088 return new_reg;
3091 /* Return true if we can add a displacement to address AD, even if that
3092 makes the address invalid. The fix-up code requires any new address
3093 to be the sum of the BASE_TERM, INDEX and DISP_TERM fields. */
3094 static bool
3095 can_add_disp_p (struct address_info *ad)
3097 return (!ad->autoinc_p
3098 && ad->segment == NULL
3099 && ad->base == ad->base_term
3100 && ad->disp == ad->disp_term);
3103 /* Make equiv substitution in address AD. Return true if a substitution
3104 was made. */
3105 static bool
3106 equiv_address_substitution (struct address_info *ad)
3108 rtx base_reg, new_base_reg, index_reg, new_index_reg, *base_term, *index_term;
3109 poly_int64 disp;
3110 HOST_WIDE_INT scale;
3111 bool change_p;
3113 base_term = strip_subreg (ad->base_term);
3114 if (base_term == NULL)
3115 base_reg = new_base_reg = NULL_RTX;
3116 else
3118 base_reg = *base_term;
3119 new_base_reg = get_equiv_with_elimination (base_reg, curr_insn);
3121 index_term = strip_subreg (ad->index_term);
3122 if (index_term == NULL)
3123 index_reg = new_index_reg = NULL_RTX;
3124 else
3126 index_reg = *index_term;
3127 new_index_reg = get_equiv_with_elimination (index_reg, curr_insn);
3129 if (base_reg == new_base_reg && index_reg == new_index_reg)
3130 return false;
3131 disp = 0;
3132 change_p = false;
3133 if (lra_dump_file != NULL)
3135 fprintf (lra_dump_file, "Changing address in insn %d ",
3136 INSN_UID (curr_insn));
3137 dump_value_slim (lra_dump_file, *ad->outer, 1);
3139 if (base_reg != new_base_reg)
3141 poly_int64 offset;
3142 if (REG_P (new_base_reg))
3144 *base_term = new_base_reg;
3145 change_p = true;
3147 else if (GET_CODE (new_base_reg) == PLUS
3148 && REG_P (XEXP (new_base_reg, 0))
3149 && poly_int_rtx_p (XEXP (new_base_reg, 1), &offset)
3150 && can_add_disp_p (ad))
3152 disp += offset;
3153 *base_term = XEXP (new_base_reg, 0);
3154 change_p = true;
3156 if (ad->base_term2 != NULL)
3157 *ad->base_term2 = *ad->base_term;
3159 if (index_reg != new_index_reg)
3161 poly_int64 offset;
3162 if (REG_P (new_index_reg))
3164 *index_term = new_index_reg;
3165 change_p = true;
3167 else if (GET_CODE (new_index_reg) == PLUS
3168 && REG_P (XEXP (new_index_reg, 0))
3169 && poly_int_rtx_p (XEXP (new_index_reg, 1), &offset)
3170 && can_add_disp_p (ad)
3171 && (scale = get_index_scale (ad)))
3173 disp += offset * scale;
3174 *index_term = XEXP (new_index_reg, 0);
3175 change_p = true;
3178 if (maybe_ne (disp, 0))
3180 if (ad->disp != NULL)
3181 *ad->disp = plus_constant (GET_MODE (*ad->inner), *ad->disp, disp);
3182 else
3184 *ad->inner = plus_constant (GET_MODE (*ad->inner), *ad->inner, disp);
3185 update_address (ad);
3187 change_p = true;
3189 if (lra_dump_file != NULL)
3191 if (! change_p)
3192 fprintf (lra_dump_file, " -- no change\n");
3193 else
3195 fprintf (lra_dump_file, " on equiv ");
3196 dump_value_slim (lra_dump_file, *ad->outer, 1);
3197 fprintf (lra_dump_file, "\n");
3200 return change_p;
3203 /* Major function to make reloads for an address in operand NOP or
3204 check its correctness (If CHECK_ONLY_P is true). The supported
3205 cases are:
3207 1) an address that existed before LRA started, at which point it
3208 must have been valid. These addresses are subject to elimination
3209 and may have become invalid due to the elimination offset being out
3210 of range.
3212 2) an address created by forcing a constant to memory
3213 (force_const_to_mem). The initial form of these addresses might
3214 not be valid, and it is this function's job to make them valid.
3216 3) a frame address formed from a register and a (possibly zero)
3217 constant offset. As above, these addresses might not be valid and
3218 this function must make them so.
3220 Add reloads to the lists *BEFORE and *AFTER. We might need to add
3221 reloads to *AFTER because of inc/dec, {pre, post} modify in the
3222 address. Return true for any RTL change.
3224 The function is a helper function which does not produce all
3225 transformations (when CHECK_ONLY_P is false) which can be
3226 necessary. It does just basic steps. To do all necessary
3227 transformations use function process_address. */
3228 static bool
3229 process_address_1 (int nop, bool check_only_p,
3230 rtx_insn **before, rtx_insn **after)
3232 struct address_info ad;
3233 rtx new_reg;
3234 HOST_WIDE_INT scale;
3235 rtx op = *curr_id->operand_loc[nop];
3236 const char *constraint = curr_static_id->operand[nop].constraint;
3237 enum constraint_num cn = lookup_constraint (constraint);
3238 bool change_p = false;
3240 if (MEM_P (op)
3241 && GET_MODE (op) == BLKmode
3242 && GET_CODE (XEXP (op, 0)) == SCRATCH)
3243 return false;
3245 if (insn_extra_address_constraint (cn)
3246 /* When we find an asm operand with an address constraint that
3247 doesn't satisfy address_operand to begin with, we clear
3248 is_address, so that we don't try to make a non-address fit.
3249 If the asm statement got this far, it's because other
3250 constraints are available, and we'll use them, disregarding
3251 the unsatisfiable address ones. */
3252 && curr_static_id->operand[nop].is_address)
3253 decompose_lea_address (&ad, curr_id->operand_loc[nop]);
3254 /* Do not attempt to decompose arbitrary addresses generated by combine
3255 for asm operands with loose constraints, e.g 'X'. */
3256 else if (MEM_P (op)
3257 && !(INSN_CODE (curr_insn) < 0
3258 && get_constraint_type (cn) == CT_FIXED_FORM
3259 && constraint_satisfied_p (op, cn)))
3260 decompose_mem_address (&ad, op);
3261 else if (GET_CODE (op) == SUBREG
3262 && MEM_P (SUBREG_REG (op)))
3263 decompose_mem_address (&ad, SUBREG_REG (op));
3264 else
3265 return false;
3266 /* If INDEX_REG_CLASS is assigned to base_term already and isn't to
3267 index_term, swap them so to avoid assigning INDEX_REG_CLASS to both
3268 when INDEX_REG_CLASS is a single register class. */
3269 if (ad.base_term != NULL
3270 && ad.index_term != NULL
3271 && ira_class_hard_regs_num[INDEX_REG_CLASS] == 1
3272 && REG_P (*ad.base_term)
3273 && REG_P (*ad.index_term)
3274 && in_class_p (*ad.base_term, INDEX_REG_CLASS, NULL)
3275 && ! in_class_p (*ad.index_term, INDEX_REG_CLASS, NULL))
3277 std::swap (ad.base, ad.index);
3278 std::swap (ad.base_term, ad.index_term);
3280 if (! check_only_p)
3281 change_p = equiv_address_substitution (&ad);
3282 if (ad.base_term != NULL
3283 && (process_addr_reg
3284 (ad.base_term, check_only_p, before,
3285 (ad.autoinc_p
3286 && !(REG_P (*ad.base_term)
3287 && find_regno_note (curr_insn, REG_DEAD,
3288 REGNO (*ad.base_term)) != NULL_RTX)
3289 ? after : NULL),
3290 base_reg_class (ad.mode, ad.as, ad.base_outer_code,
3291 get_index_code (&ad)))))
3293 change_p = true;
3294 if (ad.base_term2 != NULL)
3295 *ad.base_term2 = *ad.base_term;
3297 if (ad.index_term != NULL
3298 && process_addr_reg (ad.index_term, check_only_p,
3299 before, NULL, INDEX_REG_CLASS))
3300 change_p = true;
3302 /* Target hooks sometimes don't treat extra-constraint addresses as
3303 legitimate address_operands, so handle them specially. */
3304 if (insn_extra_address_constraint (cn)
3305 && satisfies_address_constraint_p (&ad, cn))
3306 return change_p;
3308 if (check_only_p)
3309 return change_p;
3311 /* There are three cases where the shape of *AD.INNER may now be invalid:
3313 1) the original address was valid, but either elimination or
3314 equiv_address_substitution was applied and that made
3315 the address invalid.
3317 2) the address is an invalid symbolic address created by
3318 force_const_to_mem.
3320 3) the address is a frame address with an invalid offset.
3322 4) the address is a frame address with an invalid base.
3324 All these cases involve a non-autoinc address, so there is no
3325 point revalidating other types. */
3326 if (ad.autoinc_p || valid_address_p (&ad))
3327 return change_p;
3329 /* Any index existed before LRA started, so we can assume that the
3330 presence and shape of the index is valid. */
3331 push_to_sequence (*before);
3332 lra_assert (ad.disp == ad.disp_term);
3333 if (ad.base == NULL)
3335 if (ad.index == NULL)
3337 rtx_insn *insn;
3338 rtx_insn *last = get_last_insn ();
3339 int code = -1;
3340 enum reg_class cl = base_reg_class (ad.mode, ad.as,
3341 SCRATCH, SCRATCH);
3342 rtx addr = *ad.inner;
3344 new_reg = lra_create_new_reg (Pmode, NULL_RTX, cl, "addr");
3345 if (HAVE_lo_sum)
3347 /* addr => lo_sum (new_base, addr), case (2) above. */
3348 insn = emit_insn (gen_rtx_SET
3349 (new_reg,
3350 gen_rtx_HIGH (Pmode, copy_rtx (addr))));
3351 code = recog_memoized (insn);
3352 if (code >= 0)
3354 *ad.inner = gen_rtx_LO_SUM (Pmode, new_reg, addr);
3355 if (! valid_address_p (ad.mode, *ad.outer, ad.as))
3357 /* Try to put lo_sum into register. */
3358 insn = emit_insn (gen_rtx_SET
3359 (new_reg,
3360 gen_rtx_LO_SUM (Pmode, new_reg, addr)));
3361 code = recog_memoized (insn);
3362 if (code >= 0)
3364 *ad.inner = new_reg;
3365 if (! valid_address_p (ad.mode, *ad.outer, ad.as))
3367 *ad.inner = addr;
3368 code = -1;
3374 if (code < 0)
3375 delete_insns_since (last);
3378 if (code < 0)
3380 /* addr => new_base, case (2) above. */
3381 lra_emit_move (new_reg, addr);
3383 for (insn = last == NULL_RTX ? get_insns () : NEXT_INSN (last);
3384 insn != NULL_RTX;
3385 insn = NEXT_INSN (insn))
3386 if (recog_memoized (insn) < 0)
3387 break;
3388 if (insn != NULL_RTX)
3390 /* Do nothing if we cannot generate right insns.
3391 This is analogous to reload pass behavior. */
3392 delete_insns_since (last);
3393 end_sequence ();
3394 return false;
3396 *ad.inner = new_reg;
3399 else
3401 /* index * scale + disp => new base + index * scale,
3402 case (1) above. */
3403 enum reg_class cl = base_reg_class (ad.mode, ad.as, PLUS,
3404 GET_CODE (*ad.index));
3406 lra_assert (INDEX_REG_CLASS != NO_REGS);
3407 new_reg = lra_create_new_reg (Pmode, NULL_RTX, cl, "disp");
3408 lra_emit_move (new_reg, *ad.disp);
3409 *ad.inner = simplify_gen_binary (PLUS, GET_MODE (new_reg),
3410 new_reg, *ad.index);
3413 else if (ad.index == NULL)
3415 int regno;
3416 enum reg_class cl;
3417 rtx set;
3418 rtx_insn *insns, *last_insn;
3419 /* Try to reload base into register only if the base is invalid
3420 for the address but with valid offset, case (4) above. */
3421 start_sequence ();
3422 new_reg = base_to_reg (&ad);
3424 /* base + disp => new base, cases (1) and (3) above. */
3425 /* Another option would be to reload the displacement into an
3426 index register. However, postreload has code to optimize
3427 address reloads that have the same base and different
3428 displacements, so reloading into an index register would
3429 not necessarily be a win. */
3430 if (new_reg == NULL_RTX)
3432 /* See if the target can split the displacement into a
3433 legitimate new displacement from a local anchor. */
3434 gcc_assert (ad.disp == ad.disp_term);
3435 poly_int64 orig_offset;
3436 rtx offset1, offset2;
3437 if (poly_int_rtx_p (*ad.disp, &orig_offset)
3438 && targetm.legitimize_address_displacement (&offset1, &offset2,
3439 orig_offset,
3440 ad.mode))
3442 new_reg = base_plus_disp_to_reg (&ad, offset1);
3443 new_reg = gen_rtx_PLUS (GET_MODE (new_reg), new_reg, offset2);
3445 else
3446 new_reg = base_plus_disp_to_reg (&ad, *ad.disp);
3448 insns = get_insns ();
3449 last_insn = get_last_insn ();
3450 /* If we generated at least two insns, try last insn source as
3451 an address. If we succeed, we generate one less insn. */
3452 if (REG_P (new_reg)
3453 && last_insn != insns
3454 && (set = single_set (last_insn)) != NULL_RTX
3455 && GET_CODE (SET_SRC (set)) == PLUS
3456 && REG_P (XEXP (SET_SRC (set), 0))
3457 && CONSTANT_P (XEXP (SET_SRC (set), 1)))
3459 *ad.inner = SET_SRC (set);
3460 if (valid_address_p (ad.mode, *ad.outer, ad.as))
3462 *ad.base_term = XEXP (SET_SRC (set), 0);
3463 *ad.disp_term = XEXP (SET_SRC (set), 1);
3464 cl = base_reg_class (ad.mode, ad.as, ad.base_outer_code,
3465 get_index_code (&ad));
3466 regno = REGNO (*ad.base_term);
3467 if (regno >= FIRST_PSEUDO_REGISTER
3468 && cl != lra_get_allocno_class (regno))
3469 lra_change_class (regno, cl, " Change to", true);
3470 new_reg = SET_SRC (set);
3471 delete_insns_since (PREV_INSN (last_insn));
3474 end_sequence ();
3475 emit_insn (insns);
3476 *ad.inner = new_reg;
3478 else if (ad.disp_term != NULL)
3480 /* base + scale * index + disp => new base + scale * index,
3481 case (1) above. */
3482 gcc_assert (ad.disp == ad.disp_term);
3483 new_reg = base_plus_disp_to_reg (&ad, *ad.disp);
3484 *ad.inner = simplify_gen_binary (PLUS, GET_MODE (new_reg),
3485 new_reg, *ad.index);
3487 else if ((scale = get_index_scale (&ad)) == 1)
3489 /* The last transformation to one reg will be made in
3490 curr_insn_transform function. */
3491 end_sequence ();
3492 return false;
3494 else if (scale != 0)
3496 /* base + scale * index => base + new_reg,
3497 case (1) above.
3498 Index part of address may become invalid. For example, we
3499 changed pseudo on the equivalent memory and a subreg of the
3500 pseudo onto the memory of different mode for which the scale is
3501 prohibitted. */
3502 new_reg = index_part_to_reg (&ad);
3503 *ad.inner = simplify_gen_binary (PLUS, GET_MODE (new_reg),
3504 *ad.base_term, new_reg);
3506 else
3508 enum reg_class cl = base_reg_class (ad.mode, ad.as,
3509 SCRATCH, SCRATCH);
3510 rtx addr = *ad.inner;
3512 new_reg = lra_create_new_reg (Pmode, NULL_RTX, cl, "addr");
3513 /* addr => new_base. */
3514 lra_emit_move (new_reg, addr);
3515 *ad.inner = new_reg;
3517 *before = get_insns ();
3518 end_sequence ();
3519 return true;
3522 /* If CHECK_ONLY_P is false, do address reloads until it is necessary.
3523 Use process_address_1 as a helper function. Return true for any
3524 RTL changes.
3526 If CHECK_ONLY_P is true, just check address correctness. Return
3527 false if the address correct. */
3528 static bool
3529 process_address (int nop, bool check_only_p,
3530 rtx_insn **before, rtx_insn **after)
3532 bool res = false;
3534 while (process_address_1 (nop, check_only_p, before, after))
3536 if (check_only_p)
3537 return true;
3538 res = true;
3540 return res;
3543 /* Emit insns to reload VALUE into a new register. VALUE is an
3544 auto-increment or auto-decrement RTX whose operand is a register or
3545 memory location; so reloading involves incrementing that location.
3546 IN is either identical to VALUE, or some cheaper place to reload
3547 value being incremented/decremented from.
3549 INC_AMOUNT is the number to increment or decrement by (always
3550 positive and ignored for POST_MODIFY/PRE_MODIFY).
3552 Return pseudo containing the result. */
3553 static rtx
3554 emit_inc (enum reg_class new_rclass, rtx in, rtx value, poly_int64 inc_amount)
3556 /* REG or MEM to be copied and incremented. */
3557 rtx incloc = XEXP (value, 0);
3558 /* Nonzero if increment after copying. */
3559 int post = (GET_CODE (value) == POST_DEC || GET_CODE (value) == POST_INC
3560 || GET_CODE (value) == POST_MODIFY);
3561 rtx_insn *last;
3562 rtx inc;
3563 rtx_insn *add_insn;
3564 int code;
3565 rtx real_in = in == value ? incloc : in;
3566 rtx result;
3567 bool plus_p = true;
3569 if (GET_CODE (value) == PRE_MODIFY || GET_CODE (value) == POST_MODIFY)
3571 lra_assert (GET_CODE (XEXP (value, 1)) == PLUS
3572 || GET_CODE (XEXP (value, 1)) == MINUS);
3573 lra_assert (rtx_equal_p (XEXP (XEXP (value, 1), 0), XEXP (value, 0)));
3574 plus_p = GET_CODE (XEXP (value, 1)) == PLUS;
3575 inc = XEXP (XEXP (value, 1), 1);
3577 else
3579 if (GET_CODE (value) == PRE_DEC || GET_CODE (value) == POST_DEC)
3580 inc_amount = -inc_amount;
3582 inc = gen_int_mode (inc_amount, GET_MODE (value));
3585 if (! post && REG_P (incloc))
3586 result = incloc;
3587 else
3588 result = lra_create_new_reg (GET_MODE (value), value, new_rclass,
3589 "INC/DEC result");
3591 if (real_in != result)
3593 /* First copy the location to the result register. */
3594 lra_assert (REG_P (result));
3595 emit_insn (gen_move_insn (result, real_in));
3598 /* We suppose that there are insns to add/sub with the constant
3599 increment permitted in {PRE/POST)_{DEC/INC/MODIFY}. At least the
3600 old reload worked with this assumption. If the assumption
3601 becomes wrong, we should use approach in function
3602 base_plus_disp_to_reg. */
3603 if (in == value)
3605 /* See if we can directly increment INCLOC. */
3606 last = get_last_insn ();
3607 add_insn = emit_insn (plus_p
3608 ? gen_add2_insn (incloc, inc)
3609 : gen_sub2_insn (incloc, inc));
3611 code = recog_memoized (add_insn);
3612 if (code >= 0)
3614 if (! post && result != incloc)
3615 emit_insn (gen_move_insn (result, incloc));
3616 return result;
3618 delete_insns_since (last);
3621 /* If couldn't do the increment directly, must increment in RESULT.
3622 The way we do this depends on whether this is pre- or
3623 post-increment. For pre-increment, copy INCLOC to the reload
3624 register, increment it there, then save back. */
3625 if (! post)
3627 if (real_in != result)
3628 emit_insn (gen_move_insn (result, real_in));
3629 if (plus_p)
3630 emit_insn (gen_add2_insn (result, inc));
3631 else
3632 emit_insn (gen_sub2_insn (result, inc));
3633 if (result != incloc)
3634 emit_insn (gen_move_insn (incloc, result));
3636 else
3638 /* Post-increment.
3640 Because this might be a jump insn or a compare, and because
3641 RESULT may not be available after the insn in an input
3642 reload, we must do the incrementing before the insn being
3643 reloaded for.
3645 We have already copied IN to RESULT. Increment the copy in
3646 RESULT, save that back, then decrement RESULT so it has
3647 the original value. */
3648 if (plus_p)
3649 emit_insn (gen_add2_insn (result, inc));
3650 else
3651 emit_insn (gen_sub2_insn (result, inc));
3652 emit_insn (gen_move_insn (incloc, result));
3653 /* Restore non-modified value for the result. We prefer this
3654 way because it does not require an additional hard
3655 register. */
3656 if (plus_p)
3658 poly_int64 offset;
3659 if (poly_int_rtx_p (inc, &offset))
3660 emit_insn (gen_add2_insn (result,
3661 gen_int_mode (-offset,
3662 GET_MODE (result))));
3663 else
3664 emit_insn (gen_sub2_insn (result, inc));
3666 else
3667 emit_insn (gen_add2_insn (result, inc));
3669 return result;
3672 /* Return true if the current move insn does not need processing as we
3673 already know that it satisfies its constraints. */
3674 static bool
3675 simple_move_p (void)
3677 rtx dest, src;
3678 enum reg_class dclass, sclass;
3680 lra_assert (curr_insn_set != NULL_RTX);
3681 dest = SET_DEST (curr_insn_set);
3682 src = SET_SRC (curr_insn_set);
3684 /* If the instruction has multiple sets we need to process it even if it
3685 is single_set. This can happen if one or more of the SETs are dead.
3686 See PR73650. */
3687 if (multiple_sets (curr_insn))
3688 return false;
3690 return ((dclass = get_op_class (dest)) != NO_REGS
3691 && (sclass = get_op_class (src)) != NO_REGS
3692 /* The backend guarantees that register moves of cost 2
3693 never need reloads. */
3694 && targetm.register_move_cost (GET_MODE (src), sclass, dclass) == 2);
3697 /* Swap operands NOP and NOP + 1. */
3698 static inline void
3699 swap_operands (int nop)
3701 std::swap (curr_operand_mode[nop], curr_operand_mode[nop + 1]);
3702 std::swap (original_subreg_reg_mode[nop], original_subreg_reg_mode[nop + 1]);
3703 std::swap (*curr_id->operand_loc[nop], *curr_id->operand_loc[nop + 1]);
3704 std::swap (equiv_substition_p[nop], equiv_substition_p[nop + 1]);
3705 /* Swap the duplicates too. */
3706 lra_update_dup (curr_id, nop);
3707 lra_update_dup (curr_id, nop + 1);
3710 /* Main entry point of the constraint code: search the body of the
3711 current insn to choose the best alternative. It is mimicking insn
3712 alternative cost calculation model of former reload pass. That is
3713 because machine descriptions were written to use this model. This
3714 model can be changed in future. Make commutative operand exchange
3715 if it is chosen.
3717 if CHECK_ONLY_P is false, do RTL changes to satisfy the
3718 constraints. Return true if any change happened during function
3719 call.
3721 If CHECK_ONLY_P is true then don't do any transformation. Just
3722 check that the insn satisfies all constraints. If the insn does
3723 not satisfy any constraint, return true. */
3724 static bool
3725 curr_insn_transform (bool check_only_p)
3727 int i, j, k;
3728 int n_operands;
3729 int n_alternatives;
3730 int n_outputs;
3731 int commutative;
3732 signed char goal_alt_matched[MAX_RECOG_OPERANDS][MAX_RECOG_OPERANDS];
3733 signed char match_inputs[MAX_RECOG_OPERANDS + 1];
3734 signed char outputs[MAX_RECOG_OPERANDS + 1];
3735 rtx_insn *before, *after;
3736 bool alt_p = false;
3737 /* Flag that the insn has been changed through a transformation. */
3738 bool change_p;
3739 bool sec_mem_p;
3740 bool use_sec_mem_p;
3741 int max_regno_before;
3742 int reused_alternative_num;
3744 curr_insn_set = single_set (curr_insn);
3745 if (curr_insn_set != NULL_RTX && simple_move_p ())
3747 /* We assume that the corresponding insn alternative has no
3748 earlier clobbers. If it is not the case, don't define move
3749 cost equal to 2 for the corresponding register classes. */
3750 lra_set_used_insn_alternative (curr_insn, LRA_NON_CLOBBERED_ALT);
3751 return false;
3754 no_input_reloads_p = no_output_reloads_p = false;
3755 goal_alt_number = -1;
3756 change_p = sec_mem_p = false;
3757 /* JUMP_INSNs and CALL_INSNs are not allowed to have any output
3758 reloads; neither are insns that SET cc0. Insns that use CC0 are
3759 not allowed to have any input reloads. */
3760 if (JUMP_P (curr_insn) || CALL_P (curr_insn))
3761 no_output_reloads_p = true;
3763 if (HAVE_cc0 && reg_referenced_p (cc0_rtx, PATTERN (curr_insn)))
3764 no_input_reloads_p = true;
3765 if (HAVE_cc0 && reg_set_p (cc0_rtx, PATTERN (curr_insn)))
3766 no_output_reloads_p = true;
3768 n_operands = curr_static_id->n_operands;
3769 n_alternatives = curr_static_id->n_alternatives;
3771 /* Just return "no reloads" if insn has no operands with
3772 constraints. */
3773 if (n_operands == 0 || n_alternatives == 0)
3774 return false;
3776 max_regno_before = max_reg_num ();
3778 for (i = 0; i < n_operands; i++)
3780 goal_alt_matched[i][0] = -1;
3781 goal_alt_matches[i] = -1;
3784 commutative = curr_static_id->commutative;
3786 /* Now see what we need for pseudos that didn't get hard regs or got
3787 the wrong kind of hard reg. For this, we must consider all the
3788 operands together against the register constraints. */
3790 best_losers = best_overall = INT_MAX;
3791 best_reload_sum = 0;
3793 curr_swapped = false;
3794 goal_alt_swapped = false;
3796 if (! check_only_p)
3797 /* Make equivalence substitution and memory subreg elimination
3798 before address processing because an address legitimacy can
3799 depend on memory mode. */
3800 for (i = 0; i < n_operands; i++)
3802 rtx op, subst, old;
3803 bool op_change_p = false;
3805 if (curr_static_id->operand[i].is_operator)
3806 continue;
3808 old = op = *curr_id->operand_loc[i];
3809 if (GET_CODE (old) == SUBREG)
3810 old = SUBREG_REG (old);
3811 subst = get_equiv_with_elimination (old, curr_insn);
3812 original_subreg_reg_mode[i] = VOIDmode;
3813 equiv_substition_p[i] = false;
3814 if (subst != old)
3816 equiv_substition_p[i] = true;
3817 subst = copy_rtx (subst);
3818 lra_assert (REG_P (old));
3819 if (GET_CODE (op) != SUBREG)
3820 *curr_id->operand_loc[i] = subst;
3821 else
3823 SUBREG_REG (op) = subst;
3824 if (GET_MODE (subst) == VOIDmode)
3825 original_subreg_reg_mode[i] = GET_MODE (old);
3827 if (lra_dump_file != NULL)
3829 fprintf (lra_dump_file,
3830 "Changing pseudo %d in operand %i of insn %u on equiv ",
3831 REGNO (old), i, INSN_UID (curr_insn));
3832 dump_value_slim (lra_dump_file, subst, 1);
3833 fprintf (lra_dump_file, "\n");
3835 op_change_p = change_p = true;
3837 if (simplify_operand_subreg (i, GET_MODE (old)) || op_change_p)
3839 change_p = true;
3840 lra_update_dup (curr_id, i);
3844 /* Reload address registers and displacements. We do it before
3845 finding an alternative because of memory constraints. */
3846 before = after = NULL;
3847 for (i = 0; i < n_operands; i++)
3848 if (! curr_static_id->operand[i].is_operator
3849 && process_address (i, check_only_p, &before, &after))
3851 if (check_only_p)
3852 return true;
3853 change_p = true;
3854 lra_update_dup (curr_id, i);
3857 if (change_p)
3858 /* If we've changed the instruction then any alternative that
3859 we chose previously may no longer be valid. */
3860 lra_set_used_insn_alternative (curr_insn, LRA_UNKNOWN_ALT);
3862 if (! check_only_p && curr_insn_set != NULL_RTX
3863 && check_and_process_move (&change_p, &sec_mem_p))
3864 return change_p;
3866 try_swapped:
3868 reused_alternative_num = check_only_p ? LRA_UNKNOWN_ALT : curr_id->used_insn_alternative;
3869 if (lra_dump_file != NULL && reused_alternative_num >= 0)
3870 fprintf (lra_dump_file, "Reusing alternative %d for insn #%u\n",
3871 reused_alternative_num, INSN_UID (curr_insn));
3873 if (process_alt_operands (reused_alternative_num))
3874 alt_p = true;
3876 if (check_only_p)
3877 return ! alt_p || best_losers != 0;
3879 /* If insn is commutative (it's safe to exchange a certain pair of
3880 operands) then we need to try each alternative twice, the second
3881 time matching those two operands as if we had exchanged them. To
3882 do this, really exchange them in operands.
3884 If we have just tried the alternatives the second time, return
3885 operands to normal and drop through. */
3887 if (reused_alternative_num < 0 && commutative >= 0)
3889 curr_swapped = !curr_swapped;
3890 if (curr_swapped)
3892 swap_operands (commutative);
3893 goto try_swapped;
3895 else
3896 swap_operands (commutative);
3899 if (! alt_p && ! sec_mem_p)
3901 /* No alternative works with reloads?? */
3902 if (INSN_CODE (curr_insn) >= 0)
3903 fatal_insn ("unable to generate reloads for:", curr_insn);
3904 error_for_asm (curr_insn,
3905 "inconsistent operand constraints in an %<asm%>");
3906 /* Avoid further trouble with this insn. Don't generate use
3907 pattern here as we could use the insn SP offset. */
3908 lra_set_insn_deleted (curr_insn);
3909 return true;
3912 /* If the best alternative is with operands 1 and 2 swapped, swap
3913 them. Update the operand numbers of any reloads already
3914 pushed. */
3916 if (goal_alt_swapped)
3918 if (lra_dump_file != NULL)
3919 fprintf (lra_dump_file, " Commutative operand exchange in insn %u\n",
3920 INSN_UID (curr_insn));
3922 /* Swap the duplicates too. */
3923 swap_operands (commutative);
3924 change_p = true;
3927 /* Some targets' TARGET_SECONDARY_MEMORY_NEEDED (e.g. x86) are defined
3928 too conservatively. So we use the secondary memory only if there
3929 is no any alternative without reloads. */
3930 use_sec_mem_p = false;
3931 if (! alt_p)
3932 use_sec_mem_p = true;
3933 else if (sec_mem_p)
3935 for (i = 0; i < n_operands; i++)
3936 if (! goal_alt_win[i] && ! goal_alt_match_win[i])
3937 break;
3938 use_sec_mem_p = i < n_operands;
3941 if (use_sec_mem_p)
3943 int in = -1, out = -1;
3944 rtx new_reg, src, dest, rld;
3945 machine_mode sec_mode, rld_mode;
3947 lra_assert (curr_insn_set != NULL_RTX && sec_mem_p);
3948 dest = SET_DEST (curr_insn_set);
3949 src = SET_SRC (curr_insn_set);
3950 for (i = 0; i < n_operands; i++)
3951 if (*curr_id->operand_loc[i] == dest)
3952 out = i;
3953 else if (*curr_id->operand_loc[i] == src)
3954 in = i;
3955 for (i = 0; i < curr_static_id->n_dups; i++)
3956 if (out < 0 && *curr_id->dup_loc[i] == dest)
3957 out = curr_static_id->dup_num[i];
3958 else if (in < 0 && *curr_id->dup_loc[i] == src)
3959 in = curr_static_id->dup_num[i];
3960 lra_assert (out >= 0 && in >= 0
3961 && curr_static_id->operand[out].type == OP_OUT
3962 && curr_static_id->operand[in].type == OP_IN);
3963 rld = partial_subreg_p (GET_MODE (src), GET_MODE (dest)) ? src : dest;
3964 rld_mode = GET_MODE (rld);
3965 sec_mode = targetm.secondary_memory_needed_mode (rld_mode);
3966 new_reg = lra_create_new_reg (sec_mode, NULL_RTX,
3967 NO_REGS, "secondary");
3968 /* If the mode is changed, it should be wider. */
3969 lra_assert (!partial_subreg_p (sec_mode, rld_mode));
3970 if (sec_mode != rld_mode)
3972 /* If the target says specifically to use another mode for
3973 secondary memory moves we can not reuse the original
3974 insn. */
3975 after = emit_spill_move (false, new_reg, dest);
3976 lra_process_new_insns (curr_insn, NULL, after,
3977 "Inserting the sec. move");
3978 /* We may have non null BEFORE here (e.g. after address
3979 processing. */
3980 push_to_sequence (before);
3981 before = emit_spill_move (true, new_reg, src);
3982 emit_insn (before);
3983 before = get_insns ();
3984 end_sequence ();
3985 lra_process_new_insns (curr_insn, before, NULL, "Changing on");
3986 lra_set_insn_deleted (curr_insn);
3988 else if (dest == rld)
3990 *curr_id->operand_loc[out] = new_reg;
3991 lra_update_dup (curr_id, out);
3992 after = emit_spill_move (false, new_reg, dest);
3993 lra_process_new_insns (curr_insn, NULL, after,
3994 "Inserting the sec. move");
3996 else
3998 *curr_id->operand_loc[in] = new_reg;
3999 lra_update_dup (curr_id, in);
4000 /* See comments above. */
4001 push_to_sequence (before);
4002 before = emit_spill_move (true, new_reg, src);
4003 emit_insn (before);
4004 before = get_insns ();
4005 end_sequence ();
4006 lra_process_new_insns (curr_insn, before, NULL,
4007 "Inserting the sec. move");
4009 lra_update_insn_regno_info (curr_insn);
4010 return true;
4013 lra_assert (goal_alt_number >= 0);
4014 lra_set_used_insn_alternative (curr_insn, goal_alt_number);
4016 if (lra_dump_file != NULL)
4018 const char *p;
4020 fprintf (lra_dump_file, " Choosing alt %d in insn %u:",
4021 goal_alt_number, INSN_UID (curr_insn));
4022 for (i = 0; i < n_operands; i++)
4024 p = (curr_static_id->operand_alternative
4025 [goal_alt_number * n_operands + i].constraint);
4026 if (*p == '\0')
4027 continue;
4028 fprintf (lra_dump_file, " (%d) ", i);
4029 for (; *p != '\0' && *p != ',' && *p != '#'; p++)
4030 fputc (*p, lra_dump_file);
4032 if (INSN_CODE (curr_insn) >= 0
4033 && (p = get_insn_name (INSN_CODE (curr_insn))) != NULL)
4034 fprintf (lra_dump_file, " {%s}", p);
4035 if (maybe_ne (curr_id->sp_offset, 0))
4037 fprintf (lra_dump_file, " (sp_off=");
4038 print_dec (curr_id->sp_offset, lra_dump_file);
4039 fprintf (lra_dump_file, ")");
4041 fprintf (lra_dump_file, "\n");
4044 /* Right now, for any pair of operands I and J that are required to
4045 match, with J < I, goal_alt_matches[I] is J. Add I to
4046 goal_alt_matched[J]. */
4048 for (i = 0; i < n_operands; i++)
4049 if ((j = goal_alt_matches[i]) >= 0)
4051 for (k = 0; goal_alt_matched[j][k] >= 0; k++)
4053 /* We allow matching one output operand and several input
4054 operands. */
4055 lra_assert (k == 0
4056 || (curr_static_id->operand[j].type == OP_OUT
4057 && curr_static_id->operand[i].type == OP_IN
4058 && (curr_static_id->operand
4059 [goal_alt_matched[j][0]].type == OP_IN)));
4060 goal_alt_matched[j][k] = i;
4061 goal_alt_matched[j][k + 1] = -1;
4064 for (i = 0; i < n_operands; i++)
4065 goal_alt_win[i] |= goal_alt_match_win[i];
4067 /* Any constants that aren't allowed and can't be reloaded into
4068 registers are here changed into memory references. */
4069 for (i = 0; i < n_operands; i++)
4070 if (goal_alt_win[i])
4072 int regno;
4073 enum reg_class new_class;
4074 rtx reg = *curr_id->operand_loc[i];
4076 if (GET_CODE (reg) == SUBREG)
4077 reg = SUBREG_REG (reg);
4079 if (REG_P (reg) && (regno = REGNO (reg)) >= FIRST_PSEUDO_REGISTER)
4081 bool ok_p = in_class_p (reg, goal_alt[i], &new_class);
4083 if (new_class != NO_REGS && get_reg_class (regno) != new_class)
4085 lra_assert (ok_p);
4086 lra_change_class (regno, new_class, " Change to", true);
4090 else
4092 const char *constraint;
4093 char c;
4094 rtx op = *curr_id->operand_loc[i];
4095 rtx subreg = NULL_RTX;
4096 machine_mode mode = curr_operand_mode[i];
4098 if (GET_CODE (op) == SUBREG)
4100 subreg = op;
4101 op = SUBREG_REG (op);
4102 mode = GET_MODE (op);
4105 if (CONST_POOL_OK_P (mode, op)
4106 && ((targetm.preferred_reload_class
4107 (op, (enum reg_class) goal_alt[i]) == NO_REGS)
4108 || no_input_reloads_p))
4110 rtx tem = force_const_mem (mode, op);
4112 change_p = true;
4113 if (subreg != NULL_RTX)
4114 tem = gen_rtx_SUBREG (mode, tem, SUBREG_BYTE (subreg));
4116 *curr_id->operand_loc[i] = tem;
4117 lra_update_dup (curr_id, i);
4118 process_address (i, false, &before, &after);
4120 /* If the alternative accepts constant pool refs directly
4121 there will be no reload needed at all. */
4122 if (subreg != NULL_RTX)
4123 continue;
4124 /* Skip alternatives before the one requested. */
4125 constraint = (curr_static_id->operand_alternative
4126 [goal_alt_number * n_operands + i].constraint);
4127 for (;
4128 (c = *constraint) && c != ',' && c != '#';
4129 constraint += CONSTRAINT_LEN (c, constraint))
4131 enum constraint_num cn = lookup_constraint (constraint);
4132 if ((insn_extra_memory_constraint (cn)
4133 || insn_extra_special_memory_constraint (cn))
4134 && satisfies_memory_constraint_p (tem, cn))
4135 break;
4137 if (c == '\0' || c == ',' || c == '#')
4138 continue;
4140 goal_alt_win[i] = true;
4144 n_outputs = 0;
4145 outputs[0] = -1;
4146 for (i = 0; i < n_operands; i++)
4148 int regno;
4149 bool optional_p = false;
4150 rtx old, new_reg;
4151 rtx op = *curr_id->operand_loc[i];
4153 if (goal_alt_win[i])
4155 if (goal_alt[i] == NO_REGS
4156 && REG_P (op)
4157 /* When we assign NO_REGS it means that we will not
4158 assign a hard register to the scratch pseudo by
4159 assigment pass and the scratch pseudo will be
4160 spilled. Spilled scratch pseudos are transformed
4161 back to scratches at the LRA end. */
4162 && lra_former_scratch_operand_p (curr_insn, i)
4163 && lra_former_scratch_p (REGNO (op)))
4165 int regno = REGNO (op);
4166 lra_change_class (regno, NO_REGS, " Change to", true);
4167 if (lra_get_regno_hard_regno (regno) >= 0)
4168 /* We don't have to mark all insn affected by the
4169 spilled pseudo as there is only one such insn, the
4170 current one. */
4171 reg_renumber[regno] = -1;
4172 lra_assert (bitmap_single_bit_set_p
4173 (&lra_reg_info[REGNO (op)].insn_bitmap));
4175 /* We can do an optional reload. If the pseudo got a hard
4176 reg, we might improve the code through inheritance. If
4177 it does not get a hard register we coalesce memory/memory
4178 moves later. Ignore move insns to avoid cycling. */
4179 if (! lra_simple_p
4180 && lra_undo_inheritance_iter < LRA_MAX_INHERITANCE_PASSES
4181 && goal_alt[i] != NO_REGS && REG_P (op)
4182 && (regno = REGNO (op)) >= FIRST_PSEUDO_REGISTER
4183 && regno < new_regno_start
4184 && ! lra_former_scratch_p (regno)
4185 && reg_renumber[regno] < 0
4186 /* Check that the optional reload pseudo will be able to
4187 hold given mode value. */
4188 && ! (prohibited_class_reg_set_mode_p
4189 (goal_alt[i], reg_class_contents[goal_alt[i]],
4190 PSEUDO_REGNO_MODE (regno)))
4191 && (curr_insn_set == NULL_RTX
4192 || !((REG_P (SET_SRC (curr_insn_set))
4193 || MEM_P (SET_SRC (curr_insn_set))
4194 || GET_CODE (SET_SRC (curr_insn_set)) == SUBREG)
4195 && (REG_P (SET_DEST (curr_insn_set))
4196 || MEM_P (SET_DEST (curr_insn_set))
4197 || GET_CODE (SET_DEST (curr_insn_set)) == SUBREG))))
4198 optional_p = true;
4199 else
4200 continue;
4203 /* Operands that match previous ones have already been handled. */
4204 if (goal_alt_matches[i] >= 0)
4205 continue;
4207 /* We should not have an operand with a non-offsettable address
4208 appearing where an offsettable address will do. It also may
4209 be a case when the address should be special in other words
4210 not a general one (e.g. it needs no index reg). */
4211 if (goal_alt_matched[i][0] == -1 && goal_alt_offmemok[i] && MEM_P (op))
4213 enum reg_class rclass;
4214 rtx *loc = &XEXP (op, 0);
4215 enum rtx_code code = GET_CODE (*loc);
4217 push_to_sequence (before);
4218 rclass = base_reg_class (GET_MODE (op), MEM_ADDR_SPACE (op),
4219 MEM, SCRATCH);
4220 if (GET_RTX_CLASS (code) == RTX_AUTOINC)
4221 new_reg = emit_inc (rclass, *loc, *loc,
4222 /* This value does not matter for MODIFY. */
4223 GET_MODE_SIZE (GET_MODE (op)));
4224 else if (get_reload_reg (OP_IN, Pmode, *loc, rclass, FALSE,
4225 "offsetable address", &new_reg))
4227 rtx addr = *loc;
4228 enum rtx_code code = GET_CODE (addr);
4230 if (code == AND && CONST_INT_P (XEXP (addr, 1)))
4231 /* (and ... (const_int -X)) is used to align to X bytes. */
4232 addr = XEXP (*loc, 0);
4233 lra_emit_move (new_reg, addr);
4234 if (addr != *loc)
4235 emit_move_insn (new_reg, gen_rtx_AND (GET_MODE (new_reg), new_reg, XEXP (*loc, 1)));
4237 before = get_insns ();
4238 end_sequence ();
4239 *loc = new_reg;
4240 lra_update_dup (curr_id, i);
4242 else if (goal_alt_matched[i][0] == -1)
4244 machine_mode mode;
4245 rtx reg, *loc;
4246 int hard_regno;
4247 enum op_type type = curr_static_id->operand[i].type;
4249 loc = curr_id->operand_loc[i];
4250 mode = curr_operand_mode[i];
4251 if (GET_CODE (*loc) == SUBREG)
4253 reg = SUBREG_REG (*loc);
4254 poly_int64 byte = SUBREG_BYTE (*loc);
4255 if (REG_P (reg)
4256 /* Strict_low_part requires reloading the register and not
4257 just the subreg. Likewise for a strict subreg no wider
4258 than a word for WORD_REGISTER_OPERATIONS targets. */
4259 && (curr_static_id->operand[i].strict_low
4260 || (!paradoxical_subreg_p (mode, GET_MODE (reg))
4261 && (hard_regno
4262 = get_try_hard_regno (REGNO (reg))) >= 0
4263 && (simplify_subreg_regno
4264 (hard_regno,
4265 GET_MODE (reg), byte, mode) < 0)
4266 && (goal_alt[i] == NO_REGS
4267 || (simplify_subreg_regno
4268 (ira_class_hard_regs[goal_alt[i]][0],
4269 GET_MODE (reg), byte, mode) >= 0)))
4270 || (partial_subreg_p (mode, GET_MODE (reg))
4271 && known_le (GET_MODE_SIZE (GET_MODE (reg)),
4272 UNITS_PER_WORD)
4273 && WORD_REGISTER_OPERATIONS)))
4275 /* An OP_INOUT is required when reloading a subreg of a
4276 mode wider than a word to ensure that data beyond the
4277 word being reloaded is preserved. Also automatically
4278 ensure that strict_low_part reloads are made into
4279 OP_INOUT which should already be true from the backend
4280 constraints. */
4281 if (type == OP_OUT
4282 && (curr_static_id->operand[i].strict_low
4283 || read_modify_subreg_p (*loc)))
4284 type = OP_INOUT;
4285 loc = &SUBREG_REG (*loc);
4286 mode = GET_MODE (*loc);
4289 old = *loc;
4290 if (get_reload_reg (type, mode, old, goal_alt[i],
4291 loc != curr_id->operand_loc[i], "", &new_reg)
4292 && type != OP_OUT)
4294 push_to_sequence (before);
4295 lra_emit_move (new_reg, old);
4296 before = get_insns ();
4297 end_sequence ();
4299 *loc = new_reg;
4300 if (type != OP_IN
4301 && find_reg_note (curr_insn, REG_UNUSED, old) == NULL_RTX)
4303 start_sequence ();
4304 lra_emit_move (type == OP_INOUT ? copy_rtx (old) : old, new_reg);
4305 emit_insn (after);
4306 after = get_insns ();
4307 end_sequence ();
4308 *loc = new_reg;
4310 for (j = 0; j < goal_alt_dont_inherit_ops_num; j++)
4311 if (goal_alt_dont_inherit_ops[j] == i)
4313 lra_set_regno_unique_value (REGNO (new_reg));
4314 break;
4316 lra_update_dup (curr_id, i);
4318 else if (curr_static_id->operand[i].type == OP_IN
4319 && (curr_static_id->operand[goal_alt_matched[i][0]].type
4320 == OP_OUT
4321 || (curr_static_id->operand[goal_alt_matched[i][0]].type
4322 == OP_INOUT
4323 && (operands_match_p
4324 (*curr_id->operand_loc[i],
4325 *curr_id->operand_loc[goal_alt_matched[i][0]],
4326 -1)))))
4328 /* generate reloads for input and matched outputs. */
4329 match_inputs[0] = i;
4330 match_inputs[1] = -1;
4331 match_reload (goal_alt_matched[i][0], match_inputs, outputs,
4332 goal_alt[i], &before, &after,
4333 curr_static_id->operand_alternative
4334 [goal_alt_number * n_operands + goal_alt_matched[i][0]]
4335 .earlyclobber);
4337 else if ((curr_static_id->operand[i].type == OP_OUT
4338 || (curr_static_id->operand[i].type == OP_INOUT
4339 && (operands_match_p
4340 (*curr_id->operand_loc[i],
4341 *curr_id->operand_loc[goal_alt_matched[i][0]],
4342 -1))))
4343 && (curr_static_id->operand[goal_alt_matched[i][0]].type
4344 == OP_IN))
4345 /* Generate reloads for output and matched inputs. */
4346 match_reload (i, goal_alt_matched[i], outputs, goal_alt[i], &before,
4347 &after, curr_static_id->operand_alternative
4348 [goal_alt_number * n_operands + i].earlyclobber);
4349 else if (curr_static_id->operand[i].type == OP_IN
4350 && (curr_static_id->operand[goal_alt_matched[i][0]].type
4351 == OP_IN))
4353 /* Generate reloads for matched inputs. */
4354 match_inputs[0] = i;
4355 for (j = 0; (k = goal_alt_matched[i][j]) >= 0; j++)
4356 match_inputs[j + 1] = k;
4357 match_inputs[j + 1] = -1;
4358 match_reload (-1, match_inputs, outputs, goal_alt[i], &before,
4359 &after, false);
4361 else
4362 /* We must generate code in any case when function
4363 process_alt_operands decides that it is possible. */
4364 gcc_unreachable ();
4366 /* Memorise processed outputs so that output remaining to be processed
4367 can avoid using the same register value (see match_reload). */
4368 if (curr_static_id->operand[i].type == OP_OUT)
4370 outputs[n_outputs++] = i;
4371 outputs[n_outputs] = -1;
4374 if (optional_p)
4376 rtx reg = op;
4378 lra_assert (REG_P (reg));
4379 regno = REGNO (reg);
4380 op = *curr_id->operand_loc[i]; /* Substitution. */
4381 if (GET_CODE (op) == SUBREG)
4382 op = SUBREG_REG (op);
4383 gcc_assert (REG_P (op) && (int) REGNO (op) >= new_regno_start);
4384 bitmap_set_bit (&lra_optional_reload_pseudos, REGNO (op));
4385 lra_reg_info[REGNO (op)].restore_rtx = reg;
4386 if (lra_dump_file != NULL)
4387 fprintf (lra_dump_file,
4388 " Making reload reg %d for reg %d optional\n",
4389 REGNO (op), regno);
4392 if (before != NULL_RTX || after != NULL_RTX
4393 || max_regno_before != max_reg_num ())
4394 change_p = true;
4395 if (change_p)
4397 lra_update_operator_dups (curr_id);
4398 /* Something changes -- process the insn. */
4399 lra_update_insn_regno_info (curr_insn);
4401 lra_process_new_insns (curr_insn, before, after, "Inserting insn reload");
4402 return change_p;
4405 /* Return true if INSN satisfies all constraints. In other words, no
4406 reload insns are needed. */
4407 bool
4408 lra_constrain_insn (rtx_insn *insn)
4410 int saved_new_regno_start = new_regno_start;
4411 int saved_new_insn_uid_start = new_insn_uid_start;
4412 bool change_p;
4414 curr_insn = insn;
4415 curr_id = lra_get_insn_recog_data (curr_insn);
4416 curr_static_id = curr_id->insn_static_data;
4417 new_insn_uid_start = get_max_uid ();
4418 new_regno_start = max_reg_num ();
4419 change_p = curr_insn_transform (true);
4420 new_regno_start = saved_new_regno_start;
4421 new_insn_uid_start = saved_new_insn_uid_start;
4422 return ! change_p;
4425 /* Return true if X is in LIST. */
4426 static bool
4427 in_list_p (rtx x, rtx list)
4429 for (; list != NULL_RTX; list = XEXP (list, 1))
4430 if (XEXP (list, 0) == x)
4431 return true;
4432 return false;
4435 /* Return true if X contains an allocatable hard register (if
4436 HARD_REG_P) or a (spilled if SPILLED_P) pseudo. */
4437 static bool
4438 contains_reg_p (rtx x, bool hard_reg_p, bool spilled_p)
4440 int i, j;
4441 const char *fmt;
4442 enum rtx_code code;
4444 code = GET_CODE (x);
4445 if (REG_P (x))
4447 int regno = REGNO (x);
4448 HARD_REG_SET alloc_regs;
4450 if (hard_reg_p)
4452 if (regno >= FIRST_PSEUDO_REGISTER)
4453 regno = lra_get_regno_hard_regno (regno);
4454 if (regno < 0)
4455 return false;
4456 COMPL_HARD_REG_SET (alloc_regs, lra_no_alloc_regs);
4457 return overlaps_hard_reg_set_p (alloc_regs, GET_MODE (x), regno);
4459 else
4461 if (regno < FIRST_PSEUDO_REGISTER)
4462 return false;
4463 if (! spilled_p)
4464 return true;
4465 return lra_get_regno_hard_regno (regno) < 0;
4468 fmt = GET_RTX_FORMAT (code);
4469 for (i = GET_RTX_LENGTH (code) - 1; i >= 0; i--)
4471 if (fmt[i] == 'e')
4473 if (contains_reg_p (XEXP (x, i), hard_reg_p, spilled_p))
4474 return true;
4476 else if (fmt[i] == 'E')
4478 for (j = XVECLEN (x, i) - 1; j >= 0; j--)
4479 if (contains_reg_p (XVECEXP (x, i, j), hard_reg_p, spilled_p))
4480 return true;
4483 return false;
4486 /* Process all regs in location *LOC and change them on equivalent
4487 substitution. Return true if any change was done. */
4488 static bool
4489 loc_equivalence_change_p (rtx *loc)
4491 rtx subst, reg, x = *loc;
4492 bool result = false;
4493 enum rtx_code code = GET_CODE (x);
4494 const char *fmt;
4495 int i, j;
4497 if (code == SUBREG)
4499 reg = SUBREG_REG (x);
4500 if ((subst = get_equiv_with_elimination (reg, curr_insn)) != reg
4501 && GET_MODE (subst) == VOIDmode)
4503 /* We cannot reload debug location. Simplify subreg here
4504 while we know the inner mode. */
4505 *loc = simplify_gen_subreg (GET_MODE (x), subst,
4506 GET_MODE (reg), SUBREG_BYTE (x));
4507 return true;
4510 if (code == REG && (subst = get_equiv_with_elimination (x, curr_insn)) != x)
4512 *loc = subst;
4513 return true;
4516 /* Scan all the operand sub-expressions. */
4517 fmt = GET_RTX_FORMAT (code);
4518 for (i = GET_RTX_LENGTH (code) - 1; i >= 0; i--)
4520 if (fmt[i] == 'e')
4521 result = loc_equivalence_change_p (&XEXP (x, i)) || result;
4522 else if (fmt[i] == 'E')
4523 for (j = XVECLEN (x, i) - 1; j >= 0; j--)
4524 result
4525 = loc_equivalence_change_p (&XVECEXP (x, i, j)) || result;
4527 return result;
4530 /* Similar to loc_equivalence_change_p, but for use as
4531 simplify_replace_fn_rtx callback. DATA is insn for which the
4532 elimination is done. If it null we don't do the elimination. */
4533 static rtx
4534 loc_equivalence_callback (rtx loc, const_rtx, void *data)
4536 if (!REG_P (loc))
4537 return NULL_RTX;
4539 rtx subst = (data == NULL
4540 ? get_equiv (loc) : get_equiv_with_elimination (loc, (rtx_insn *) data));
4541 if (subst != loc)
4542 return subst;
4544 return NULL_RTX;
4547 /* Maximum number of generated reload insns per an insn. It is for
4548 preventing this pass cycling in a bug case. */
4549 #define MAX_RELOAD_INSNS_NUMBER LRA_MAX_INSN_RELOADS
4551 /* The current iteration number of this LRA pass. */
4552 int lra_constraint_iter;
4554 /* True if we substituted equiv which needs checking register
4555 allocation correctness because the equivalent value contains
4556 allocatable hard registers or when we restore multi-register
4557 pseudo. */
4558 bool lra_risky_transformations_p;
4560 /* Return true if REGNO is referenced in more than one block. */
4561 static bool
4562 multi_block_pseudo_p (int regno)
4564 basic_block bb = NULL;
4565 unsigned int uid;
4566 bitmap_iterator bi;
4568 if (regno < FIRST_PSEUDO_REGISTER)
4569 return false;
4571 EXECUTE_IF_SET_IN_BITMAP (&lra_reg_info[regno].insn_bitmap, 0, uid, bi)
4572 if (bb == NULL)
4573 bb = BLOCK_FOR_INSN (lra_insn_recog_data[uid]->insn);
4574 else if (BLOCK_FOR_INSN (lra_insn_recog_data[uid]->insn) != bb)
4575 return true;
4576 return false;
4579 /* Return true if LIST contains a deleted insn. */
4580 static bool
4581 contains_deleted_insn_p (rtx_insn_list *list)
4583 for (; list != NULL_RTX; list = list->next ())
4584 if (NOTE_P (list->insn ())
4585 && NOTE_KIND (list->insn ()) == NOTE_INSN_DELETED)
4586 return true;
4587 return false;
4590 /* Return true if X contains a pseudo dying in INSN. */
4591 static bool
4592 dead_pseudo_p (rtx x, rtx_insn *insn)
4594 int i, j;
4595 const char *fmt;
4596 enum rtx_code code;
4598 if (REG_P (x))
4599 return (insn != NULL_RTX
4600 && find_regno_note (insn, REG_DEAD, REGNO (x)) != NULL_RTX);
4601 code = GET_CODE (x);
4602 fmt = GET_RTX_FORMAT (code);
4603 for (i = GET_RTX_LENGTH (code) - 1; i >= 0; i--)
4605 if (fmt[i] == 'e')
4607 if (dead_pseudo_p (XEXP (x, i), insn))
4608 return true;
4610 else if (fmt[i] == 'E')
4612 for (j = XVECLEN (x, i) - 1; j >= 0; j--)
4613 if (dead_pseudo_p (XVECEXP (x, i, j), insn))
4614 return true;
4617 return false;
4620 /* Return true if INSN contains a dying pseudo in INSN right hand
4621 side. */
4622 static bool
4623 insn_rhs_dead_pseudo_p (rtx_insn *insn)
4625 rtx set = single_set (insn);
4627 gcc_assert (set != NULL);
4628 return dead_pseudo_p (SET_SRC (set), insn);
4631 /* Return true if any init insn of REGNO contains a dying pseudo in
4632 insn right hand side. */
4633 static bool
4634 init_insn_rhs_dead_pseudo_p (int regno)
4636 rtx_insn_list *insns = ira_reg_equiv[regno].init_insns;
4638 if (insns == NULL)
4639 return false;
4640 for (; insns != NULL_RTX; insns = insns->next ())
4641 if (insn_rhs_dead_pseudo_p (insns->insn ()))
4642 return true;
4643 return false;
4646 /* Return TRUE if REGNO has a reverse equivalence. The equivalence is
4647 reverse only if we have one init insn with given REGNO as a
4648 source. */
4649 static bool
4650 reverse_equiv_p (int regno)
4652 rtx_insn_list *insns = ira_reg_equiv[regno].init_insns;
4653 rtx set;
4655 if (insns == NULL)
4656 return false;
4657 if (! INSN_P (insns->insn ())
4658 || insns->next () != NULL)
4659 return false;
4660 if ((set = single_set (insns->insn ())) == NULL_RTX)
4661 return false;
4662 return REG_P (SET_SRC (set)) && (int) REGNO (SET_SRC (set)) == regno;
4665 /* Return TRUE if REGNO was reloaded in an equivalence init insn. We
4666 call this function only for non-reverse equivalence. */
4667 static bool
4668 contains_reloaded_insn_p (int regno)
4670 rtx set;
4671 rtx_insn_list *list = ira_reg_equiv[regno].init_insns;
4673 for (; list != NULL; list = list->next ())
4674 if ((set = single_set (list->insn ())) == NULL_RTX
4675 || ! REG_P (SET_DEST (set))
4676 || (int) REGNO (SET_DEST (set)) != regno)
4677 return true;
4678 return false;
4681 /* Entry function of LRA constraint pass. Return true if the
4682 constraint pass did change the code. */
4683 bool
4684 lra_constraints (bool first_p)
4686 bool changed_p;
4687 int i, hard_regno, new_insns_num;
4688 unsigned int min_len, new_min_len, uid;
4689 rtx set, x, reg, dest_reg;
4690 basic_block last_bb;
4691 bitmap_iterator bi;
4693 lra_constraint_iter++;
4694 if (lra_dump_file != NULL)
4695 fprintf (lra_dump_file, "\n********** Local #%d: **********\n\n",
4696 lra_constraint_iter);
4697 changed_p = false;
4698 if (pic_offset_table_rtx
4699 && REGNO (pic_offset_table_rtx) >= FIRST_PSEUDO_REGISTER)
4700 lra_risky_transformations_p = true;
4701 else
4702 /* On the first iteration we should check IRA assignment
4703 correctness. In rare cases, the assignments can be wrong as
4704 early clobbers operands are ignored in IRA. */
4705 lra_risky_transformations_p = first_p;
4706 new_insn_uid_start = get_max_uid ();
4707 new_regno_start = first_p ? lra_constraint_new_regno_start : max_reg_num ();
4708 /* Mark used hard regs for target stack size calulations. */
4709 for (i = FIRST_PSEUDO_REGISTER; i < new_regno_start; i++)
4710 if (lra_reg_info[i].nrefs != 0
4711 && (hard_regno = lra_get_regno_hard_regno (i)) >= 0)
4713 int j, nregs;
4715 nregs = hard_regno_nregs (hard_regno, lra_reg_info[i].biggest_mode);
4716 for (j = 0; j < nregs; j++)
4717 df_set_regs_ever_live (hard_regno + j, true);
4719 /* Do elimination before the equivalence processing as we can spill
4720 some pseudos during elimination. */
4721 lra_eliminate (false, first_p);
4722 auto_bitmap equiv_insn_bitmap (&reg_obstack);
4723 for (i = FIRST_PSEUDO_REGISTER; i < new_regno_start; i++)
4724 if (lra_reg_info[i].nrefs != 0)
4726 ira_reg_equiv[i].profitable_p = true;
4727 reg = regno_reg_rtx[i];
4728 if (lra_get_regno_hard_regno (i) < 0 && (x = get_equiv (reg)) != reg)
4730 bool pseudo_p = contains_reg_p (x, false, false);
4732 /* After RTL transformation, we can not guarantee that
4733 pseudo in the substitution was not reloaded which might
4734 make equivalence invalid. For example, in reverse
4735 equiv of p0
4737 p0 <- ...
4739 equiv_mem <- p0
4741 the memory address register was reloaded before the 2nd
4742 insn. */
4743 if ((! first_p && pseudo_p)
4744 /* We don't use DF for compilation speed sake. So it
4745 is problematic to update live info when we use an
4746 equivalence containing pseudos in more than one
4747 BB. */
4748 || (pseudo_p && multi_block_pseudo_p (i))
4749 /* If an init insn was deleted for some reason, cancel
4750 the equiv. We could update the equiv insns after
4751 transformations including an equiv insn deletion
4752 but it is not worthy as such cases are extremely
4753 rare. */
4754 || contains_deleted_insn_p (ira_reg_equiv[i].init_insns)
4755 /* If it is not a reverse equivalence, we check that a
4756 pseudo in rhs of the init insn is not dying in the
4757 insn. Otherwise, the live info at the beginning of
4758 the corresponding BB might be wrong after we
4759 removed the insn. When the equiv can be a
4760 constant, the right hand side of the init insn can
4761 be a pseudo. */
4762 || (! reverse_equiv_p (i)
4763 && (init_insn_rhs_dead_pseudo_p (i)
4764 /* If we reloaded the pseudo in an equivalence
4765 init insn, we can not remove the equiv init
4766 insns and the init insns might write into
4767 const memory in this case. */
4768 || contains_reloaded_insn_p (i)))
4769 /* Prevent access beyond equivalent memory for
4770 paradoxical subregs. */
4771 || (MEM_P (x)
4772 && maybe_gt (GET_MODE_SIZE (lra_reg_info[i].biggest_mode),
4773 GET_MODE_SIZE (GET_MODE (x))))
4774 || (pic_offset_table_rtx
4775 && ((CONST_POOL_OK_P (PSEUDO_REGNO_MODE (i), x)
4776 && (targetm.preferred_reload_class
4777 (x, lra_get_allocno_class (i)) == NO_REGS))
4778 || contains_symbol_ref_p (x))))
4779 ira_reg_equiv[i].defined_p = false;
4780 if (contains_reg_p (x, false, true))
4781 ira_reg_equiv[i].profitable_p = false;
4782 if (get_equiv (reg) != reg)
4783 bitmap_ior_into (equiv_insn_bitmap, &lra_reg_info[i].insn_bitmap);
4786 for (i = FIRST_PSEUDO_REGISTER; i < new_regno_start; i++)
4787 update_equiv (i);
4788 /* We should add all insns containing pseudos which should be
4789 substituted by their equivalences. */
4790 EXECUTE_IF_SET_IN_BITMAP (equiv_insn_bitmap, 0, uid, bi)
4791 lra_push_insn_by_uid (uid);
4792 min_len = lra_insn_stack_length ();
4793 new_insns_num = 0;
4794 last_bb = NULL;
4795 changed_p = false;
4796 while ((new_min_len = lra_insn_stack_length ()) != 0)
4798 curr_insn = lra_pop_insn ();
4799 --new_min_len;
4800 curr_bb = BLOCK_FOR_INSN (curr_insn);
4801 if (curr_bb != last_bb)
4803 last_bb = curr_bb;
4804 bb_reload_num = lra_curr_reload_num;
4806 if (min_len > new_min_len)
4808 min_len = new_min_len;
4809 new_insns_num = 0;
4811 if (new_insns_num > MAX_RELOAD_INSNS_NUMBER)
4812 internal_error
4813 ("Max. number of generated reload insns per insn is achieved (%d)\n",
4814 MAX_RELOAD_INSNS_NUMBER);
4815 new_insns_num++;
4816 if (DEBUG_INSN_P (curr_insn))
4818 /* We need to check equivalence in debug insn and change
4819 pseudo to the equivalent value if necessary. */
4820 curr_id = lra_get_insn_recog_data (curr_insn);
4821 if (bitmap_bit_p (equiv_insn_bitmap, INSN_UID (curr_insn)))
4823 rtx old = *curr_id->operand_loc[0];
4824 *curr_id->operand_loc[0]
4825 = simplify_replace_fn_rtx (old, NULL_RTX,
4826 loc_equivalence_callback, curr_insn);
4827 if (old != *curr_id->operand_loc[0])
4829 lra_update_insn_regno_info (curr_insn);
4830 changed_p = true;
4834 else if (INSN_P (curr_insn))
4836 if ((set = single_set (curr_insn)) != NULL_RTX)
4838 dest_reg = SET_DEST (set);
4839 /* The equivalence pseudo could be set up as SUBREG in a
4840 case when it is a call restore insn in a mode
4841 different from the pseudo mode. */
4842 if (GET_CODE (dest_reg) == SUBREG)
4843 dest_reg = SUBREG_REG (dest_reg);
4844 if ((REG_P (dest_reg)
4845 && (x = get_equiv (dest_reg)) != dest_reg
4846 /* Remove insns which set up a pseudo whose value
4847 can not be changed. Such insns might be not in
4848 init_insns because we don't update equiv data
4849 during insn transformations.
4851 As an example, let suppose that a pseudo got
4852 hard register and on the 1st pass was not
4853 changed to equivalent constant. We generate an
4854 additional insn setting up the pseudo because of
4855 secondary memory movement. Then the pseudo is
4856 spilled and we use the equiv constant. In this
4857 case we should remove the additional insn and
4858 this insn is not init_insns list. */
4859 && (! MEM_P (x) || MEM_READONLY_P (x)
4860 /* Check that this is actually an insn setting
4861 up the equivalence. */
4862 || in_list_p (curr_insn,
4863 ira_reg_equiv
4864 [REGNO (dest_reg)].init_insns)))
4865 || (((x = get_equiv (SET_SRC (set))) != SET_SRC (set))
4866 && in_list_p (curr_insn,
4867 ira_reg_equiv
4868 [REGNO (SET_SRC (set))].init_insns)))
4870 /* This is equiv init insn of pseudo which did not get a
4871 hard register -- remove the insn. */
4872 if (lra_dump_file != NULL)
4874 fprintf (lra_dump_file,
4875 " Removing equiv init insn %i (freq=%d)\n",
4876 INSN_UID (curr_insn),
4877 REG_FREQ_FROM_BB (BLOCK_FOR_INSN (curr_insn)));
4878 dump_insn_slim (lra_dump_file, curr_insn);
4880 if (contains_reg_p (x, true, false))
4881 lra_risky_transformations_p = true;
4882 lra_set_insn_deleted (curr_insn);
4883 continue;
4886 curr_id = lra_get_insn_recog_data (curr_insn);
4887 curr_static_id = curr_id->insn_static_data;
4888 init_curr_insn_input_reloads ();
4889 init_curr_operand_mode ();
4890 if (curr_insn_transform (false))
4891 changed_p = true;
4892 /* Check non-transformed insns too for equiv change as USE
4893 or CLOBBER don't need reloads but can contain pseudos
4894 being changed on their equivalences. */
4895 else if (bitmap_bit_p (equiv_insn_bitmap, INSN_UID (curr_insn))
4896 && loc_equivalence_change_p (&PATTERN (curr_insn)))
4898 lra_update_insn_regno_info (curr_insn);
4899 changed_p = true;
4904 /* If we used a new hard regno, changed_p should be true because the
4905 hard reg is assigned to a new pseudo. */
4906 if (flag_checking && !changed_p)
4908 for (i = FIRST_PSEUDO_REGISTER; i < new_regno_start; i++)
4909 if (lra_reg_info[i].nrefs != 0
4910 && (hard_regno = lra_get_regno_hard_regno (i)) >= 0)
4912 int j, nregs = hard_regno_nregs (hard_regno,
4913 PSEUDO_REGNO_MODE (i));
4915 for (j = 0; j < nregs; j++)
4916 lra_assert (df_regs_ever_live_p (hard_regno + j));
4919 return changed_p;
4922 static void initiate_invariants (void);
4923 static void finish_invariants (void);
4925 /* Initiate the LRA constraint pass. It is done once per
4926 function. */
4927 void
4928 lra_constraints_init (void)
4930 initiate_invariants ();
4933 /* Finalize the LRA constraint pass. It is done once per
4934 function. */
4935 void
4936 lra_constraints_finish (void)
4938 finish_invariants ();
4943 /* Structure describes invariants for ineheritance. */
4944 struct lra_invariant
4946 /* The order number of the invariant. */
4947 int num;
4948 /* The invariant RTX. */
4949 rtx invariant_rtx;
4950 /* The origin insn of the invariant. */
4951 rtx_insn *insn;
4954 typedef lra_invariant invariant_t;
4955 typedef invariant_t *invariant_ptr_t;
4956 typedef const invariant_t *const_invariant_ptr_t;
4958 /* Pointer to the inheritance invariants. */
4959 static vec<invariant_ptr_t> invariants;
4961 /* Allocation pool for the invariants. */
4962 static object_allocator<lra_invariant> *invariants_pool;
4964 /* Hash table for the invariants. */
4965 static htab_t invariant_table;
4967 /* Hash function for INVARIANT. */
4968 static hashval_t
4969 invariant_hash (const void *invariant)
4971 rtx inv = ((const_invariant_ptr_t) invariant)->invariant_rtx;
4972 return lra_rtx_hash (inv);
4975 /* Equal function for invariants INVARIANT1 and INVARIANT2. */
4976 static int
4977 invariant_eq_p (const void *invariant1, const void *invariant2)
4979 rtx inv1 = ((const_invariant_ptr_t) invariant1)->invariant_rtx;
4980 rtx inv2 = ((const_invariant_ptr_t) invariant2)->invariant_rtx;
4982 return rtx_equal_p (inv1, inv2);
4985 /* Insert INVARIANT_RTX into the table if it is not there yet. Return
4986 invariant which is in the table. */
4987 static invariant_ptr_t
4988 insert_invariant (rtx invariant_rtx)
4990 void **entry_ptr;
4991 invariant_t invariant;
4992 invariant_ptr_t invariant_ptr;
4994 invariant.invariant_rtx = invariant_rtx;
4995 entry_ptr = htab_find_slot (invariant_table, &invariant, INSERT);
4996 if (*entry_ptr == NULL)
4998 invariant_ptr = invariants_pool->allocate ();
4999 invariant_ptr->invariant_rtx = invariant_rtx;
5000 invariant_ptr->insn = NULL;
5001 invariants.safe_push (invariant_ptr);
5002 *entry_ptr = (void *) invariant_ptr;
5004 return (invariant_ptr_t) *entry_ptr;
5007 /* Initiate the invariant table. */
5008 static void
5009 initiate_invariants (void)
5011 invariants.create (100);
5012 invariants_pool
5013 = new object_allocator<lra_invariant> ("Inheritance invariants");
5014 invariant_table = htab_create (100, invariant_hash, invariant_eq_p, NULL);
5017 /* Finish the invariant table. */
5018 static void
5019 finish_invariants (void)
5021 htab_delete (invariant_table);
5022 delete invariants_pool;
5023 invariants.release ();
5026 /* Make the invariant table empty. */
5027 static void
5028 clear_invariants (void)
5030 htab_empty (invariant_table);
5031 invariants_pool->release ();
5032 invariants.truncate (0);
5037 /* This page contains code to do inheritance/split
5038 transformations. */
5040 /* Number of reloads passed so far in current EBB. */
5041 static int reloads_num;
5043 /* Number of calls passed so far in current EBB. */
5044 static int calls_num;
5046 /* Current reload pseudo check for validity of elements in
5047 USAGE_INSNS. */
5048 static int curr_usage_insns_check;
5050 /* Info about last usage of registers in EBB to do inheritance/split
5051 transformation. Inheritance transformation is done from a spilled
5052 pseudo and split transformations from a hard register or a pseudo
5053 assigned to a hard register. */
5054 struct usage_insns
5056 /* If the value is equal to CURR_USAGE_INSNS_CHECK, then the member
5057 value INSNS is valid. The insns is chain of optional debug insns
5058 and a finishing non-debug insn using the corresponding reg. The
5059 value is also used to mark the registers which are set up in the
5060 current insn. The negated insn uid is used for this. */
5061 int check;
5062 /* Value of global reloads_num at the last insn in INSNS. */
5063 int reloads_num;
5064 /* Value of global reloads_nums at the last insn in INSNS. */
5065 int calls_num;
5066 /* It can be true only for splitting. And it means that the restore
5067 insn should be put after insn given by the following member. */
5068 bool after_p;
5069 /* Next insns in the current EBB which use the original reg and the
5070 original reg value is not changed between the current insn and
5071 the next insns. In order words, e.g. for inheritance, if we need
5072 to use the original reg value again in the next insns we can try
5073 to use the value in a hard register from a reload insn of the
5074 current insn. */
5075 rtx insns;
5078 /* Map: regno -> corresponding pseudo usage insns. */
5079 static struct usage_insns *usage_insns;
5081 static void
5082 setup_next_usage_insn (int regno, rtx insn, int reloads_num, bool after_p)
5084 usage_insns[regno].check = curr_usage_insns_check;
5085 usage_insns[regno].insns = insn;
5086 usage_insns[regno].reloads_num = reloads_num;
5087 usage_insns[regno].calls_num = calls_num;
5088 usage_insns[regno].after_p = after_p;
5091 /* The function is used to form list REGNO usages which consists of
5092 optional debug insns finished by a non-debug insn using REGNO.
5093 RELOADS_NUM is current number of reload insns processed so far. */
5094 static void
5095 add_next_usage_insn (int regno, rtx_insn *insn, int reloads_num)
5097 rtx next_usage_insns;
5099 if (usage_insns[regno].check == curr_usage_insns_check
5100 && (next_usage_insns = usage_insns[regno].insns) != NULL_RTX
5101 && DEBUG_INSN_P (insn))
5103 /* Check that we did not add the debug insn yet. */
5104 if (next_usage_insns != insn
5105 && (GET_CODE (next_usage_insns) != INSN_LIST
5106 || XEXP (next_usage_insns, 0) != insn))
5107 usage_insns[regno].insns = gen_rtx_INSN_LIST (VOIDmode, insn,
5108 next_usage_insns);
5110 else if (NONDEBUG_INSN_P (insn))
5111 setup_next_usage_insn (regno, insn, reloads_num, false);
5112 else
5113 usage_insns[regno].check = 0;
5116 /* Return first non-debug insn in list USAGE_INSNS. */
5117 static rtx_insn *
5118 skip_usage_debug_insns (rtx usage_insns)
5120 rtx insn;
5122 /* Skip debug insns. */
5123 for (insn = usage_insns;
5124 insn != NULL_RTX && GET_CODE (insn) == INSN_LIST;
5125 insn = XEXP (insn, 1))
5127 return safe_as_a <rtx_insn *> (insn);
5130 /* Return true if we need secondary memory moves for insn in
5131 USAGE_INSNS after inserting inherited pseudo of class INHER_CL
5132 into the insn. */
5133 static bool
5134 check_secondary_memory_needed_p (enum reg_class inher_cl ATTRIBUTE_UNUSED,
5135 rtx usage_insns ATTRIBUTE_UNUSED)
5137 rtx_insn *insn;
5138 rtx set, dest;
5139 enum reg_class cl;
5141 if (inher_cl == ALL_REGS
5142 || (insn = skip_usage_debug_insns (usage_insns)) == NULL_RTX)
5143 return false;
5144 lra_assert (INSN_P (insn));
5145 if ((set = single_set (insn)) == NULL_RTX || ! REG_P (SET_DEST (set)))
5146 return false;
5147 dest = SET_DEST (set);
5148 if (! REG_P (dest))
5149 return false;
5150 lra_assert (inher_cl != NO_REGS);
5151 cl = get_reg_class (REGNO (dest));
5152 return (cl != NO_REGS && cl != ALL_REGS
5153 && targetm.secondary_memory_needed (GET_MODE (dest), inher_cl, cl));
5156 /* Registers involved in inheritance/split in the current EBB
5157 (inheritance/split pseudos and original registers). */
5158 static bitmap_head check_only_regs;
5160 /* Reload pseudos can not be involded in invariant inheritance in the
5161 current EBB. */
5162 static bitmap_head invalid_invariant_regs;
5164 /* Do inheritance transformations for insn INSN, which defines (if
5165 DEF_P) or uses ORIGINAL_REGNO. NEXT_USAGE_INSNS specifies which
5166 instruction in the EBB next uses ORIGINAL_REGNO; it has the same
5167 form as the "insns" field of usage_insns. Return true if we
5168 succeed in such transformation.
5170 The transformations look like:
5172 p <- ... i <- ...
5173 ... p <- i (new insn)
5174 ... =>
5175 <- ... p ... <- ... i ...
5177 ... i <- p (new insn)
5178 <- ... p ... <- ... i ...
5179 ... =>
5180 <- ... p ... <- ... i ...
5181 where p is a spilled original pseudo and i is a new inheritance pseudo.
5184 The inheritance pseudo has the smallest class of two classes CL and
5185 class of ORIGINAL REGNO. */
5186 static bool
5187 inherit_reload_reg (bool def_p, int original_regno,
5188 enum reg_class cl, rtx_insn *insn, rtx next_usage_insns)
5190 if (optimize_function_for_size_p (cfun))
5191 return false;
5193 enum reg_class rclass = lra_get_allocno_class (original_regno);
5194 rtx original_reg = regno_reg_rtx[original_regno];
5195 rtx new_reg, usage_insn;
5196 rtx_insn *new_insns;
5198 lra_assert (! usage_insns[original_regno].after_p);
5199 if (lra_dump_file != NULL)
5200 fprintf (lra_dump_file,
5201 " <<<<<<<<<<<<<<<<<<<<<<<<<<<<<<<<<<<<<<<<<<<<<<<<<<\n");
5202 if (! ira_reg_classes_intersect_p[cl][rclass])
5204 if (lra_dump_file != NULL)
5206 fprintf (lra_dump_file,
5207 " Rejecting inheritance for %d "
5208 "because of disjoint classes %s and %s\n",
5209 original_regno, reg_class_names[cl],
5210 reg_class_names[rclass]);
5211 fprintf (lra_dump_file,
5212 " >>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>\n");
5214 return false;
5216 if ((ira_class_subset_p[cl][rclass] && cl != rclass)
5217 /* We don't use a subset of two classes because it can be
5218 NO_REGS. This transformation is still profitable in most
5219 cases even if the classes are not intersected as register
5220 move is probably cheaper than a memory load. */
5221 || ira_class_hard_regs_num[cl] < ira_class_hard_regs_num[rclass])
5223 if (lra_dump_file != NULL)
5224 fprintf (lra_dump_file, " Use smallest class of %s and %s\n",
5225 reg_class_names[cl], reg_class_names[rclass]);
5227 rclass = cl;
5229 if (check_secondary_memory_needed_p (rclass, next_usage_insns))
5231 /* Reject inheritance resulting in secondary memory moves.
5232 Otherwise, there is a danger in LRA cycling. Also such
5233 transformation will be unprofitable. */
5234 if (lra_dump_file != NULL)
5236 rtx_insn *insn = skip_usage_debug_insns (next_usage_insns);
5237 rtx set = single_set (insn);
5239 lra_assert (set != NULL_RTX);
5241 rtx dest = SET_DEST (set);
5243 lra_assert (REG_P (dest));
5244 fprintf (lra_dump_file,
5245 " Rejecting inheritance for insn %d(%s)<-%d(%s) "
5246 "as secondary mem is needed\n",
5247 REGNO (dest), reg_class_names[get_reg_class (REGNO (dest))],
5248 original_regno, reg_class_names[rclass]);
5249 fprintf (lra_dump_file,
5250 " >>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>\n");
5252 return false;
5254 new_reg = lra_create_new_reg (GET_MODE (original_reg), original_reg,
5255 rclass, "inheritance");
5256 start_sequence ();
5257 if (def_p)
5258 lra_emit_move (original_reg, new_reg);
5259 else
5260 lra_emit_move (new_reg, original_reg);
5261 new_insns = get_insns ();
5262 end_sequence ();
5263 if (NEXT_INSN (new_insns) != NULL_RTX)
5265 if (lra_dump_file != NULL)
5267 fprintf (lra_dump_file,
5268 " Rejecting inheritance %d->%d "
5269 "as it results in 2 or more insns:\n",
5270 original_regno, REGNO (new_reg));
5271 dump_rtl_slim (lra_dump_file, new_insns, NULL, -1, 0);
5272 fprintf (lra_dump_file,
5273 " >>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>\n");
5275 return false;
5277 lra_substitute_pseudo_within_insn (insn, original_regno, new_reg, false);
5278 lra_update_insn_regno_info (insn);
5279 if (! def_p)
5280 /* We now have a new usage insn for original regno. */
5281 setup_next_usage_insn (original_regno, new_insns, reloads_num, false);
5282 if (lra_dump_file != NULL)
5283 fprintf (lra_dump_file, " Original reg change %d->%d (bb%d):\n",
5284 original_regno, REGNO (new_reg), BLOCK_FOR_INSN (insn)->index);
5285 lra_reg_info[REGNO (new_reg)].restore_rtx = regno_reg_rtx[original_regno];
5286 bitmap_set_bit (&check_only_regs, REGNO (new_reg));
5287 bitmap_set_bit (&check_only_regs, original_regno);
5288 bitmap_set_bit (&lra_inheritance_pseudos, REGNO (new_reg));
5289 if (def_p)
5290 lra_process_new_insns (insn, NULL, new_insns,
5291 "Add original<-inheritance");
5292 else
5293 lra_process_new_insns (insn, new_insns, NULL,
5294 "Add inheritance<-original");
5295 while (next_usage_insns != NULL_RTX)
5297 if (GET_CODE (next_usage_insns) != INSN_LIST)
5299 usage_insn = next_usage_insns;
5300 lra_assert (NONDEBUG_INSN_P (usage_insn));
5301 next_usage_insns = NULL;
5303 else
5305 usage_insn = XEXP (next_usage_insns, 0);
5306 lra_assert (DEBUG_INSN_P (usage_insn));
5307 next_usage_insns = XEXP (next_usage_insns, 1);
5309 lra_substitute_pseudo (&usage_insn, original_regno, new_reg, false,
5310 DEBUG_INSN_P (usage_insn));
5311 lra_update_insn_regno_info (as_a <rtx_insn *> (usage_insn));
5312 if (lra_dump_file != NULL)
5314 basic_block bb = BLOCK_FOR_INSN (usage_insn);
5315 fprintf (lra_dump_file,
5316 " Inheritance reuse change %d->%d (bb%d):\n",
5317 original_regno, REGNO (new_reg),
5318 bb ? bb->index : -1);
5319 dump_insn_slim (lra_dump_file, as_a <rtx_insn *> (usage_insn));
5322 if (lra_dump_file != NULL)
5323 fprintf (lra_dump_file,
5324 " >>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>\n");
5325 return true;
5328 /* Return true if we need a caller save/restore for pseudo REGNO which
5329 was assigned to a hard register. */
5330 static inline bool
5331 need_for_call_save_p (int regno)
5333 lra_assert (regno >= FIRST_PSEUDO_REGISTER && reg_renumber[regno] >= 0);
5334 return (usage_insns[regno].calls_num < calls_num
5335 && (overlaps_hard_reg_set_p
5336 ((flag_ipa_ra &&
5337 ! hard_reg_set_empty_p (lra_reg_info[regno].actual_call_used_reg_set))
5338 ? lra_reg_info[regno].actual_call_used_reg_set
5339 : call_used_reg_set,
5340 PSEUDO_REGNO_MODE (regno), reg_renumber[regno])
5341 || (targetm.hard_regno_call_part_clobbered
5342 (reg_renumber[regno], PSEUDO_REGNO_MODE (regno)))));
5345 /* Global registers occurring in the current EBB. */
5346 static bitmap_head ebb_global_regs;
5348 /* Return true if we need a split for hard register REGNO or pseudo
5349 REGNO which was assigned to a hard register.
5350 POTENTIAL_RELOAD_HARD_REGS contains hard registers which might be
5351 used for reloads since the EBB end. It is an approximation of the
5352 used hard registers in the split range. The exact value would
5353 require expensive calculations. If we were aggressive with
5354 splitting because of the approximation, the split pseudo will save
5355 the same hard register assignment and will be removed in the undo
5356 pass. We still need the approximation because too aggressive
5357 splitting would result in too inaccurate cost calculation in the
5358 assignment pass because of too many generated moves which will be
5359 probably removed in the undo pass. */
5360 static inline bool
5361 need_for_split_p (HARD_REG_SET potential_reload_hard_regs, int regno)
5363 int hard_regno = regno < FIRST_PSEUDO_REGISTER ? regno : reg_renumber[regno];
5365 lra_assert (hard_regno >= 0);
5366 return ((TEST_HARD_REG_BIT (potential_reload_hard_regs, hard_regno)
5367 /* Don't split eliminable hard registers, otherwise we can
5368 split hard registers like hard frame pointer, which
5369 lives on BB start/end according to DF-infrastructure,
5370 when there is a pseudo assigned to the register and
5371 living in the same BB. */
5372 && (regno >= FIRST_PSEUDO_REGISTER
5373 || ! TEST_HARD_REG_BIT (eliminable_regset, hard_regno))
5374 && ! TEST_HARD_REG_BIT (lra_no_alloc_regs, hard_regno)
5375 /* Don't split call clobbered hard regs living through
5376 calls, otherwise we might have a check problem in the
5377 assign sub-pass as in the most cases (exception is a
5378 situation when lra_risky_transformations_p value is
5379 true) the assign pass assumes that all pseudos living
5380 through calls are assigned to call saved hard regs. */
5381 && (regno >= FIRST_PSEUDO_REGISTER
5382 || ! TEST_HARD_REG_BIT (call_used_reg_set, regno)
5383 || usage_insns[regno].calls_num == calls_num)
5384 /* We need at least 2 reloads to make pseudo splitting
5385 profitable. We should provide hard regno splitting in
5386 any case to solve 1st insn scheduling problem when
5387 moving hard register definition up might result in
5388 impossibility to find hard register for reload pseudo of
5389 small register class. */
5390 && (usage_insns[regno].reloads_num
5391 + (regno < FIRST_PSEUDO_REGISTER ? 0 : 3) < reloads_num)
5392 && (regno < FIRST_PSEUDO_REGISTER
5393 /* For short living pseudos, spilling + inheritance can
5394 be considered a substitution for splitting.
5395 Therefore we do not splitting for local pseudos. It
5396 decreases also aggressiveness of splitting. The
5397 minimal number of references is chosen taking into
5398 account that for 2 references splitting has no sense
5399 as we can just spill the pseudo. */
5400 || (regno >= FIRST_PSEUDO_REGISTER
5401 && lra_reg_info[regno].nrefs > 3
5402 && bitmap_bit_p (&ebb_global_regs, regno))))
5403 || (regno >= FIRST_PSEUDO_REGISTER && need_for_call_save_p (regno)));
5406 /* Return class for the split pseudo created from original pseudo with
5407 ALLOCNO_CLASS and MODE which got a hard register HARD_REGNO. We
5408 choose subclass of ALLOCNO_CLASS which contains HARD_REGNO and
5409 results in no secondary memory movements. */
5410 static enum reg_class
5411 choose_split_class (enum reg_class allocno_class,
5412 int hard_regno ATTRIBUTE_UNUSED,
5413 machine_mode mode ATTRIBUTE_UNUSED)
5415 int i;
5416 enum reg_class cl, best_cl = NO_REGS;
5417 enum reg_class hard_reg_class ATTRIBUTE_UNUSED
5418 = REGNO_REG_CLASS (hard_regno);
5420 if (! targetm.secondary_memory_needed (mode, allocno_class, allocno_class)
5421 && TEST_HARD_REG_BIT (reg_class_contents[allocno_class], hard_regno))
5422 return allocno_class;
5423 for (i = 0;
5424 (cl = reg_class_subclasses[allocno_class][i]) != LIM_REG_CLASSES;
5425 i++)
5426 if (! targetm.secondary_memory_needed (mode, cl, hard_reg_class)
5427 && ! targetm.secondary_memory_needed (mode, hard_reg_class, cl)
5428 && TEST_HARD_REG_BIT (reg_class_contents[cl], hard_regno)
5429 && (best_cl == NO_REGS
5430 || ira_class_hard_regs_num[best_cl] < ira_class_hard_regs_num[cl]))
5431 best_cl = cl;
5432 return best_cl;
5435 /* Copy any equivalence information from ORIGINAL_REGNO to NEW_REGNO.
5436 It only makes sense to call this function if NEW_REGNO is always
5437 equal to ORIGINAL_REGNO. */
5439 static void
5440 lra_copy_reg_equiv (unsigned int new_regno, unsigned int original_regno)
5442 if (!ira_reg_equiv[original_regno].defined_p)
5443 return;
5445 ira_expand_reg_equiv ();
5446 ira_reg_equiv[new_regno].defined_p = true;
5447 if (ira_reg_equiv[original_regno].memory)
5448 ira_reg_equiv[new_regno].memory
5449 = copy_rtx (ira_reg_equiv[original_regno].memory);
5450 if (ira_reg_equiv[original_regno].constant)
5451 ira_reg_equiv[new_regno].constant
5452 = copy_rtx (ira_reg_equiv[original_regno].constant);
5453 if (ira_reg_equiv[original_regno].invariant)
5454 ira_reg_equiv[new_regno].invariant
5455 = copy_rtx (ira_reg_equiv[original_regno].invariant);
5458 /* Do split transformations for insn INSN, which defines or uses
5459 ORIGINAL_REGNO. NEXT_USAGE_INSNS specifies which instruction in
5460 the EBB next uses ORIGINAL_REGNO; it has the same form as the
5461 "insns" field of usage_insns. If TO is not NULL, we don't use
5462 usage_insns, we put restore insns after TO insn.
5464 The transformations look like:
5466 p <- ... p <- ...
5467 ... s <- p (new insn -- save)
5468 ... =>
5469 ... p <- s (new insn -- restore)
5470 <- ... p ... <- ... p ...
5472 <- ... p ... <- ... p ...
5473 ... s <- p (new insn -- save)
5474 ... =>
5475 ... p <- s (new insn -- restore)
5476 <- ... p ... <- ... p ...
5478 where p is an original pseudo got a hard register or a hard
5479 register and s is a new split pseudo. The save is put before INSN
5480 if BEFORE_P is true. Return true if we succeed in such
5481 transformation. */
5482 static bool
5483 split_reg (bool before_p, int original_regno, rtx_insn *insn,
5484 rtx next_usage_insns, rtx_insn *to)
5486 enum reg_class rclass;
5487 rtx original_reg;
5488 int hard_regno, nregs;
5489 rtx new_reg, usage_insn;
5490 rtx_insn *restore, *save;
5491 bool after_p;
5492 bool call_save_p;
5493 machine_mode mode;
5495 if (original_regno < FIRST_PSEUDO_REGISTER)
5497 rclass = ira_allocno_class_translate[REGNO_REG_CLASS (original_regno)];
5498 hard_regno = original_regno;
5499 call_save_p = false;
5500 nregs = 1;
5501 mode = lra_reg_info[hard_regno].biggest_mode;
5502 machine_mode reg_rtx_mode = GET_MODE (regno_reg_rtx[hard_regno]);
5503 /* A reg can have a biggest_mode of VOIDmode if it was only ever seen
5504 as part of a multi-word register. In that case, or if the biggest
5505 mode was larger than a register, just use the reg_rtx. Otherwise,
5506 limit the size to that of the biggest access in the function. */
5507 if (mode == VOIDmode
5508 || paradoxical_subreg_p (mode, reg_rtx_mode))
5510 original_reg = regno_reg_rtx[hard_regno];
5511 mode = reg_rtx_mode;
5513 else
5514 original_reg = gen_rtx_REG (mode, hard_regno);
5516 else
5518 mode = PSEUDO_REGNO_MODE (original_regno);
5519 hard_regno = reg_renumber[original_regno];
5520 nregs = hard_regno_nregs (hard_regno, mode);
5521 rclass = lra_get_allocno_class (original_regno);
5522 original_reg = regno_reg_rtx[original_regno];
5523 call_save_p = need_for_call_save_p (original_regno);
5525 lra_assert (hard_regno >= 0);
5526 if (lra_dump_file != NULL)
5527 fprintf (lra_dump_file,
5528 " ((((((((((((((((((((((((((((((((((((((((((((((((\n");
5530 if (call_save_p)
5532 mode = HARD_REGNO_CALLER_SAVE_MODE (hard_regno,
5533 hard_regno_nregs (hard_regno, mode),
5534 mode);
5535 new_reg = lra_create_new_reg (mode, NULL_RTX, NO_REGS, "save");
5537 else
5539 rclass = choose_split_class (rclass, hard_regno, mode);
5540 if (rclass == NO_REGS)
5542 if (lra_dump_file != NULL)
5544 fprintf (lra_dump_file,
5545 " Rejecting split of %d(%s): "
5546 "no good reg class for %d(%s)\n",
5547 original_regno,
5548 reg_class_names[lra_get_allocno_class (original_regno)],
5549 hard_regno,
5550 reg_class_names[REGNO_REG_CLASS (hard_regno)]);
5551 fprintf
5552 (lra_dump_file,
5553 " ))))))))))))))))))))))))))))))))))))))))))))))))\n");
5555 return false;
5557 /* Split_if_necessary can split hard registers used as part of a
5558 multi-register mode but splits each register individually. The
5559 mode used for each independent register may not be supported
5560 so reject the split. Splitting the wider mode should theoretically
5561 be possible but is not implemented. */
5562 if (!targetm.hard_regno_mode_ok (hard_regno, mode))
5564 if (lra_dump_file != NULL)
5566 fprintf (lra_dump_file,
5567 " Rejecting split of %d(%s): unsuitable mode %s\n",
5568 original_regno,
5569 reg_class_names[lra_get_allocno_class (original_regno)],
5570 GET_MODE_NAME (mode));
5571 fprintf
5572 (lra_dump_file,
5573 " ))))))))))))))))))))))))))))))))))))))))))))))))\n");
5575 return false;
5577 new_reg = lra_create_new_reg (mode, original_reg, rclass, "split");
5578 reg_renumber[REGNO (new_reg)] = hard_regno;
5580 int new_regno = REGNO (new_reg);
5581 save = emit_spill_move (true, new_reg, original_reg);
5582 if (NEXT_INSN (save) != NULL_RTX && !call_save_p)
5584 if (lra_dump_file != NULL)
5586 fprintf
5587 (lra_dump_file,
5588 " Rejecting split %d->%d resulting in > 2 save insns:\n",
5589 original_regno, new_regno);
5590 dump_rtl_slim (lra_dump_file, save, NULL, -1, 0);
5591 fprintf (lra_dump_file,
5592 " ))))))))))))))))))))))))))))))))))))))))))))))))\n");
5594 return false;
5596 restore = emit_spill_move (false, new_reg, original_reg);
5597 if (NEXT_INSN (restore) != NULL_RTX && !call_save_p)
5599 if (lra_dump_file != NULL)
5601 fprintf (lra_dump_file,
5602 " Rejecting split %d->%d "
5603 "resulting in > 2 restore insns:\n",
5604 original_regno, new_regno);
5605 dump_rtl_slim (lra_dump_file, restore, NULL, -1, 0);
5606 fprintf (lra_dump_file,
5607 " ))))))))))))))))))))))))))))))))))))))))))))))))\n");
5609 return false;
5611 /* Transfer equivalence information to the spill register, so that
5612 if we fail to allocate the spill register, we have the option of
5613 rematerializing the original value instead of spilling to the stack. */
5614 if (!HARD_REGISTER_NUM_P (original_regno)
5615 && mode == PSEUDO_REGNO_MODE (original_regno))
5616 lra_copy_reg_equiv (new_regno, original_regno);
5617 lra_reg_info[new_regno].restore_rtx = regno_reg_rtx[original_regno];
5618 bitmap_set_bit (&check_only_regs, new_regno);
5619 bitmap_set_bit (&check_only_regs, original_regno);
5620 bitmap_set_bit (&lra_split_regs, new_regno);
5621 if (to != NULL)
5623 usage_insn = to;
5624 after_p = TRUE;
5626 else
5628 after_p = usage_insns[original_regno].after_p;
5629 for (;;)
5631 if (GET_CODE (next_usage_insns) != INSN_LIST)
5633 usage_insn = next_usage_insns;
5634 break;
5636 usage_insn = XEXP (next_usage_insns, 0);
5637 lra_assert (DEBUG_INSN_P (usage_insn));
5638 next_usage_insns = XEXP (next_usage_insns, 1);
5639 lra_substitute_pseudo (&usage_insn, original_regno, new_reg, false,
5640 true);
5641 lra_update_insn_regno_info (as_a <rtx_insn *> (usage_insn));
5642 if (lra_dump_file != NULL)
5644 fprintf (lra_dump_file, " Split reuse change %d->%d:\n",
5645 original_regno, new_regno);
5646 dump_insn_slim (lra_dump_file, as_a <rtx_insn *> (usage_insn));
5650 lra_assert (NOTE_P (usage_insn) || NONDEBUG_INSN_P (usage_insn));
5651 lra_assert (usage_insn != insn || (after_p && before_p));
5652 lra_process_new_insns (as_a <rtx_insn *> (usage_insn),
5653 after_p ? NULL : restore,
5654 after_p ? restore : NULL,
5655 call_save_p
5656 ? "Add reg<-save" : "Add reg<-split");
5657 lra_process_new_insns (insn, before_p ? save : NULL,
5658 before_p ? NULL : save,
5659 call_save_p
5660 ? "Add save<-reg" : "Add split<-reg");
5661 if (nregs > 1)
5662 /* If we are trying to split multi-register. We should check
5663 conflicts on the next assignment sub-pass. IRA can allocate on
5664 sub-register levels, LRA do this on pseudos level right now and
5665 this discrepancy may create allocation conflicts after
5666 splitting. */
5667 lra_risky_transformations_p = true;
5668 if (lra_dump_file != NULL)
5669 fprintf (lra_dump_file,
5670 " ))))))))))))))))))))))))))))))))))))))))))))))))\n");
5671 return true;
5674 /* Split a hard reg for reload pseudo REGNO having RCLASS and living
5675 in the range [FROM, TO]. Return true if did a split. Otherwise,
5676 return false. */
5677 bool
5678 spill_hard_reg_in_range (int regno, enum reg_class rclass, rtx_insn *from, rtx_insn *to)
5680 int i, hard_regno;
5681 int rclass_size;
5682 rtx_insn *insn;
5683 unsigned int uid;
5684 bitmap_iterator bi;
5685 HARD_REG_SET ignore;
5687 lra_assert (from != NULL && to != NULL);
5688 CLEAR_HARD_REG_SET (ignore);
5689 EXECUTE_IF_SET_IN_BITMAP (&lra_reg_info[regno].insn_bitmap, 0, uid, bi)
5691 lra_insn_recog_data_t id = lra_insn_recog_data[uid];
5692 struct lra_static_insn_data *static_id = id->insn_static_data;
5693 struct lra_insn_reg *reg;
5695 for (reg = id->regs; reg != NULL; reg = reg->next)
5696 if (reg->regno <= FIRST_PSEUDO_REGISTER)
5697 SET_HARD_REG_BIT (ignore, reg->regno);
5698 for (reg = static_id->hard_regs; reg != NULL; reg = reg->next)
5699 SET_HARD_REG_BIT (ignore, reg->regno);
5701 rclass_size = ira_class_hard_regs_num[rclass];
5702 for (i = 0; i < rclass_size; i++)
5704 hard_regno = ira_class_hard_regs[rclass][i];
5705 if (! TEST_HARD_REG_BIT (lra_reg_info[regno].conflict_hard_regs, hard_regno)
5706 || TEST_HARD_REG_BIT (ignore, hard_regno))
5707 continue;
5708 for (insn = from; insn != NEXT_INSN (to); insn = NEXT_INSN (insn))
5709 if (bitmap_bit_p (&lra_reg_info[hard_regno].insn_bitmap,
5710 INSN_UID (insn)))
5711 break;
5712 if (insn != NEXT_INSN (to))
5713 continue;
5714 if (split_reg (TRUE, hard_regno, from, NULL, to))
5715 return true;
5717 return false;
5720 /* Recognize that we need a split transformation for insn INSN, which
5721 defines or uses REGNO in its insn biggest MODE (we use it only if
5722 REGNO is a hard register). POTENTIAL_RELOAD_HARD_REGS contains
5723 hard registers which might be used for reloads since the EBB end.
5724 Put the save before INSN if BEFORE_P is true. MAX_UID is maximla
5725 uid before starting INSN processing. Return true if we succeed in
5726 such transformation. */
5727 static bool
5728 split_if_necessary (int regno, machine_mode mode,
5729 HARD_REG_SET potential_reload_hard_regs,
5730 bool before_p, rtx_insn *insn, int max_uid)
5732 bool res = false;
5733 int i, nregs = 1;
5734 rtx next_usage_insns;
5736 if (regno < FIRST_PSEUDO_REGISTER)
5737 nregs = hard_regno_nregs (regno, mode);
5738 for (i = 0; i < nregs; i++)
5739 if (usage_insns[regno + i].check == curr_usage_insns_check
5740 && (next_usage_insns = usage_insns[regno + i].insns) != NULL_RTX
5741 /* To avoid processing the register twice or more. */
5742 && ((GET_CODE (next_usage_insns) != INSN_LIST
5743 && INSN_UID (next_usage_insns) < max_uid)
5744 || (GET_CODE (next_usage_insns) == INSN_LIST
5745 && (INSN_UID (XEXP (next_usage_insns, 0)) < max_uid)))
5746 && need_for_split_p (potential_reload_hard_regs, regno + i)
5747 && split_reg (before_p, regno + i, insn, next_usage_insns, NULL))
5748 res = true;
5749 return res;
5752 /* Return TRUE if rtx X is considered as an invariant for
5753 inheritance. */
5754 static bool
5755 invariant_p (const_rtx x)
5757 machine_mode mode;
5758 const char *fmt;
5759 enum rtx_code code;
5760 int i, j;
5762 code = GET_CODE (x);
5763 mode = GET_MODE (x);
5764 if (code == SUBREG)
5766 x = SUBREG_REG (x);
5767 code = GET_CODE (x);
5768 mode = wider_subreg_mode (mode, GET_MODE (x));
5771 if (MEM_P (x))
5772 return false;
5774 if (REG_P (x))
5776 int i, nregs, regno = REGNO (x);
5778 if (regno >= FIRST_PSEUDO_REGISTER || regno == STACK_POINTER_REGNUM
5779 || TEST_HARD_REG_BIT (eliminable_regset, regno)
5780 || GET_MODE_CLASS (GET_MODE (x)) == MODE_CC)
5781 return false;
5782 nregs = hard_regno_nregs (regno, mode);
5783 for (i = 0; i < nregs; i++)
5784 if (! fixed_regs[regno + i]
5785 /* A hard register may be clobbered in the current insn
5786 but we can ignore this case because if the hard
5787 register is used it should be set somewhere after the
5788 clobber. */
5789 || bitmap_bit_p (&invalid_invariant_regs, regno + i))
5790 return false;
5792 fmt = GET_RTX_FORMAT (code);
5793 for (i = GET_RTX_LENGTH (code) - 1; i >= 0; i--)
5795 if (fmt[i] == 'e')
5797 if (! invariant_p (XEXP (x, i)))
5798 return false;
5800 else if (fmt[i] == 'E')
5802 for (j = XVECLEN (x, i) - 1; j >= 0; j--)
5803 if (! invariant_p (XVECEXP (x, i, j)))
5804 return false;
5807 return true;
5810 /* We have 'dest_reg <- invariant'. Let us try to make an invariant
5811 inheritance transformation (using dest_reg instead invariant in a
5812 subsequent insn). */
5813 static bool
5814 process_invariant_for_inheritance (rtx dst_reg, rtx invariant_rtx)
5816 invariant_ptr_t invariant_ptr;
5817 rtx_insn *insn, *new_insns;
5818 rtx insn_set, insn_reg, new_reg;
5819 int insn_regno;
5820 bool succ_p = false;
5821 int dst_regno = REGNO (dst_reg);
5822 machine_mode dst_mode = GET_MODE (dst_reg);
5823 enum reg_class cl = lra_get_allocno_class (dst_regno), insn_reg_cl;
5825 invariant_ptr = insert_invariant (invariant_rtx);
5826 if ((insn = invariant_ptr->insn) != NULL_RTX)
5828 /* We have a subsequent insn using the invariant. */
5829 insn_set = single_set (insn);
5830 lra_assert (insn_set != NULL);
5831 insn_reg = SET_DEST (insn_set);
5832 lra_assert (REG_P (insn_reg));
5833 insn_regno = REGNO (insn_reg);
5834 insn_reg_cl = lra_get_allocno_class (insn_regno);
5836 if (dst_mode == GET_MODE (insn_reg)
5837 /* We should consider only result move reg insns which are
5838 cheap. */
5839 && targetm.register_move_cost (dst_mode, cl, insn_reg_cl) == 2
5840 && targetm.register_move_cost (dst_mode, cl, cl) == 2)
5842 if (lra_dump_file != NULL)
5843 fprintf (lra_dump_file,
5844 " [[[[[[[[[[[[[[[[[[[[[[[[[[[[[[[[[[[[[[[[[[[[[[[[[[\n");
5845 new_reg = lra_create_new_reg (dst_mode, dst_reg,
5846 cl, "invariant inheritance");
5847 bitmap_set_bit (&lra_inheritance_pseudos, REGNO (new_reg));
5848 bitmap_set_bit (&check_only_regs, REGNO (new_reg));
5849 lra_reg_info[REGNO (new_reg)].restore_rtx = PATTERN (insn);
5850 start_sequence ();
5851 lra_emit_move (new_reg, dst_reg);
5852 new_insns = get_insns ();
5853 end_sequence ();
5854 lra_process_new_insns (curr_insn, NULL, new_insns,
5855 "Add invariant inheritance<-original");
5856 start_sequence ();
5857 lra_emit_move (SET_DEST (insn_set), new_reg);
5858 new_insns = get_insns ();
5859 end_sequence ();
5860 lra_process_new_insns (insn, NULL, new_insns,
5861 "Changing reload<-inheritance");
5862 lra_set_insn_deleted (insn);
5863 succ_p = true;
5864 if (lra_dump_file != NULL)
5866 fprintf (lra_dump_file,
5867 " Invariant inheritance reuse change %d (bb%d):\n",
5868 REGNO (new_reg), BLOCK_FOR_INSN (insn)->index);
5869 dump_insn_slim (lra_dump_file, insn);
5870 fprintf (lra_dump_file,
5871 " ]]]]]]]]]]]]]]]]]]]]]]]]]]]]]]]]]]]]]]]]]]]]]]]]]]]]\n");
5875 invariant_ptr->insn = curr_insn;
5876 return succ_p;
5879 /* Check only registers living at the current program point in the
5880 current EBB. */
5881 static bitmap_head live_regs;
5883 /* Update live info in EBB given by its HEAD and TAIL insns after
5884 inheritance/split transformation. The function removes dead moves
5885 too. */
5886 static void
5887 update_ebb_live_info (rtx_insn *head, rtx_insn *tail)
5889 unsigned int j;
5890 int i, regno;
5891 bool live_p;
5892 rtx_insn *prev_insn;
5893 rtx set;
5894 bool remove_p;
5895 basic_block last_bb, prev_bb, curr_bb;
5896 bitmap_iterator bi;
5897 struct lra_insn_reg *reg;
5898 edge e;
5899 edge_iterator ei;
5901 last_bb = BLOCK_FOR_INSN (tail);
5902 prev_bb = NULL;
5903 for (curr_insn = tail;
5904 curr_insn != PREV_INSN (head);
5905 curr_insn = prev_insn)
5907 prev_insn = PREV_INSN (curr_insn);
5908 /* We need to process empty blocks too. They contain
5909 NOTE_INSN_BASIC_BLOCK referring for the basic block. */
5910 if (NOTE_P (curr_insn) && NOTE_KIND (curr_insn) != NOTE_INSN_BASIC_BLOCK)
5911 continue;
5912 curr_bb = BLOCK_FOR_INSN (curr_insn);
5913 if (curr_bb != prev_bb)
5915 if (prev_bb != NULL)
5917 /* Update df_get_live_in (prev_bb): */
5918 EXECUTE_IF_SET_IN_BITMAP (&check_only_regs, 0, j, bi)
5919 if (bitmap_bit_p (&live_regs, j))
5920 bitmap_set_bit (df_get_live_in (prev_bb), j);
5921 else
5922 bitmap_clear_bit (df_get_live_in (prev_bb), j);
5924 if (curr_bb != last_bb)
5926 /* Update df_get_live_out (curr_bb): */
5927 EXECUTE_IF_SET_IN_BITMAP (&check_only_regs, 0, j, bi)
5929 live_p = bitmap_bit_p (&live_regs, j);
5930 if (! live_p)
5931 FOR_EACH_EDGE (e, ei, curr_bb->succs)
5932 if (bitmap_bit_p (df_get_live_in (e->dest), j))
5934 live_p = true;
5935 break;
5937 if (live_p)
5938 bitmap_set_bit (df_get_live_out (curr_bb), j);
5939 else
5940 bitmap_clear_bit (df_get_live_out (curr_bb), j);
5943 prev_bb = curr_bb;
5944 bitmap_and (&live_regs, &check_only_regs, df_get_live_out (curr_bb));
5946 if (! NONDEBUG_INSN_P (curr_insn))
5947 continue;
5948 curr_id = lra_get_insn_recog_data (curr_insn);
5949 curr_static_id = curr_id->insn_static_data;
5950 remove_p = false;
5951 if ((set = single_set (curr_insn)) != NULL_RTX
5952 && REG_P (SET_DEST (set))
5953 && (regno = REGNO (SET_DEST (set))) >= FIRST_PSEUDO_REGISTER
5954 && SET_DEST (set) != pic_offset_table_rtx
5955 && bitmap_bit_p (&check_only_regs, regno)
5956 && ! bitmap_bit_p (&live_regs, regno))
5957 remove_p = true;
5958 /* See which defined values die here. */
5959 for (reg = curr_id->regs; reg != NULL; reg = reg->next)
5960 if (reg->type == OP_OUT && ! reg->subreg_p)
5961 bitmap_clear_bit (&live_regs, reg->regno);
5962 for (reg = curr_static_id->hard_regs; reg != NULL; reg = reg->next)
5963 if (reg->type == OP_OUT && ! reg->subreg_p)
5964 bitmap_clear_bit (&live_regs, reg->regno);
5965 if (curr_id->arg_hard_regs != NULL)
5966 /* Make clobbered argument hard registers die. */
5967 for (i = 0; (regno = curr_id->arg_hard_regs[i]) >= 0; i++)
5968 if (regno >= FIRST_PSEUDO_REGISTER)
5969 bitmap_clear_bit (&live_regs, regno - FIRST_PSEUDO_REGISTER);
5970 /* Mark each used value as live. */
5971 for (reg = curr_id->regs; reg != NULL; reg = reg->next)
5972 if (reg->type != OP_OUT
5973 && bitmap_bit_p (&check_only_regs, reg->regno))
5974 bitmap_set_bit (&live_regs, reg->regno);
5975 for (reg = curr_static_id->hard_regs; reg != NULL; reg = reg->next)
5976 if (reg->type != OP_OUT
5977 && bitmap_bit_p (&check_only_regs, reg->regno))
5978 bitmap_set_bit (&live_regs, reg->regno);
5979 if (curr_id->arg_hard_regs != NULL)
5980 /* Make used argument hard registers live. */
5981 for (i = 0; (regno = curr_id->arg_hard_regs[i]) >= 0; i++)
5982 if (regno < FIRST_PSEUDO_REGISTER
5983 && bitmap_bit_p (&check_only_regs, regno))
5984 bitmap_set_bit (&live_regs, regno);
5985 /* It is quite important to remove dead move insns because it
5986 means removing dead store. We don't need to process them for
5987 constraints. */
5988 if (remove_p)
5990 if (lra_dump_file != NULL)
5992 fprintf (lra_dump_file, " Removing dead insn:\n ");
5993 dump_insn_slim (lra_dump_file, curr_insn);
5995 lra_set_insn_deleted (curr_insn);
6000 /* The structure describes info to do an inheritance for the current
6001 insn. We need to collect such info first before doing the
6002 transformations because the transformations change the insn
6003 internal representation. */
6004 struct to_inherit
6006 /* Original regno. */
6007 int regno;
6008 /* Subsequent insns which can inherit original reg value. */
6009 rtx insns;
6012 /* Array containing all info for doing inheritance from the current
6013 insn. */
6014 static struct to_inherit to_inherit[LRA_MAX_INSN_RELOADS];
6016 /* Number elements in the previous array. */
6017 static int to_inherit_num;
6019 /* Add inheritance info REGNO and INSNS. Their meaning is described in
6020 structure to_inherit. */
6021 static void
6022 add_to_inherit (int regno, rtx insns)
6024 int i;
6026 for (i = 0; i < to_inherit_num; i++)
6027 if (to_inherit[i].regno == regno)
6028 return;
6029 lra_assert (to_inherit_num < LRA_MAX_INSN_RELOADS);
6030 to_inherit[to_inherit_num].regno = regno;
6031 to_inherit[to_inherit_num++].insns = insns;
6034 /* Return the last non-debug insn in basic block BB, or the block begin
6035 note if none. */
6036 static rtx_insn *
6037 get_last_insertion_point (basic_block bb)
6039 rtx_insn *insn;
6041 FOR_BB_INSNS_REVERSE (bb, insn)
6042 if (NONDEBUG_INSN_P (insn) || NOTE_INSN_BASIC_BLOCK_P (insn))
6043 return insn;
6044 gcc_unreachable ();
6047 /* Set up RES by registers living on edges FROM except the edge (FROM,
6048 TO) or by registers set up in a jump insn in BB FROM. */
6049 static void
6050 get_live_on_other_edges (basic_block from, basic_block to, bitmap res)
6052 rtx_insn *last;
6053 struct lra_insn_reg *reg;
6054 edge e;
6055 edge_iterator ei;
6057 lra_assert (to != NULL);
6058 bitmap_clear (res);
6059 FOR_EACH_EDGE (e, ei, from->succs)
6060 if (e->dest != to)
6061 bitmap_ior_into (res, df_get_live_in (e->dest));
6062 last = get_last_insertion_point (from);
6063 if (! JUMP_P (last))
6064 return;
6065 curr_id = lra_get_insn_recog_data (last);
6066 for (reg = curr_id->regs; reg != NULL; reg = reg->next)
6067 if (reg->type != OP_IN)
6068 bitmap_set_bit (res, reg->regno);
6071 /* Used as a temporary results of some bitmap calculations. */
6072 static bitmap_head temp_bitmap;
6074 /* We split for reloads of small class of hard regs. The following
6075 defines how many hard regs the class should have to be qualified as
6076 small. The code is mostly oriented to x86/x86-64 architecture
6077 where some insns need to use only specific register or pair of
6078 registers and these register can live in RTL explicitly, e.g. for
6079 parameter passing. */
6080 static const int max_small_class_regs_num = 2;
6082 /* Do inheritance/split transformations in EBB starting with HEAD and
6083 finishing on TAIL. We process EBB insns in the reverse order.
6084 Return true if we did any inheritance/split transformation in the
6085 EBB.
6087 We should avoid excessive splitting which results in worse code
6088 because of inaccurate cost calculations for spilling new split
6089 pseudos in such case. To achieve this we do splitting only if
6090 register pressure is high in given basic block and there are reload
6091 pseudos requiring hard registers. We could do more register
6092 pressure calculations at any given program point to avoid necessary
6093 splitting even more but it is to expensive and the current approach
6094 works well enough. */
6095 static bool
6096 inherit_in_ebb (rtx_insn *head, rtx_insn *tail)
6098 int i, src_regno, dst_regno, nregs;
6099 bool change_p, succ_p, update_reloads_num_p;
6100 rtx_insn *prev_insn, *last_insn;
6101 rtx next_usage_insns, curr_set;
6102 enum reg_class cl;
6103 struct lra_insn_reg *reg;
6104 basic_block last_processed_bb, curr_bb = NULL;
6105 HARD_REG_SET potential_reload_hard_regs, live_hard_regs;
6106 bitmap to_process;
6107 unsigned int j;
6108 bitmap_iterator bi;
6109 bool head_p, after_p;
6111 change_p = false;
6112 curr_usage_insns_check++;
6113 clear_invariants ();
6114 reloads_num = calls_num = 0;
6115 bitmap_clear (&check_only_regs);
6116 bitmap_clear (&invalid_invariant_regs);
6117 last_processed_bb = NULL;
6118 CLEAR_HARD_REG_SET (potential_reload_hard_regs);
6119 COPY_HARD_REG_SET (live_hard_regs, eliminable_regset);
6120 IOR_HARD_REG_SET (live_hard_regs, lra_no_alloc_regs);
6121 /* We don't process new insns generated in the loop. */
6122 for (curr_insn = tail; curr_insn != PREV_INSN (head); curr_insn = prev_insn)
6124 prev_insn = PREV_INSN (curr_insn);
6125 if (BLOCK_FOR_INSN (curr_insn) != NULL)
6126 curr_bb = BLOCK_FOR_INSN (curr_insn);
6127 if (last_processed_bb != curr_bb)
6129 /* We are at the end of BB. Add qualified living
6130 pseudos for potential splitting. */
6131 to_process = df_get_live_out (curr_bb);
6132 if (last_processed_bb != NULL)
6134 /* We are somewhere in the middle of EBB. */
6135 get_live_on_other_edges (curr_bb, last_processed_bb,
6136 &temp_bitmap);
6137 to_process = &temp_bitmap;
6139 last_processed_bb = curr_bb;
6140 last_insn = get_last_insertion_point (curr_bb);
6141 after_p = (! JUMP_P (last_insn)
6142 && (! CALL_P (last_insn)
6143 || (find_reg_note (last_insn,
6144 REG_NORETURN, NULL_RTX) == NULL_RTX
6145 && ! SIBLING_CALL_P (last_insn))));
6146 CLEAR_HARD_REG_SET (potential_reload_hard_regs);
6147 EXECUTE_IF_SET_IN_BITMAP (to_process, 0, j, bi)
6149 if ((int) j >= lra_constraint_new_regno_start)
6150 break;
6151 if (j < FIRST_PSEUDO_REGISTER || reg_renumber[j] >= 0)
6153 if (j < FIRST_PSEUDO_REGISTER)
6154 SET_HARD_REG_BIT (live_hard_regs, j);
6155 else
6156 add_to_hard_reg_set (&live_hard_regs,
6157 PSEUDO_REGNO_MODE (j),
6158 reg_renumber[j]);
6159 setup_next_usage_insn (j, last_insn, reloads_num, after_p);
6163 src_regno = dst_regno = -1;
6164 curr_set = single_set (curr_insn);
6165 if (curr_set != NULL_RTX && REG_P (SET_DEST (curr_set)))
6166 dst_regno = REGNO (SET_DEST (curr_set));
6167 if (curr_set != NULL_RTX && REG_P (SET_SRC (curr_set)))
6168 src_regno = REGNO (SET_SRC (curr_set));
6169 update_reloads_num_p = true;
6170 if (src_regno < lra_constraint_new_regno_start
6171 && src_regno >= FIRST_PSEUDO_REGISTER
6172 && reg_renumber[src_regno] < 0
6173 && dst_regno >= lra_constraint_new_regno_start
6174 && (cl = lra_get_allocno_class (dst_regno)) != NO_REGS)
6176 /* 'reload_pseudo <- original_pseudo'. */
6177 if (ira_class_hard_regs_num[cl] <= max_small_class_regs_num)
6178 reloads_num++;
6179 update_reloads_num_p = false;
6180 succ_p = false;
6181 if (usage_insns[src_regno].check == curr_usage_insns_check
6182 && (next_usage_insns = usage_insns[src_regno].insns) != NULL_RTX)
6183 succ_p = inherit_reload_reg (false, src_regno, cl,
6184 curr_insn, next_usage_insns);
6185 if (succ_p)
6186 change_p = true;
6187 else
6188 setup_next_usage_insn (src_regno, curr_insn, reloads_num, false);
6189 if (hard_reg_set_subset_p (reg_class_contents[cl], live_hard_regs))
6190 IOR_HARD_REG_SET (potential_reload_hard_regs,
6191 reg_class_contents[cl]);
6193 else if (src_regno < 0
6194 && dst_regno >= lra_constraint_new_regno_start
6195 && invariant_p (SET_SRC (curr_set))
6196 && (cl = lra_get_allocno_class (dst_regno)) != NO_REGS
6197 && ! bitmap_bit_p (&invalid_invariant_regs, dst_regno)
6198 && ! bitmap_bit_p (&invalid_invariant_regs,
6199 ORIGINAL_REGNO(regno_reg_rtx[dst_regno])))
6201 /* 'reload_pseudo <- invariant'. */
6202 if (ira_class_hard_regs_num[cl] <= max_small_class_regs_num)
6203 reloads_num++;
6204 update_reloads_num_p = false;
6205 if (process_invariant_for_inheritance (SET_DEST (curr_set), SET_SRC (curr_set)))
6206 change_p = true;
6207 if (hard_reg_set_subset_p (reg_class_contents[cl], live_hard_regs))
6208 IOR_HARD_REG_SET (potential_reload_hard_regs,
6209 reg_class_contents[cl]);
6211 else if (src_regno >= lra_constraint_new_regno_start
6212 && dst_regno < lra_constraint_new_regno_start
6213 && dst_regno >= FIRST_PSEUDO_REGISTER
6214 && reg_renumber[dst_regno] < 0
6215 && (cl = lra_get_allocno_class (src_regno)) != NO_REGS
6216 && usage_insns[dst_regno].check == curr_usage_insns_check
6217 && (next_usage_insns
6218 = usage_insns[dst_regno].insns) != NULL_RTX)
6220 if (ira_class_hard_regs_num[cl] <= max_small_class_regs_num)
6221 reloads_num++;
6222 update_reloads_num_p = false;
6223 /* 'original_pseudo <- reload_pseudo'. */
6224 if (! JUMP_P (curr_insn)
6225 && inherit_reload_reg (true, dst_regno, cl,
6226 curr_insn, next_usage_insns))
6227 change_p = true;
6228 /* Invalidate. */
6229 usage_insns[dst_regno].check = 0;
6230 if (hard_reg_set_subset_p (reg_class_contents[cl], live_hard_regs))
6231 IOR_HARD_REG_SET (potential_reload_hard_regs,
6232 reg_class_contents[cl]);
6234 else if (INSN_P (curr_insn))
6236 int iter;
6237 int max_uid = get_max_uid ();
6239 curr_id = lra_get_insn_recog_data (curr_insn);
6240 curr_static_id = curr_id->insn_static_data;
6241 to_inherit_num = 0;
6242 /* Process insn definitions. */
6243 for (iter = 0; iter < 2; iter++)
6244 for (reg = iter == 0 ? curr_id->regs : curr_static_id->hard_regs;
6245 reg != NULL;
6246 reg = reg->next)
6247 if (reg->type != OP_IN
6248 && (dst_regno = reg->regno) < lra_constraint_new_regno_start)
6250 if (dst_regno >= FIRST_PSEUDO_REGISTER && reg->type == OP_OUT
6251 && reg_renumber[dst_regno] < 0 && ! reg->subreg_p
6252 && usage_insns[dst_regno].check == curr_usage_insns_check
6253 && (next_usage_insns
6254 = usage_insns[dst_regno].insns) != NULL_RTX)
6256 struct lra_insn_reg *r;
6258 for (r = curr_id->regs; r != NULL; r = r->next)
6259 if (r->type != OP_OUT && r->regno == dst_regno)
6260 break;
6261 /* Don't do inheritance if the pseudo is also
6262 used in the insn. */
6263 if (r == NULL)
6264 /* We can not do inheritance right now
6265 because the current insn reg info (chain
6266 regs) can change after that. */
6267 add_to_inherit (dst_regno, next_usage_insns);
6269 /* We can not process one reg twice here because of
6270 usage_insns invalidation. */
6271 if ((dst_regno < FIRST_PSEUDO_REGISTER
6272 || reg_renumber[dst_regno] >= 0)
6273 && ! reg->subreg_p && reg->type != OP_IN)
6275 HARD_REG_SET s;
6277 if (split_if_necessary (dst_regno, reg->biggest_mode,
6278 potential_reload_hard_regs,
6279 false, curr_insn, max_uid))
6280 change_p = true;
6281 CLEAR_HARD_REG_SET (s);
6282 if (dst_regno < FIRST_PSEUDO_REGISTER)
6283 add_to_hard_reg_set (&s, reg->biggest_mode, dst_regno);
6284 else
6285 add_to_hard_reg_set (&s, PSEUDO_REGNO_MODE (dst_regno),
6286 reg_renumber[dst_regno]);
6287 AND_COMPL_HARD_REG_SET (live_hard_regs, s);
6289 /* We should invalidate potential inheritance or
6290 splitting for the current insn usages to the next
6291 usage insns (see code below) as the output pseudo
6292 prevents this. */
6293 if ((dst_regno >= FIRST_PSEUDO_REGISTER
6294 && reg_renumber[dst_regno] < 0)
6295 || (reg->type == OP_OUT && ! reg->subreg_p
6296 && (dst_regno < FIRST_PSEUDO_REGISTER
6297 || reg_renumber[dst_regno] >= 0)))
6299 /* Invalidate and mark definitions. */
6300 if (dst_regno >= FIRST_PSEUDO_REGISTER)
6301 usage_insns[dst_regno].check = -(int) INSN_UID (curr_insn);
6302 else
6304 nregs = hard_regno_nregs (dst_regno,
6305 reg->biggest_mode);
6306 for (i = 0; i < nregs; i++)
6307 usage_insns[dst_regno + i].check
6308 = -(int) INSN_UID (curr_insn);
6312 /* Process clobbered call regs. */
6313 if (curr_id->arg_hard_regs != NULL)
6314 for (i = 0; (dst_regno = curr_id->arg_hard_regs[i]) >= 0; i++)
6315 if (dst_regno >= FIRST_PSEUDO_REGISTER)
6316 usage_insns[dst_regno - FIRST_PSEUDO_REGISTER].check
6317 = -(int) INSN_UID (curr_insn);
6318 if (! JUMP_P (curr_insn))
6319 for (i = 0; i < to_inherit_num; i++)
6320 if (inherit_reload_reg (true, to_inherit[i].regno,
6321 ALL_REGS, curr_insn,
6322 to_inherit[i].insns))
6323 change_p = true;
6324 if (CALL_P (curr_insn))
6326 rtx cheap, pat, dest;
6327 rtx_insn *restore;
6328 int regno, hard_regno;
6330 calls_num++;
6331 if ((cheap = find_reg_note (curr_insn,
6332 REG_RETURNED, NULL_RTX)) != NULL_RTX
6333 && ((cheap = XEXP (cheap, 0)), true)
6334 && (regno = REGNO (cheap)) >= FIRST_PSEUDO_REGISTER
6335 && (hard_regno = reg_renumber[regno]) >= 0
6336 && usage_insns[regno].check == curr_usage_insns_check
6337 /* If there are pending saves/restores, the
6338 optimization is not worth. */
6339 && usage_insns[regno].calls_num == calls_num - 1
6340 && TEST_HARD_REG_BIT (call_used_reg_set, hard_regno))
6342 /* Restore the pseudo from the call result as
6343 REG_RETURNED note says that the pseudo value is
6344 in the call result and the pseudo is an argument
6345 of the call. */
6346 pat = PATTERN (curr_insn);
6347 if (GET_CODE (pat) == PARALLEL)
6348 pat = XVECEXP (pat, 0, 0);
6349 dest = SET_DEST (pat);
6350 /* For multiple return values dest is PARALLEL.
6351 Currently we handle only single return value case. */
6352 if (REG_P (dest))
6354 start_sequence ();
6355 emit_move_insn (cheap, copy_rtx (dest));
6356 restore = get_insns ();
6357 end_sequence ();
6358 lra_process_new_insns (curr_insn, NULL, restore,
6359 "Inserting call parameter restore");
6360 /* We don't need to save/restore of the pseudo from
6361 this call. */
6362 usage_insns[regno].calls_num = calls_num;
6363 bitmap_set_bit (&check_only_regs, regno);
6367 to_inherit_num = 0;
6368 /* Process insn usages. */
6369 for (iter = 0; iter < 2; iter++)
6370 for (reg = iter == 0 ? curr_id->regs : curr_static_id->hard_regs;
6371 reg != NULL;
6372 reg = reg->next)
6373 if ((reg->type != OP_OUT
6374 || (reg->type == OP_OUT && reg->subreg_p))
6375 && (src_regno = reg->regno) < lra_constraint_new_regno_start)
6377 if (src_regno >= FIRST_PSEUDO_REGISTER
6378 && reg_renumber[src_regno] < 0 && reg->type == OP_IN)
6380 if (usage_insns[src_regno].check == curr_usage_insns_check
6381 && (next_usage_insns
6382 = usage_insns[src_regno].insns) != NULL_RTX
6383 && NONDEBUG_INSN_P (curr_insn))
6384 add_to_inherit (src_regno, next_usage_insns);
6385 else if (usage_insns[src_regno].check
6386 != -(int) INSN_UID (curr_insn))
6387 /* Add usages but only if the reg is not set up
6388 in the same insn. */
6389 add_next_usage_insn (src_regno, curr_insn, reloads_num);
6391 else if (src_regno < FIRST_PSEUDO_REGISTER
6392 || reg_renumber[src_regno] >= 0)
6394 bool before_p;
6395 rtx_insn *use_insn = curr_insn;
6397 before_p = (JUMP_P (curr_insn)
6398 || (CALL_P (curr_insn) && reg->type == OP_IN));
6399 if (NONDEBUG_INSN_P (curr_insn)
6400 && (! JUMP_P (curr_insn) || reg->type == OP_IN)
6401 && split_if_necessary (src_regno, reg->biggest_mode,
6402 potential_reload_hard_regs,
6403 before_p, curr_insn, max_uid))
6405 if (reg->subreg_p)
6406 lra_risky_transformations_p = true;
6407 change_p = true;
6408 /* Invalidate. */
6409 usage_insns[src_regno].check = 0;
6410 if (before_p)
6411 use_insn = PREV_INSN (curr_insn);
6413 if (NONDEBUG_INSN_P (curr_insn))
6415 if (src_regno < FIRST_PSEUDO_REGISTER)
6416 add_to_hard_reg_set (&live_hard_regs,
6417 reg->biggest_mode, src_regno);
6418 else
6419 add_to_hard_reg_set (&live_hard_regs,
6420 PSEUDO_REGNO_MODE (src_regno),
6421 reg_renumber[src_regno]);
6423 if (src_regno >= FIRST_PSEUDO_REGISTER)
6424 add_next_usage_insn (src_regno, use_insn, reloads_num);
6425 else
6427 for (i = 0; i < hard_regno_nregs (src_regno, reg->biggest_mode); i++)
6428 add_next_usage_insn (src_regno + i, use_insn, reloads_num);
6432 /* Process used call regs. */
6433 if (curr_id->arg_hard_regs != NULL)
6434 for (i = 0; (src_regno = curr_id->arg_hard_regs[i]) >= 0; i++)
6435 if (src_regno < FIRST_PSEUDO_REGISTER)
6437 SET_HARD_REG_BIT (live_hard_regs, src_regno);
6438 add_next_usage_insn (src_regno, curr_insn, reloads_num);
6440 for (i = 0; i < to_inherit_num; i++)
6442 src_regno = to_inherit[i].regno;
6443 if (inherit_reload_reg (false, src_regno, ALL_REGS,
6444 curr_insn, to_inherit[i].insns))
6445 change_p = true;
6446 else
6447 setup_next_usage_insn (src_regno, curr_insn, reloads_num, false);
6450 if (update_reloads_num_p
6451 && NONDEBUG_INSN_P (curr_insn) && curr_set != NULL_RTX)
6453 int regno = -1;
6454 if ((REG_P (SET_DEST (curr_set))
6455 && (regno = REGNO (SET_DEST (curr_set))) >= lra_constraint_new_regno_start
6456 && reg_renumber[regno] < 0
6457 && (cl = lra_get_allocno_class (regno)) != NO_REGS)
6458 || (REG_P (SET_SRC (curr_set))
6459 && (regno = REGNO (SET_SRC (curr_set))) >= lra_constraint_new_regno_start
6460 && reg_renumber[regno] < 0
6461 && (cl = lra_get_allocno_class (regno)) != NO_REGS))
6463 if (ira_class_hard_regs_num[cl] <= max_small_class_regs_num)
6464 reloads_num++;
6465 if (hard_reg_set_subset_p (reg_class_contents[cl], live_hard_regs))
6466 IOR_HARD_REG_SET (potential_reload_hard_regs,
6467 reg_class_contents[cl]);
6470 if (NONDEBUG_INSN_P (curr_insn))
6472 int regno;
6474 /* Invalidate invariants with changed regs. */
6475 curr_id = lra_get_insn_recog_data (curr_insn);
6476 for (reg = curr_id->regs; reg != NULL; reg = reg->next)
6477 if (reg->type != OP_IN)
6479 bitmap_set_bit (&invalid_invariant_regs, reg->regno);
6480 bitmap_set_bit (&invalid_invariant_regs,
6481 ORIGINAL_REGNO (regno_reg_rtx[reg->regno]));
6483 curr_static_id = curr_id->insn_static_data;
6484 for (reg = curr_static_id->hard_regs; reg != NULL; reg = reg->next)
6485 if (reg->type != OP_IN)
6486 bitmap_set_bit (&invalid_invariant_regs, reg->regno);
6487 if (curr_id->arg_hard_regs != NULL)
6488 for (i = 0; (regno = curr_id->arg_hard_regs[i]) >= 0; i++)
6489 if (regno >= FIRST_PSEUDO_REGISTER)
6490 bitmap_set_bit (&invalid_invariant_regs,
6491 regno - FIRST_PSEUDO_REGISTER);
6493 /* We reached the start of the current basic block. */
6494 if (prev_insn == NULL_RTX || prev_insn == PREV_INSN (head)
6495 || BLOCK_FOR_INSN (prev_insn) != curr_bb)
6497 /* We reached the beginning of the current block -- do
6498 rest of spliting in the current BB. */
6499 to_process = df_get_live_in (curr_bb);
6500 if (BLOCK_FOR_INSN (head) != curr_bb)
6502 /* We are somewhere in the middle of EBB. */
6503 get_live_on_other_edges (EDGE_PRED (curr_bb, 0)->src,
6504 curr_bb, &temp_bitmap);
6505 to_process = &temp_bitmap;
6507 head_p = true;
6508 EXECUTE_IF_SET_IN_BITMAP (to_process, 0, j, bi)
6510 if ((int) j >= lra_constraint_new_regno_start)
6511 break;
6512 if (((int) j < FIRST_PSEUDO_REGISTER || reg_renumber[j] >= 0)
6513 && usage_insns[j].check == curr_usage_insns_check
6514 && (next_usage_insns = usage_insns[j].insns) != NULL_RTX)
6516 if (need_for_split_p (potential_reload_hard_regs, j))
6518 if (lra_dump_file != NULL && head_p)
6520 fprintf (lra_dump_file,
6521 " ----------------------------------\n");
6522 head_p = false;
6524 if (split_reg (false, j, bb_note (curr_bb),
6525 next_usage_insns, NULL))
6526 change_p = true;
6528 usage_insns[j].check = 0;
6533 return change_p;
6536 /* This value affects EBB forming. If probability of edge from EBB to
6537 a BB is not greater than the following value, we don't add the BB
6538 to EBB. */
6539 #define EBB_PROBABILITY_CUTOFF \
6540 ((REG_BR_PROB_BASE * LRA_INHERITANCE_EBB_PROBABILITY_CUTOFF) / 100)
6542 /* Current number of inheritance/split iteration. */
6543 int lra_inheritance_iter;
6545 /* Entry function for inheritance/split pass. */
6546 void
6547 lra_inheritance (void)
6549 int i;
6550 basic_block bb, start_bb;
6551 edge e;
6553 lra_inheritance_iter++;
6554 if (lra_inheritance_iter > LRA_MAX_INHERITANCE_PASSES)
6555 return;
6556 timevar_push (TV_LRA_INHERITANCE);
6557 if (lra_dump_file != NULL)
6558 fprintf (lra_dump_file, "\n********** Inheritance #%d: **********\n\n",
6559 lra_inheritance_iter);
6560 curr_usage_insns_check = 0;
6561 usage_insns = XNEWVEC (struct usage_insns, lra_constraint_new_regno_start);
6562 for (i = 0; i < lra_constraint_new_regno_start; i++)
6563 usage_insns[i].check = 0;
6564 bitmap_initialize (&check_only_regs, &reg_obstack);
6565 bitmap_initialize (&invalid_invariant_regs, &reg_obstack);
6566 bitmap_initialize (&live_regs, &reg_obstack);
6567 bitmap_initialize (&temp_bitmap, &reg_obstack);
6568 bitmap_initialize (&ebb_global_regs, &reg_obstack);
6569 FOR_EACH_BB_FN (bb, cfun)
6571 start_bb = bb;
6572 if (lra_dump_file != NULL)
6573 fprintf (lra_dump_file, "EBB");
6574 /* Form a EBB starting with BB. */
6575 bitmap_clear (&ebb_global_regs);
6576 bitmap_ior_into (&ebb_global_regs, df_get_live_in (bb));
6577 for (;;)
6579 if (lra_dump_file != NULL)
6580 fprintf (lra_dump_file, " %d", bb->index);
6581 if (bb->next_bb == EXIT_BLOCK_PTR_FOR_FN (cfun)
6582 || LABEL_P (BB_HEAD (bb->next_bb)))
6583 break;
6584 e = find_fallthru_edge (bb->succs);
6585 if (! e)
6586 break;
6587 if (e->probability.initialized_p ()
6588 && e->probability.to_reg_br_prob_base () < EBB_PROBABILITY_CUTOFF)
6589 break;
6590 bb = bb->next_bb;
6592 bitmap_ior_into (&ebb_global_regs, df_get_live_out (bb));
6593 if (lra_dump_file != NULL)
6594 fprintf (lra_dump_file, "\n");
6595 if (inherit_in_ebb (BB_HEAD (start_bb), BB_END (bb)))
6596 /* Remember that the EBB head and tail can change in
6597 inherit_in_ebb. */
6598 update_ebb_live_info (BB_HEAD (start_bb), BB_END (bb));
6600 bitmap_clear (&ebb_global_regs);
6601 bitmap_clear (&temp_bitmap);
6602 bitmap_clear (&live_regs);
6603 bitmap_clear (&invalid_invariant_regs);
6604 bitmap_clear (&check_only_regs);
6605 free (usage_insns);
6607 timevar_pop (TV_LRA_INHERITANCE);
6612 /* This page contains code to undo failed inheritance/split
6613 transformations. */
6615 /* Current number of iteration undoing inheritance/split. */
6616 int lra_undo_inheritance_iter;
6618 /* Fix BB live info LIVE after removing pseudos created on pass doing
6619 inheritance/split which are REMOVED_PSEUDOS. */
6620 static void
6621 fix_bb_live_info (bitmap live, bitmap removed_pseudos)
6623 unsigned int regno;
6624 bitmap_iterator bi;
6626 EXECUTE_IF_SET_IN_BITMAP (removed_pseudos, 0, regno, bi)
6627 if (bitmap_clear_bit (live, regno)
6628 && REG_P (lra_reg_info[regno].restore_rtx))
6629 bitmap_set_bit (live, REGNO (lra_reg_info[regno].restore_rtx));
6632 /* Return regno of the (subreg of) REG. Otherwise, return a negative
6633 number. */
6634 static int
6635 get_regno (rtx reg)
6637 if (GET_CODE (reg) == SUBREG)
6638 reg = SUBREG_REG (reg);
6639 if (REG_P (reg))
6640 return REGNO (reg);
6641 return -1;
6644 /* Delete a move INSN with destination reg DREGNO and a previous
6645 clobber insn with the same regno. The inheritance/split code can
6646 generate moves with preceding clobber and when we delete such moves
6647 we should delete the clobber insn too to keep the correct life
6648 info. */
6649 static void
6650 delete_move_and_clobber (rtx_insn *insn, int dregno)
6652 rtx_insn *prev_insn = PREV_INSN (insn);
6654 lra_set_insn_deleted (insn);
6655 lra_assert (dregno >= 0);
6656 if (prev_insn != NULL && NONDEBUG_INSN_P (prev_insn)
6657 && GET_CODE (PATTERN (prev_insn)) == CLOBBER
6658 && dregno == get_regno (XEXP (PATTERN (prev_insn), 0)))
6659 lra_set_insn_deleted (prev_insn);
6662 /* Remove inheritance/split pseudos which are in REMOVE_PSEUDOS and
6663 return true if we did any change. The undo transformations for
6664 inheritance looks like
6665 i <- i2
6666 p <- i => p <- i2
6667 or removing
6668 p <- i, i <- p, and i <- i3
6669 where p is original pseudo from which inheritance pseudo i was
6670 created, i and i3 are removed inheritance pseudos, i2 is another
6671 not removed inheritance pseudo. All split pseudos or other
6672 occurrences of removed inheritance pseudos are changed on the
6673 corresponding original pseudos.
6675 The function also schedules insns changed and created during
6676 inheritance/split pass for processing by the subsequent constraint
6677 pass. */
6678 static bool
6679 remove_inheritance_pseudos (bitmap remove_pseudos)
6681 basic_block bb;
6682 int regno, sregno, prev_sregno, dregno;
6683 rtx restore_rtx;
6684 rtx set, prev_set;
6685 rtx_insn *prev_insn;
6686 bool change_p, done_p;
6688 change_p = ! bitmap_empty_p (remove_pseudos);
6689 /* We can not finish the function right away if CHANGE_P is true
6690 because we need to marks insns affected by previous
6691 inheritance/split pass for processing by the subsequent
6692 constraint pass. */
6693 FOR_EACH_BB_FN (bb, cfun)
6695 fix_bb_live_info (df_get_live_in (bb), remove_pseudos);
6696 fix_bb_live_info (df_get_live_out (bb), remove_pseudos);
6697 FOR_BB_INSNS_REVERSE (bb, curr_insn)
6699 if (! INSN_P (curr_insn))
6700 continue;
6701 done_p = false;
6702 sregno = dregno = -1;
6703 if (change_p && NONDEBUG_INSN_P (curr_insn)
6704 && (set = single_set (curr_insn)) != NULL_RTX)
6706 dregno = get_regno (SET_DEST (set));
6707 sregno = get_regno (SET_SRC (set));
6710 if (sregno >= 0 && dregno >= 0)
6712 if (bitmap_bit_p (remove_pseudos, dregno)
6713 && ! REG_P (lra_reg_info[dregno].restore_rtx))
6715 /* invariant inheritance pseudo <- original pseudo */
6716 if (lra_dump_file != NULL)
6718 fprintf (lra_dump_file, " Removing invariant inheritance:\n");
6719 dump_insn_slim (lra_dump_file, curr_insn);
6720 fprintf (lra_dump_file, "\n");
6722 delete_move_and_clobber (curr_insn, dregno);
6723 done_p = true;
6725 else if (bitmap_bit_p (remove_pseudos, sregno)
6726 && ! REG_P (lra_reg_info[sregno].restore_rtx))
6728 /* reload pseudo <- invariant inheritance pseudo */
6729 start_sequence ();
6730 /* We can not just change the source. It might be
6731 an insn different from the move. */
6732 emit_insn (lra_reg_info[sregno].restore_rtx);
6733 rtx_insn *new_insns = get_insns ();
6734 end_sequence ();
6735 lra_assert (single_set (new_insns) != NULL
6736 && SET_DEST (set) == SET_DEST (single_set (new_insns)));
6737 lra_process_new_insns (curr_insn, NULL, new_insns,
6738 "Changing reload<-invariant inheritance");
6739 delete_move_and_clobber (curr_insn, dregno);
6740 done_p = true;
6742 else if ((bitmap_bit_p (remove_pseudos, sregno)
6743 && (get_regno (lra_reg_info[sregno].restore_rtx) == dregno
6744 || (bitmap_bit_p (remove_pseudos, dregno)
6745 && get_regno (lra_reg_info[sregno].restore_rtx) >= 0
6746 && (get_regno (lra_reg_info[sregno].restore_rtx)
6747 == get_regno (lra_reg_info[dregno].restore_rtx)))))
6748 || (bitmap_bit_p (remove_pseudos, dregno)
6749 && get_regno (lra_reg_info[dregno].restore_rtx) == sregno))
6750 /* One of the following cases:
6751 original <- removed inheritance pseudo
6752 removed inherit pseudo <- another removed inherit pseudo
6753 removed inherit pseudo <- original pseudo
6755 removed_split_pseudo <- original_reg
6756 original_reg <- removed_split_pseudo */
6758 if (lra_dump_file != NULL)
6760 fprintf (lra_dump_file, " Removing %s:\n",
6761 bitmap_bit_p (&lra_split_regs, sregno)
6762 || bitmap_bit_p (&lra_split_regs, dregno)
6763 ? "split" : "inheritance");
6764 dump_insn_slim (lra_dump_file, curr_insn);
6766 delete_move_and_clobber (curr_insn, dregno);
6767 done_p = true;
6769 else if (bitmap_bit_p (remove_pseudos, sregno)
6770 && bitmap_bit_p (&lra_inheritance_pseudos, sregno))
6772 /* Search the following pattern:
6773 inherit_or_split_pseudo1 <- inherit_or_split_pseudo2
6774 original_pseudo <- inherit_or_split_pseudo1
6775 where the 2nd insn is the current insn and
6776 inherit_or_split_pseudo2 is not removed. If it is found,
6777 change the current insn onto:
6778 original_pseudo <- inherit_or_split_pseudo2. */
6779 for (prev_insn = PREV_INSN (curr_insn);
6780 prev_insn != NULL_RTX && ! NONDEBUG_INSN_P (prev_insn);
6781 prev_insn = PREV_INSN (prev_insn))
6783 if (prev_insn != NULL_RTX && BLOCK_FOR_INSN (prev_insn) == bb
6784 && (prev_set = single_set (prev_insn)) != NULL_RTX
6785 /* There should be no subregs in insn we are
6786 searching because only the original reg might
6787 be in subreg when we changed the mode of
6788 load/store for splitting. */
6789 && REG_P (SET_DEST (prev_set))
6790 && REG_P (SET_SRC (prev_set))
6791 && (int) REGNO (SET_DEST (prev_set)) == sregno
6792 && ((prev_sregno = REGNO (SET_SRC (prev_set)))
6793 >= FIRST_PSEUDO_REGISTER)
6794 && (lra_reg_info[prev_sregno].restore_rtx == NULL_RTX
6796 /* As we consider chain of inheritance or
6797 splitting described in above comment we should
6798 check that sregno and prev_sregno were
6799 inheritance/split pseudos created from the
6800 same original regno. */
6801 (get_regno (lra_reg_info[sregno].restore_rtx) >= 0
6802 && (get_regno (lra_reg_info[sregno].restore_rtx)
6803 == get_regno (lra_reg_info[prev_sregno].restore_rtx))))
6804 && ! bitmap_bit_p (remove_pseudos, prev_sregno))
6806 lra_assert (GET_MODE (SET_SRC (prev_set))
6807 == GET_MODE (regno_reg_rtx[sregno]));
6808 /* Although we have a single set, the insn can
6809 contain more one sregno register occurrence
6810 as a source. Change all occurrences. */
6811 lra_substitute_pseudo_within_insn (curr_insn, sregno,
6812 SET_SRC (prev_set),
6813 false);
6814 /* As we are finishing with processing the insn
6815 here, check the destination too as it might
6816 inheritance pseudo for another pseudo. */
6817 if (bitmap_bit_p (remove_pseudos, dregno)
6818 && bitmap_bit_p (&lra_inheritance_pseudos, dregno)
6819 && (restore_rtx
6820 = lra_reg_info[dregno].restore_rtx) != NULL_RTX)
6822 if (GET_CODE (SET_DEST (set)) == SUBREG)
6823 SUBREG_REG (SET_DEST (set)) = restore_rtx;
6824 else
6825 SET_DEST (set) = restore_rtx;
6827 lra_push_insn_and_update_insn_regno_info (curr_insn);
6828 lra_set_used_insn_alternative_by_uid
6829 (INSN_UID (curr_insn), LRA_UNKNOWN_ALT);
6830 done_p = true;
6831 if (lra_dump_file != NULL)
6833 fprintf (lra_dump_file, " Change reload insn:\n");
6834 dump_insn_slim (lra_dump_file, curr_insn);
6839 if (! done_p)
6841 struct lra_insn_reg *reg;
6842 bool restored_regs_p = false;
6843 bool kept_regs_p = false;
6845 curr_id = lra_get_insn_recog_data (curr_insn);
6846 for (reg = curr_id->regs; reg != NULL; reg = reg->next)
6848 regno = reg->regno;
6849 restore_rtx = lra_reg_info[regno].restore_rtx;
6850 if (restore_rtx != NULL_RTX)
6852 if (change_p && bitmap_bit_p (remove_pseudos, regno))
6854 lra_substitute_pseudo_within_insn
6855 (curr_insn, regno, restore_rtx, false);
6856 restored_regs_p = true;
6858 else
6859 kept_regs_p = true;
6862 if (NONDEBUG_INSN_P (curr_insn) && kept_regs_p)
6864 /* The instruction has changed since the previous
6865 constraints pass. */
6866 lra_push_insn_and_update_insn_regno_info (curr_insn);
6867 lra_set_used_insn_alternative_by_uid
6868 (INSN_UID (curr_insn), LRA_UNKNOWN_ALT);
6870 else if (restored_regs_p)
6871 /* The instruction has been restored to the form that
6872 it had during the previous constraints pass. */
6873 lra_update_insn_regno_info (curr_insn);
6874 if (restored_regs_p && lra_dump_file != NULL)
6876 fprintf (lra_dump_file, " Insn after restoring regs:\n");
6877 dump_insn_slim (lra_dump_file, curr_insn);
6882 return change_p;
6885 /* If optional reload pseudos failed to get a hard register or was not
6886 inherited, it is better to remove optional reloads. We do this
6887 transformation after undoing inheritance to figure out necessity to
6888 remove optional reloads easier. Return true if we do any
6889 change. */
6890 static bool
6891 undo_optional_reloads (void)
6893 bool change_p, keep_p;
6894 unsigned int regno, uid;
6895 bitmap_iterator bi, bi2;
6896 rtx_insn *insn;
6897 rtx set, src, dest;
6898 auto_bitmap removed_optional_reload_pseudos (&reg_obstack);
6900 bitmap_copy (removed_optional_reload_pseudos, &lra_optional_reload_pseudos);
6901 EXECUTE_IF_SET_IN_BITMAP (&lra_optional_reload_pseudos, 0, regno, bi)
6903 keep_p = false;
6904 /* Keep optional reloads from previous subpasses. */
6905 if (lra_reg_info[regno].restore_rtx == NULL_RTX
6906 /* If the original pseudo changed its allocation, just
6907 removing the optional pseudo is dangerous as the original
6908 pseudo will have longer live range. */
6909 || reg_renumber[REGNO (lra_reg_info[regno].restore_rtx)] >= 0)
6910 keep_p = true;
6911 else if (reg_renumber[regno] >= 0)
6912 EXECUTE_IF_SET_IN_BITMAP (&lra_reg_info[regno].insn_bitmap, 0, uid, bi2)
6914 insn = lra_insn_recog_data[uid]->insn;
6915 if ((set = single_set (insn)) == NULL_RTX)
6916 continue;
6917 src = SET_SRC (set);
6918 dest = SET_DEST (set);
6919 if (! REG_P (src) || ! REG_P (dest))
6920 continue;
6921 if (REGNO (dest) == regno
6922 /* Ignore insn for optional reloads itself. */
6923 && REGNO (lra_reg_info[regno].restore_rtx) != REGNO (src)
6924 /* Check only inheritance on last inheritance pass. */
6925 && (int) REGNO (src) >= new_regno_start
6926 /* Check that the optional reload was inherited. */
6927 && bitmap_bit_p (&lra_inheritance_pseudos, REGNO (src)))
6929 keep_p = true;
6930 break;
6933 if (keep_p)
6935 bitmap_clear_bit (removed_optional_reload_pseudos, regno);
6936 if (lra_dump_file != NULL)
6937 fprintf (lra_dump_file, "Keep optional reload reg %d\n", regno);
6940 change_p = ! bitmap_empty_p (removed_optional_reload_pseudos);
6941 auto_bitmap insn_bitmap (&reg_obstack);
6942 EXECUTE_IF_SET_IN_BITMAP (removed_optional_reload_pseudos, 0, regno, bi)
6944 if (lra_dump_file != NULL)
6945 fprintf (lra_dump_file, "Remove optional reload reg %d\n", regno);
6946 bitmap_copy (insn_bitmap, &lra_reg_info[regno].insn_bitmap);
6947 EXECUTE_IF_SET_IN_BITMAP (insn_bitmap, 0, uid, bi2)
6949 insn = lra_insn_recog_data[uid]->insn;
6950 if ((set = single_set (insn)) != NULL_RTX)
6952 src = SET_SRC (set);
6953 dest = SET_DEST (set);
6954 if (REG_P (src) && REG_P (dest)
6955 && ((REGNO (src) == regno
6956 && (REGNO (lra_reg_info[regno].restore_rtx)
6957 == REGNO (dest)))
6958 || (REGNO (dest) == regno
6959 && (REGNO (lra_reg_info[regno].restore_rtx)
6960 == REGNO (src)))))
6962 if (lra_dump_file != NULL)
6964 fprintf (lra_dump_file, " Deleting move %u\n",
6965 INSN_UID (insn));
6966 dump_insn_slim (lra_dump_file, insn);
6968 delete_move_and_clobber (insn, REGNO (dest));
6969 continue;
6971 /* We should not worry about generation memory-memory
6972 moves here as if the corresponding inheritance did
6973 not work (inheritance pseudo did not get a hard reg),
6974 we remove the inheritance pseudo and the optional
6975 reload. */
6977 lra_substitute_pseudo_within_insn
6978 (insn, regno, lra_reg_info[regno].restore_rtx, false);
6979 lra_update_insn_regno_info (insn);
6980 if (lra_dump_file != NULL)
6982 fprintf (lra_dump_file,
6983 " Restoring original insn:\n");
6984 dump_insn_slim (lra_dump_file, insn);
6988 /* Clear restore_regnos. */
6989 EXECUTE_IF_SET_IN_BITMAP (&lra_optional_reload_pseudos, 0, regno, bi)
6990 lra_reg_info[regno].restore_rtx = NULL_RTX;
6991 return change_p;
6994 /* Entry function for undoing inheritance/split transformation. Return true
6995 if we did any RTL change in this pass. */
6996 bool
6997 lra_undo_inheritance (void)
6999 unsigned int regno;
7000 int hard_regno;
7001 int n_all_inherit, n_inherit, n_all_split, n_split;
7002 rtx restore_rtx;
7003 bitmap_iterator bi;
7004 bool change_p;
7006 lra_undo_inheritance_iter++;
7007 if (lra_undo_inheritance_iter > LRA_MAX_INHERITANCE_PASSES)
7008 return false;
7009 if (lra_dump_file != NULL)
7010 fprintf (lra_dump_file,
7011 "\n********** Undoing inheritance #%d: **********\n\n",
7012 lra_undo_inheritance_iter);
7013 auto_bitmap remove_pseudos (&reg_obstack);
7014 n_inherit = n_all_inherit = 0;
7015 EXECUTE_IF_SET_IN_BITMAP (&lra_inheritance_pseudos, 0, regno, bi)
7016 if (lra_reg_info[regno].restore_rtx != NULL_RTX)
7018 n_all_inherit++;
7019 if (reg_renumber[regno] < 0
7020 /* If the original pseudo changed its allocation, just
7021 removing inheritance is dangerous as for changing
7022 allocation we used shorter live-ranges. */
7023 && (! REG_P (lra_reg_info[regno].restore_rtx)
7024 || reg_renumber[REGNO (lra_reg_info[regno].restore_rtx)] < 0))
7025 bitmap_set_bit (remove_pseudos, regno);
7026 else
7027 n_inherit++;
7029 if (lra_dump_file != NULL && n_all_inherit != 0)
7030 fprintf (lra_dump_file, "Inherit %d out of %d (%.2f%%)\n",
7031 n_inherit, n_all_inherit,
7032 (double) n_inherit / n_all_inherit * 100);
7033 n_split = n_all_split = 0;
7034 EXECUTE_IF_SET_IN_BITMAP (&lra_split_regs, 0, regno, bi)
7035 if ((restore_rtx = lra_reg_info[regno].restore_rtx) != NULL_RTX)
7037 int restore_regno = REGNO (restore_rtx);
7039 n_all_split++;
7040 hard_regno = (restore_regno >= FIRST_PSEUDO_REGISTER
7041 ? reg_renumber[restore_regno] : restore_regno);
7042 if (hard_regno < 0 || reg_renumber[regno] == hard_regno)
7043 bitmap_set_bit (remove_pseudos, regno);
7044 else
7046 n_split++;
7047 if (lra_dump_file != NULL)
7048 fprintf (lra_dump_file, " Keep split r%d (orig=r%d)\n",
7049 regno, restore_regno);
7052 if (lra_dump_file != NULL && n_all_split != 0)
7053 fprintf (lra_dump_file, "Split %d out of %d (%.2f%%)\n",
7054 n_split, n_all_split,
7055 (double) n_split / n_all_split * 100);
7056 change_p = remove_inheritance_pseudos (remove_pseudos);
7057 /* Clear restore_regnos. */
7058 EXECUTE_IF_SET_IN_BITMAP (&lra_inheritance_pseudos, 0, regno, bi)
7059 lra_reg_info[regno].restore_rtx = NULL_RTX;
7060 EXECUTE_IF_SET_IN_BITMAP (&lra_split_regs, 0, regno, bi)
7061 lra_reg_info[regno].restore_rtx = NULL_RTX;
7062 change_p = undo_optional_reloads () || change_p;
7063 return change_p;