2007-05-30 H.J. Lu <hongjiu.lu@intel.com>
[official-gcc.git] / gcc / config / rs6000 / power4.md
blobd379ed998c585cc783d5951043db578fa48358cf
1 ;; Scheduling description for IBM Power4 and PowerPC 970 processors.
2 ;;   Copyright (C) 2003, 2004 Free Software Foundation, Inc.
3 ;;
4 ;; This file is part of GCC.
5 ;;
6 ;; GCC is free software; you can redistribute it and/or modify it
7 ;; under the terms of the GNU General Public License as published
8 ;; by the Free Software Foundation; either version 2, or (at your
9 ;; option) any later version.
11 ;; GCC is distributed in the hope that it will be useful, but WITHOUT
12 ;; ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
13 ;; or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public
14 ;; License for more details.
16 ;; You should have received a copy of the GNU General Public License
17 ;; along with GCC; see the file COPYING.  If not, write to the
18 ;; Free Software Foundation, 51 Franklin Street, Fifth Floor, Boston,
19 ;; MA 02110-1301, USA.
21 ;; Sources: IBM Red Book and White Paper on POWER4
23 ;; The POWER4 has 2 iu, 2 fpu, 2 lsu per engine (2 engines per chip).
24 ;; Instructions that update more than one register get broken into two
25 ;; (split) or more internal ops.  The chip can issue up to 5
26 ;; internal ops per cycle.
28 (define_automaton "power4iu,power4fpu,power4vec,power4misc")
30 (define_cpu_unit "iu1_power4,iu2_power4" "power4iu")
31 (define_cpu_unit "lsu1_power4,lsu2_power4" "power4misc")
32 (define_cpu_unit "fpu1_power4,fpu2_power4" "power4fpu")
33 (define_cpu_unit "bpu_power4,cru_power4" "power4misc")
34 (define_cpu_unit "vec_power4,vecperm_power4" "power4vec")
35 (define_cpu_unit "du1_power4,du2_power4,du3_power4,du4_power4,du5_power4"
36                  "power4misc")
38 (define_reservation "lsq_power4"
39                     "(du1_power4,lsu1_power4)\
40                     |(du2_power4,lsu2_power4)\
41                     |(du3_power4,lsu2_power4)\
42                     |(du4_power4,lsu1_power4)")
44 (define_reservation "lsuq_power4"
45                     "(du1_power4+du2_power4,lsu1_power4+iu2_power4)\
46                     |(du2_power4+du3_power4,lsu2_power4+iu2_power4)\
47                     |(du3_power4+du4_power4,lsu2_power4+iu1_power4)")
49 (define_reservation "iq_power4"
50                     "(du1_power4,iu1_power4)\
51                     |(du2_power4,iu2_power4)\
52                     |(du3_power4,iu2_power4)\
53                     |(du4_power4,iu1_power4)")
55 (define_reservation "fpq_power4"
56                     "(du1_power4,fpu1_power4)\
57                     |(du2_power4,fpu2_power4)\
58                     |(du3_power4,fpu2_power4)\
59                     |(du4_power4,fpu1_power4)")
61 (define_reservation "vq_power4"
62                     "(du1_power4,vec_power4)\
63                     |(du2_power4,vec_power4)\
64                     |(du3_power4,vec_power4)\
65                     |(du4_power4,vec_power4)")
67 (define_reservation "vpq_power4"
68                     "(du1_power4,vecperm_power4)\
69                     |(du2_power4,vecperm_power4)\
70                     |(du3_power4,vecperm_power4)\
71                     |(du4_power4,vecperm_power4)")
74 ; Dispatch slots are allocated in order conforming to program order.
75 (absence_set "du1_power4" "du2_power4,du3_power4,du4_power4,du5_power4")
76 (absence_set "du2_power4" "du3_power4,du4_power4,du5_power4")
77 (absence_set "du3_power4" "du4_power4,du5_power4")
78 (absence_set "du4_power4" "du5_power4")
81 ; Load/store
82 (define_insn_reservation "power4-load" 4 ; 3
83   (and (eq_attr "type" "load")
84        (eq_attr "cpu" "power4"))
85   "lsq_power4")
87 (define_insn_reservation "power4-load-ext" 5
88   (and (eq_attr "type" "load_ext")
89        (eq_attr "cpu" "power4"))
90   "(du1_power4+du2_power4,lsu1_power4,nothing,nothing,iu2_power4)\
91   |(du2_power4+du3_power4,lsu2_power4,nothing,nothing,iu2_power4)\
92   |(du3_power4+du4_power4,lsu2_power4,nothing,nothing,iu1_power4)")
94 (define_insn_reservation "power4-load-ext-update" 5
95   (and (eq_attr "type" "load_ext_u")
96        (eq_attr "cpu" "power4"))
97   "du1_power4+du2_power4+du3_power4+du4_power4,\
98    lsu1_power4+iu2_power4,nothing,nothing,iu2_power4")
100 (define_insn_reservation "power4-load-ext-update-indexed" 5
101   (and (eq_attr "type" "load_ext_ux")
102        (eq_attr "cpu" "power4"))
103   "du1_power4+du2_power4+du3_power4+du4_power4,\
104    iu1_power4,lsu2_power4+iu1_power4,nothing,nothing,iu2_power4")
106 (define_insn_reservation "power4-load-update-indexed" 3
107   (and (eq_attr "type" "load_ux")
108        (eq_attr "cpu" "power4"))
109   "du1_power4+du2_power4+du3_power4+du4_power4,\
110    iu1_power4,lsu2_power4+iu2_power4")
112 (define_insn_reservation "power4-load-update" 4 ; 3
113   (and (eq_attr "type" "load_u")
114        (eq_attr "cpu" "power4"))
115   "lsuq_power4")
117 (define_insn_reservation "power4-fpload" 6 ; 5
118   (and (eq_attr "type" "fpload")
119        (eq_attr "cpu" "power4"))
120   "lsq_power4")
122 (define_insn_reservation "power4-fpload-update" 6 ; 5
123   (and (eq_attr "type" "fpload_u,fpload_ux")
124        (eq_attr "cpu" "power4"))
125   "lsuq_power4")
127 (define_insn_reservation "power4-vecload" 6 ; 5
128   (and (eq_attr "type" "vecload")
129        (eq_attr "cpu" "power4"))
130   "lsq_power4")
132 (define_insn_reservation "power4-store" 12
133   (and (eq_attr "type" "store")
134        (eq_attr "cpu" "power4"))
135   "(du1_power4,lsu1_power4,iu1_power4)\
136   |(du2_power4,lsu2_power4,iu2_power4)\
137   |(du3_power4,lsu2_power4,iu2_power4)\
138   |(du4_power4,lsu1_power4,iu1_power4)")
140 (define_insn_reservation "power4-store-update" 12
141   (and (eq_attr "type" "store_u")
142        (eq_attr "cpu" "power4"))
143   "(du1_power4+du2_power4,lsu1_power4+iu2_power4,iu1_power4)\
144   |(du2_power4+du3_power4,lsu2_power4+iu2_power4,iu2_power4)\
145   |(du3_power4+du4_power4,lsu2_power4+iu1_power4,iu2_power4)\
146   |(du3_power4+du4_power4,lsu2_power4,iu1_power4,iu2_power4)")
148 (define_insn_reservation "power4-store-update-indexed" 12
149   (and (eq_attr "type" "store_ux")
150        (eq_attr "cpu" "power4"))
151    "du1_power4+du2_power4+du3_power4+du4_power4,\
152     iu1_power4,lsu2_power4+iu2_power4,iu2_power4")
154 (define_insn_reservation "power4-fpstore" 12
155   (and (eq_attr "type" "fpstore")
156        (eq_attr "cpu" "power4"))
157   "(du1_power4,lsu1_power4,fpu1_power4)\
158   |(du2_power4,lsu2_power4,fpu2_power4)\
159   |(du3_power4,lsu2_power4,fpu2_power4)\
160   |(du4_power4,lsu1_power4,fpu1_power4)")
162 (define_insn_reservation "power4-fpstore-update" 12
163   (and (eq_attr "type" "fpstore_u,fpstore_ux")
164        (eq_attr "cpu" "power4"))
165   "(du1_power4+du2_power4,lsu1_power4+iu2_power4,fpu1_power4)\
166   |(du2_power4+du3_power4,lsu2_power4+iu2_power4,fpu2_power4)\
167   |(du3_power4+du4_power4,lsu2_power4+iu1_power4,fpu2_power4)")
169 (define_insn_reservation "power4-vecstore" 12
170   (and (eq_attr "type" "vecstore")
171        (eq_attr "cpu" "power4"))
172   "(du1_power4,lsu1_power4,vec_power4)\
173   |(du2_power4,lsu2_power4,vec_power4)\
174   |(du3_power4,lsu2_power4,vec_power4)\
175   |(du4_power4,lsu1_power4,vec_power4)")
177 (define_insn_reservation "power4-llsc" 11
178   (and (eq_attr "type" "load_l,store_c,sync")
179        (eq_attr "cpu" "power4"))
180   "du1_power4+du2_power4+du3_power4+du4_power4,\
181   lsu1_power4")
184 ; Integer latency is 2 cycles
185 (define_insn_reservation "power4-integer" 2
186   (and (eq_attr "type" "integer,insert_dword,shift,trap,\
187                         var_shift_rotate,cntlz,exts")
188        (eq_attr "cpu" "power4"))
189   "iq_power4")
191 (define_insn_reservation "power4-two" 2
192   (and (eq_attr "type" "two")
193        (eq_attr "cpu" "power4"))
194   "(du1_power4+du2_power4,iu1_power4,nothing,iu2_power4)\
195   |(du2_power4+du3_power4,iu2_power4,nothing,iu2_power4)\
196   |(du3_power4+du4_power4,iu2_power4,nothing,iu1_power4)\
197   |(du4_power4+du1_power4,iu1_power4,nothing,iu1_power4)")
199 (define_insn_reservation "power4-three" 2
200   (and (eq_attr "type" "three")
201        (eq_attr "cpu" "power4"))
202   "(du1_power4+du2_power4+du3_power4,\
203     iu1_power4,nothing,iu2_power4,nothing,iu2_power4)\
204   |(du2_power4+du3_power4+du4_power4,\
205     iu2_power4,nothing,iu2_power4,nothing,iu1_power4)\
206   |(du3_power4+du4_power4+du1_power4,\
207     iu2_power4,nothing,iu1_power4,nothing,iu1_power4)\
208   |(du4_power4+du1_power4+du2_power4,\
209     iu1_power4,nothing,iu2_power4,nothing,iu2_power4)")
211 (define_insn_reservation "power4-insert" 4
212   (and (eq_attr "type" "insert_word")
213        (eq_attr "cpu" "power4"))
214   "(du1_power4+du2_power4,iu1_power4,nothing,iu2_power4)\
215   |(du2_power4+du3_power4,iu2_power4,nothing,iu2_power4)\
216   |(du3_power4+du4_power4,iu2_power4,nothing,iu1_power4)")
218 (define_insn_reservation "power4-cmp" 3
219   (and (eq_attr "type" "cmp,fast_compare")
220        (eq_attr "cpu" "power4"))
221   "iq_power4")
223 (define_insn_reservation "power4-compare" 2
224   (and (eq_attr "type" "compare,delayed_compare,var_delayed_compare")
225        (eq_attr "cpu" "power4"))
226   "(du1_power4+du2_power4,iu1_power4,iu2_power4)\
227   |(du2_power4+du3_power4,iu2_power4,iu2_power4)\
228   |(du3_power4+du4_power4,iu2_power4,iu1_power4)")
230 (define_bypass 4 "power4-compare" "power4-branch,power4-crlogical,power4-delayedcr,power4-mfcr,power4-mfcrf")
232 (define_insn_reservation "power4-lmul-cmp" 7
233   (and (eq_attr "type" "lmul_compare")
234        (eq_attr "cpu" "power4"))
235   "(du1_power4+du2_power4,iu1_power4*6,iu2_power4)\
236   |(du2_power4+du3_power4,iu2_power4*6,iu2_power4)\
237   |(du3_power4+du4_power4,iu2_power4*6,iu1_power4)")
239 (define_bypass 10 "power4-lmul-cmp" "power4-branch,power4-crlogical,power4-delayedcr,power4-mfcr,power4-mfcrf")
241 (define_insn_reservation "power4-imul-cmp" 5
242   (and (eq_attr "type" "imul_compare")
243        (eq_attr "cpu" "power4"))
244   "(du1_power4+du2_power4,iu1_power4*4,iu2_power4)\
245   |(du2_power4+du3_power4,iu2_power4*4,iu2_power4)\
246   |(du3_power4+du4_power4,iu2_power4*4,iu1_power4)")
248 (define_bypass 8 "power4-imul-cmp" "power4-branch,power4-crlogical,power4-delayedcr,power4-mfcr,power4-mfcrf")
250 (define_insn_reservation "power4-lmul" 7
251   (and (eq_attr "type" "lmul")
252        (eq_attr "cpu" "power4"))
253   "(du1_power4,iu1_power4*6)\
254   |(du2_power4,iu2_power4*6)\
255   |(du3_power4,iu2_power4*6)\
256   |(du4_power4,iu1_power4*6)")
258 (define_insn_reservation "power4-imul" 5
259   (and (eq_attr "type" "imul")
260        (eq_attr "cpu" "power4"))
261   "(du1_power4,iu1_power4*4)\
262   |(du2_power4,iu2_power4*4)\
263   |(du3_power4,iu2_power4*4)\
264   |(du4_power4,iu1_power4*4)")
266 (define_insn_reservation "power4-imul3" 4
267   (and (eq_attr "type" "imul2,imul3")
268        (eq_attr "cpu" "power4"))
269   "(du1_power4,iu1_power4*3)\
270   |(du2_power4,iu2_power4*3)\
271   |(du3_power4,iu2_power4*3)\
272   |(du4_power4,iu1_power4*3)")
275 ; SPR move only executes in first IU.
276 ; Integer division only executes in second IU.
277 (define_insn_reservation "power4-idiv" 36
278   (and (eq_attr "type" "idiv")
279        (eq_attr "cpu" "power4"))
280   "du1_power4+du2_power4,iu2_power4*35")
282 (define_insn_reservation "power4-ldiv" 68
283   (and (eq_attr "type" "ldiv")
284        (eq_attr "cpu" "power4"))
285   "du1_power4+du2_power4,iu2_power4*67")
288 (define_insn_reservation "power4-mtjmpr" 3
289   (and (eq_attr "type" "mtjmpr,mfjmpr")
290        (eq_attr "cpu" "power4"))
291   "du1_power4,bpu_power4")
294 ; Branches take dispatch Slot 4.  The presence_sets prevent other insn from
295 ; grabbing previous dispatch slots once this is assigned.
296 (define_insn_reservation "power4-branch" 2
297   (and (eq_attr "type" "jmpreg,branch")
298        (eq_attr "cpu" "power4"))
299   "(du5_power4\
300    |du4_power4+du5_power4\
301    |du3_power4+du4_power4+du5_power4\
302    |du2_power4+du3_power4+du4_power4+du5_power4\
303    |du1_power4+du2_power4+du3_power4+du4_power4+du5_power4),bpu_power4")
306 ; Condition Register logical ops are split if non-destructive (RT != RB)
307 (define_insn_reservation "power4-crlogical" 2
308   (and (eq_attr "type" "cr_logical")
309        (eq_attr "cpu" "power4"))
310   "du1_power4,cru_power4")
312 (define_insn_reservation "power4-delayedcr" 4
313   (and (eq_attr "type" "delayed_cr")
314        (eq_attr "cpu" "power4"))
315   "du1_power4+du2_power4,cru_power4,cru_power4")
317 ; 4 mfcrf (each 3 cyc, 1/cyc) + 3 fxu
318 (define_insn_reservation "power4-mfcr" 6
319   (and (eq_attr "type" "mfcr")
320        (eq_attr "cpu" "power4"))
321   "du1_power4+du2_power4+du3_power4+du4_power4,\
322    du1_power4+du2_power4+du3_power4+du4_power4+cru_power4,\
323    cru_power4,cru_power4,cru_power4")
325 ; mfcrf (1 field)
326 (define_insn_reservation "power4-mfcrf" 3
327   (and (eq_attr "type" "mfcrf")
328        (eq_attr "cpu" "power4"))
329   "du1_power4,cru_power4")
331 ; mtcrf (1 field)
332 (define_insn_reservation "power4-mtcr" 4
333   (and (eq_attr "type" "mtcr")
334        (eq_attr "cpu" "power4"))
335   "du1_power4,iu1_power4")
337 ; Basic FP latency is 6 cycles
338 (define_insn_reservation "power4-fp" 6
339   (and (eq_attr "type" "fp,dmul")
340        (eq_attr "cpu" "power4"))
341   "fpq_power4")
343 (define_insn_reservation "power4-fpcompare" 5
344   (and (eq_attr "type" "fpcompare")
345        (eq_attr "cpu" "power4"))
346   "fpq_power4")
348 (define_insn_reservation "power4-sdiv" 33
349   (and (eq_attr "type" "sdiv,ddiv")
350        (eq_attr "cpu" "power4"))
351   "(du1_power4,fpu1_power4*28)\
352   |(du2_power4,fpu2_power4*28)\
353   |(du3_power4,fpu2_power4*28)\
354   |(du4_power4,fpu1_power4*28)")
356 (define_insn_reservation "power4-sqrt" 40
357   (and (eq_attr "type" "ssqrt,dsqrt")
358        (eq_attr "cpu" "power4"))
359   "(du1_power4,fpu1_power4*35)\
360   |(du2_power4,fpu2_power4*35)\
361   |(du3_power4,fpu2_power4*35)\
362   |(du4_power4,fpu2_power4*35)")
364 (define_insn_reservation "power4-isync" 2
365   (and (eq_attr "type" "isync")
366        (eq_attr "cpu" "power4"))
367   "du1_power4+du2_power4+du3_power4+du4_power4,\
368   lsu1_power4")
371 ; VMX
372 (define_insn_reservation "power4-vecsimple" 2
373   (and (eq_attr "type" "vecsimple")
374        (eq_attr "cpu" "power4"))
375   "vq_power4")
377 (define_insn_reservation "power4-veccomplex" 5
378   (and (eq_attr "type" "veccomplex")
379        (eq_attr "cpu" "power4"))
380   "vq_power4")
382 ; vecfp compare
383 (define_insn_reservation "power4-veccmp" 8
384   (and (eq_attr "type" "veccmp")
385        (eq_attr "cpu" "power4"))
386   "vq_power4")
388 (define_insn_reservation "power4-vecfloat" 8
389   (and (eq_attr "type" "vecfloat")
390        (eq_attr "cpu" "power4"))
391   "vq_power4")
393 (define_insn_reservation "power4-vecperm" 2
394   (and (eq_attr "type" "vecperm")
395        (eq_attr "cpu" "power4"))
396   "vpq_power4")
398 (define_bypass 4 "power4-vecload" "power4-vecperm")
400 (define_bypass 3 "power4-vecsimple" "power4-vecperm")
401 (define_bypass 6 "power4-veccomplex" "power4-vecperm")
402 (define_bypass 3 "power4-vecperm"
403                  "power4-vecsimple,power4-veccomplex,power4-vecfloat")
404 (define_bypass 9 "power4-vecfloat" "power4-vecperm")
406 (define_bypass 5 "power4-vecsimple,power4-veccomplex"
407                  "power4-branch,power4-crlogical,power4-delayedcr,power4-mfcr,power4-mfcrf")
409 (define_bypass 4 "power4-vecsimple,power4-vecperm" "power4-vecstore")
410 (define_bypass 7 "power4-veccomplex" "power4-vecstore")
411 (define_bypass 10 "power4-vecfloat" "power4-vecstore")