PR inline-asm/84742
[official-gcc.git] / gcc / testsuite / gcc.target / i386 / sse4_2-pcmpestrm-1.c
blobf02bb7e69417733e0b3d6b2be6b413fc0f64734c
1 /* { dg-do run } */
2 /* { dg-require-effective-target sse4 } */
3 /* { dg-options "-O2 -msse4.2" } */
5 #ifndef CHECK_H
6 #define CHECK_H "sse4_2-check.h"
7 #endif
9 #ifndef TEST
10 #define TEST sse4_2_test
11 #endif
13 #include CHECK_H
15 #include "sse4_2-pcmpstr.h"
17 #define NUM 1024
19 #define IMM_VAL0 \
20 (_SIDD_SBYTE_OPS | _SIDD_CMP_RANGES | _SIDD_MASKED_POSITIVE_POLARITY)
21 #define IMM_VAL1 \
22 (_SIDD_UBYTE_OPS | _SIDD_CMP_EQUAL_EACH | _SIDD_NEGATIVE_POLARITY \
23 | _SIDD_BIT_MASK)
24 #define IMM_VAL2 \
25 (_SIDD_UWORD_OPS | _SIDD_CMP_EQUAL_ANY | _SIDD_MASKED_NEGATIVE_POLARITY)
26 #define IMM_VAL3 \
27 (_SIDD_SWORD_OPS | _SIDD_CMP_EQUAL_ORDERED \
28 | _SIDD_MASKED_NEGATIVE_POLARITY | _SIDD_UNIT_MASK)
31 static void
32 TEST (void)
34 union
36 __m128i x[NUM];
37 char c[NUM *16];
38 } src1, src2;
39 __m128i res, correct;
40 int l1, l2;
41 int i;
43 for (i = 0; i < NUM *16; i++)
45 src1.c[i] = rand ();
46 src2.c[i] = rand ();
49 for (i = 0; i < NUM; i++)
51 l1 = rand () % 18;
52 l2 = rand () % 18;
54 switch((rand() % 4))
56 case 0:
57 res = _mm_cmpestrm (src1.x[i], l1, src2.x[i], l2, IMM_VAL0);
58 correct = cmp_em (&src1.x[i], l1, &src2.x[i], l2, IMM_VAL0,
59 NULL);
60 break;
62 case 1:
63 res = _mm_cmpestrm (src1.x[i], l1, src2.x[i], l2, IMM_VAL1);
64 correct = cmp_em (&src1.x[i], l1, &src2.x[i], l2, IMM_VAL1,
65 NULL);
66 break;
68 case 2:
69 res = _mm_cmpestrm (src1.x[i], l1, src2.x[i], l2, IMM_VAL2);
70 correct = cmp_em (&src1.x[i], l1, &src2.x[i], l2, IMM_VAL2,
71 NULL);
72 break;
74 default:
75 res = _mm_cmpestrm (src1.x[i], l1, src2.x[i], l2, IMM_VAL3);
76 correct = cmp_em (&src1.x[i], l1, &src2.x[i], l2, IMM_VAL3,
77 NULL);
78 break;
81 if (memcmp (&correct, &res, sizeof (res)))
82 abort ();