1 /* Redundant Extension Elimination pass for the GNU compiler.
2 Copyright (C) 2010-2013 Free Software Foundation, Inc.
3 Contributed by Ilya Enkovich (ilya.enkovich@intel.com)
5 Based on the Redundant Zero-extension elimination pass contributed by
6 Sriraman Tallam (tmsriram@google.com) and Silvius Rus (rus@google.com).
8 This file is part of GCC.
10 GCC is free software; you can redistribute it and/or modify it under
11 the terms of the GNU General Public License as published by the Free
12 Software Foundation; either version 3, or (at your option) any later
15 GCC is distributed in the hope that it will be useful, but WITHOUT ANY
16 WARRANTY; without even the implied warranty of MERCHANTABILITY or
17 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
20 You should have received a copy of the GNU General Public License
21 along with GCC; see the file COPYING3. If not see
22 <http://www.gnu.org/licenses/>. */
25 /* Problem Description :
27 This pass is intended to remove redundant extension instructions.
28 Such instructions appear for different reasons. We expect some of
29 them due to implicit zero-extension in 64-bit registers after writing
30 to their lower 32-bit half (e.g. for the x86-64 architecture).
31 Another possible reason is a type cast which follows a load (for
32 instance a register restore) and which can be combined into a single
33 instruction, and for which earlier local passes, e.g. the combiner,
34 weren't able to optimize.
36 How does this pass work ?
37 --------------------------
39 This pass is run after register allocation. Hence, all registers that
40 this pass deals with are hard registers. This pass first looks for an
41 extension instruction that could possibly be redundant. Such extension
42 instructions show up in RTL with the pattern :
43 (set (reg:<SWI248> x) (any_extend:<SWI248> (reg:<SWI124> x))),
44 where x can be any hard register.
45 Now, this pass tries to eliminate this instruction by merging the
46 extension with the definitions of register x. For instance, if
47 one of the definitions of register x was :
48 (set (reg:SI x) (plus:SI (reg:SI z1) (reg:SI z2))),
49 followed by extension :
50 (set (reg:DI x) (zero_extend:DI (reg:SI x)))
51 then the combination converts this into :
52 (set (reg:DI x) (zero_extend:DI (plus:SI (reg:SI z1) (reg:SI z2)))).
53 If all the merged definitions are recognizable assembly instructions,
54 the extension is effectively eliminated.
56 For example, for the x86-64 architecture, implicit zero-extensions
57 are captured with appropriate patterns in the i386.md file. Hence,
58 these merged definition can be matched to a single assembly instruction.
59 The original extension instruction is then deleted if all the
60 definitions can be merged.
62 However, there are cases where the definition instruction cannot be
63 merged with an extension. Examples are CALL instructions. In such
64 cases, the original extension is not redundant and this pass does
67 Handling conditional moves :
68 ----------------------------
70 Architectures like x86-64 support conditional moves whose semantics for
71 extension differ from the other instructions. For instance, the
72 instruction *cmov ebx, eax*
73 zero-extends eax onto rax only when the move from ebx to eax happens.
74 Otherwise, eax may not be zero-extended. Consider conditional moves as
75 RTL instructions of the form
76 (set (reg:SI x) (if_then_else (cond) (reg:SI y) (reg:SI z))).
77 This pass tries to merge an extension with a conditional move by
78 actually merging the definitions of y and z with an extension and then
79 converting the conditional move into :
80 (set (reg:DI x) (if_then_else (cond) (reg:DI y) (reg:DI z))).
81 Since registers y and z are extended, register x will also be extended
82 after the conditional move. Note that this step has to be done
83 transitively since the definition of a conditional copy can be
84 another conditional copy.
86 Motivating Example I :
89 **********************************************
102 **********************************************
106 400315: b8 4e 00 00 00 mov $0x4e,%eax
107 40031a: 0f af f8 imul %eax,%edi
108 40031d: 89 ff mov %edi,%edi - useless extension
109 40031f: 8b 04 bd 60 19 40 00 mov 0x401960(,%rdi,4),%eax
112 400330: ba 2d 00 00 00 mov $0x2d,%edx
113 400335: 0f af fa imul %edx,%edi
114 400338: 89 ff mov %edi,%edi - useless extension
115 40033a: 8b 04 bd 60 19 40 00 mov 0x401960(,%rdi,4),%eax
118 $ gcc -O2 -free bad_code.c
120 400315: 6b ff 4e imul $0x4e,%edi,%edi
121 400318: 8b 04 bd 40 19 40 00 mov 0x401940(,%rdi,4),%eax
123 400320: 6b ff 2d imul $0x2d,%edi,%edi
124 400323: 8b 04 bd 40 19 40 00 mov 0x401940(,%rdi,4),%eax
127 Motivating Example II :
128 ---------------------
130 Here is an example with a conditional move.
133 **********************************************
135 unsigned long long foo(unsigned x , unsigned y)
142 return (unsigned long long)(z);
147 400360: 8d 14 3e lea (%rsi,%rdi,1),%edx
148 400363: 89 f8 mov %edi,%eax
149 400365: 29 f0 sub %esi,%eax
150 400367: 83 ff 65 cmp $0x65,%edi
151 40036a: 0f 43 c2 cmovae %edx,%eax
152 40036d: 89 c0 mov %eax,%eax - useless extension
155 $ gcc -O2 -free bad_code.c
157 400360: 89 fa mov %edi,%edx
158 400362: 8d 04 3e lea (%rsi,%rdi,1),%eax
159 400365: 29 f2 sub %esi,%edx
160 400367: 83 ff 65 cmp $0x65,%edi
161 40036a: 89 d6 mov %edx,%esi
162 40036c: 48 0f 42 c6 cmovb %rsi,%rax
165 Motivating Example III :
166 ---------------------
168 Here is an example with a type cast.
171 **********************************************
173 void test(int size, unsigned char *in, unsigned char *out)
176 unsigned char xr, xg, xy=0;
178 for (i = 0; i < size; i++) {
181 xy = (unsigned char) ((19595*xr + 38470*xg) >> 16);
188 10: 0f b6 0e movzbl (%rsi),%ecx
189 13: 0f b6 46 01 movzbl 0x1(%rsi),%eax
190 17: 48 83 c6 02 add $0x2,%rsi
191 1b: 0f b6 c9 movzbl %cl,%ecx - useless extension
192 1e: 0f b6 c0 movzbl %al,%eax - useless extension
193 21: 69 c9 8b 4c 00 00 imul $0x4c8b,%ecx,%ecx
194 27: 69 c0 46 96 00 00 imul $0x9646,%eax,%eax
196 $ gcc -O2 -free bad_code.c
198 10: 0f b6 0e movzbl (%rsi),%ecx
199 13: 0f b6 46 01 movzbl 0x1(%rsi),%eax
200 17: 48 83 c6 02 add $0x2,%rsi
201 1b: 69 c9 8b 4c 00 00 imul $0x4c8b,%ecx,%ecx
202 21: 69 c0 46 96 00 00 imul $0x9646,%eax,%eax
207 The original redundant zero-extension elimination pass reported reduction
208 of the dynamic instruction count of a compression benchmark by 2.8% and
209 improvement of its run time by about 1%.
211 The additional performance gain with the enhanced pass is mostly expected
212 on in-order architectures where redundancy cannot be compensated by out of
213 order execution. Measurements showed up to 10% performance gain (reduced
214 run time) on EEMBC 2.0 benchmarks on Atom processor with geomean performance
220 #include "coretypes.h"
227 #include "hard-reg-set.h"
228 #include "basic-block.h"
229 #include "insn-config.h"
230 #include "function.h"
232 #include "insn-attr.h"
234 #include "diagnostic-core.h"
237 #include "insn-codes.h"
238 #include "rtlhooks-def.h"
240 #include "tree-pass.h"
244 /* This structure represents a candidate for elimination. */
246 typedef struct ext_cand
248 /* The expression. */
251 /* The kind of extension. */
254 /* The destination mode. */
255 enum machine_mode mode
;
257 /* The instruction where it lives. */
262 static int max_insn_uid
;
264 /* Given a insn (CURR_INSN), an extension candidate for removal (CAND)
265 and a pointer to the SET rtx (ORIG_SET) that needs to be modified,
266 this code modifies the SET rtx to a new SET rtx that extends the
267 right hand expression into a register on the left hand side. Note
268 that multiple assumptions are made about the nature of the set that
269 needs to be true for this to work and is called from merge_def_and_ext.
272 (set (reg a) (expression))
275 (set (reg a) (any_extend (expression)))
278 If the expression is a constant or another extension, then directly
279 assign it to the register. */
282 combine_set_extension (ext_cand
*cand
, rtx curr_insn
, rtx
*orig_set
)
284 rtx orig_src
= SET_SRC (*orig_set
);
285 rtx new_reg
= gen_rtx_REG (cand
->mode
, REGNO (SET_DEST (*orig_set
)));
288 /* Merge constants by directly moving the constant into the register under
289 some conditions. Recall that RTL constants are sign-extended. */
290 if (GET_CODE (orig_src
) == CONST_INT
291 && HOST_BITS_PER_WIDE_INT
>= GET_MODE_BITSIZE (cand
->mode
))
293 if (INTVAL (orig_src
) >= 0 || cand
->code
== SIGN_EXTEND
)
294 new_set
= gen_rtx_SET (VOIDmode
, new_reg
, orig_src
);
297 /* Zero-extend the negative constant by masking out the bits outside
299 enum machine_mode src_mode
= GET_MODE (SET_DEST (*orig_set
));
301 = gen_int_mode (INTVAL (orig_src
) & GET_MODE_MASK (src_mode
),
303 new_set
= gen_rtx_SET (VOIDmode
, new_reg
, new_const_int
);
306 else if (GET_MODE (orig_src
) == VOIDmode
)
308 /* This is mostly due to a call insn that should not be optimized. */
311 else if (GET_CODE (orig_src
) == cand
->code
)
313 /* Here is a sequence of two extensions. Try to merge them. */
315 = gen_rtx_fmt_e (cand
->code
, cand
->mode
, XEXP (orig_src
, 0));
316 rtx simplified_temp_extension
= simplify_rtx (temp_extension
);
317 if (simplified_temp_extension
)
318 temp_extension
= simplified_temp_extension
;
319 new_set
= gen_rtx_SET (VOIDmode
, new_reg
, temp_extension
);
321 else if (GET_CODE (orig_src
) == IF_THEN_ELSE
)
323 /* Only IF_THEN_ELSE of phi-type copies are combined. Otherwise,
324 in general, IF_THEN_ELSE should not be combined. */
329 /* This is the normal case. */
331 = gen_rtx_fmt_e (cand
->code
, cand
->mode
, orig_src
);
332 rtx simplified_temp_extension
= simplify_rtx (temp_extension
);
333 if (simplified_temp_extension
)
334 temp_extension
= simplified_temp_extension
;
335 new_set
= gen_rtx_SET (VOIDmode
, new_reg
, temp_extension
);
338 /* This change is a part of a group of changes. Hence,
339 validate_change will not try to commit the change. */
340 if (validate_change (curr_insn
, orig_set
, new_set
, true))
345 "Tentatively merged extension with definition:\n");
346 print_rtl_single (dump_file
, curr_insn
);
354 /* Treat if_then_else insns, where the operands of both branches
355 are registers, as copies. For instance,
357 (set (reg:SI a) (if_then_else (cond) (reg:SI b) (reg:SI c)))
359 (set (reg:DI a) (if_then_else (cond) (reg:DI b) (reg:DI c)))
360 DEF_INSN is the if_then_else insn. */
363 transform_ifelse (ext_cand
*cand
, rtx def_insn
)
365 rtx set_insn
= PATTERN (def_insn
);
366 rtx srcreg
, dstreg
, srcreg2
;
367 rtx map_srcreg
, map_dstreg
, map_srcreg2
;
372 gcc_assert (GET_CODE (set_insn
) == SET
);
374 cond
= XEXP (SET_SRC (set_insn
), 0);
375 dstreg
= SET_DEST (set_insn
);
376 srcreg
= XEXP (SET_SRC (set_insn
), 1);
377 srcreg2
= XEXP (SET_SRC (set_insn
), 2);
378 /* If the conditional move already has the right or wider mode,
379 there is nothing to do. */
380 if (GET_MODE_SIZE (GET_MODE (dstreg
)) >= GET_MODE_SIZE (cand
->mode
))
383 map_srcreg
= gen_rtx_REG (cand
->mode
, REGNO (srcreg
));
384 map_srcreg2
= gen_rtx_REG (cand
->mode
, REGNO (srcreg2
));
385 map_dstreg
= gen_rtx_REG (cand
->mode
, REGNO (dstreg
));
386 ifexpr
= gen_rtx_IF_THEN_ELSE (cand
->mode
, cond
, map_srcreg
, map_srcreg2
);
387 new_set
= gen_rtx_SET (VOIDmode
, map_dstreg
, ifexpr
);
389 if (validate_change (def_insn
, &PATTERN (def_insn
), new_set
, true))
394 "Mode of conditional move instruction extended:\n");
395 print_rtl_single (dump_file
, def_insn
);
403 /* Get all the reaching definitions of an instruction. The definitions are
404 desired for REG used in INSN. Return the definition list or NULL if a
405 definition is missing. If DEST is non-NULL, additionally push the INSN
406 of the definitions onto DEST. */
408 static struct df_link
*
409 get_defs (rtx insn
, rtx reg
, vec
<rtx
> *dest
)
411 df_ref reg_info
, *uses
;
412 struct df_link
*ref_chain
, *ref_link
;
416 for (uses
= DF_INSN_USES (insn
); *uses
; uses
++)
419 if (GET_CODE (DF_REF_REG (reg_info
)) == SUBREG
)
421 if (REGNO (DF_REF_REG (reg_info
)) == REGNO (reg
))
425 gcc_assert (reg_info
!= NULL
&& uses
!= NULL
);
427 ref_chain
= DF_REF_CHAIN (reg_info
);
429 for (ref_link
= ref_chain
; ref_link
; ref_link
= ref_link
->next
)
431 /* Problem getting some definition for this instruction. */
432 if (ref_link
->ref
== NULL
)
434 if (DF_REF_INSN_INFO (ref_link
->ref
) == NULL
)
439 for (ref_link
= ref_chain
; ref_link
; ref_link
= ref_link
->next
)
440 dest
->safe_push (DF_REF_INSN (ref_link
->ref
));
445 /* Return true if INSN is
446 (SET (reg REGNO (def_reg)) (if_then_else (cond) (REG x1) (REG x2)))
447 and store x1 and x2 in REG_1 and REG_2. */
450 is_cond_copy_insn (rtx insn
, rtx
*reg1
, rtx
*reg2
)
452 rtx expr
= single_set (insn
);
455 && GET_CODE (expr
) == SET
456 && GET_CODE (SET_DEST (expr
)) == REG
457 && GET_CODE (SET_SRC (expr
)) == IF_THEN_ELSE
458 && GET_CODE (XEXP (SET_SRC (expr
), 1)) == REG
459 && GET_CODE (XEXP (SET_SRC (expr
), 2)) == REG
)
461 *reg1
= XEXP (SET_SRC (expr
), 1);
462 *reg2
= XEXP (SET_SRC (expr
), 2);
469 enum ext_modified_kind
471 /* The insn hasn't been modified by ree pass yet. */
473 /* Changed into zero extension. */
475 /* Changed into sign extension. */
479 struct ATTRIBUTE_PACKED ext_modified
481 /* Mode from which ree has zero or sign extended the destination. */
482 ENUM_BITFIELD(machine_mode
) mode
: 8;
484 /* Kind of modification of the insn. */
485 ENUM_BITFIELD(ext_modified_kind
) kind
: 2;
487 /* True if the insn is scheduled to be deleted. */
488 unsigned int deleted
: 1;
491 /* Vectors used by combine_reaching_defs and its helpers. */
492 typedef struct ext_state
494 /* In order to avoid constant alloc/free, we keep these
495 4 vectors live through the entire find_and_remove_re and just
496 truncate them each time. */
498 vec
<rtx
> copies_list
;
499 vec
<rtx
> modified_list
;
502 /* For instructions that have been successfully modified, this is
503 the original mode from which the insn is extending and
504 kind of extension. */
505 struct ext_modified
*modified
;
508 /* Reaching Definitions of the extended register could be conditional copies
509 or regular definitions. This function separates the two types into two
510 lists, STATE->DEFS_LIST and STATE->COPIES_LIST. This is necessary because,
511 if a reaching definition is a conditional copy, merging the extension with
512 this definition is wrong. Conditional copies are merged by transitively
513 merging their definitions. The defs_list is populated with all the reaching
514 definitions of the extension instruction (EXTEND_INSN) which must be merged
515 with an extension. The copies_list contains all the conditional moves that
516 will later be extended into a wider mode conditional move if all the merges
517 are successful. The function returns false upon failure, true upon
521 make_defs_and_copies_lists (rtx extend_insn
, const_rtx set_pat
,
524 rtx src_reg
= XEXP (SET_SRC (set_pat
), 0);
525 bool *is_insn_visited
;
528 state
->work_list
.truncate (0);
530 /* Initialize the work list. */
531 if (!get_defs (extend_insn
, src_reg
, &state
->work_list
))
534 is_insn_visited
= XCNEWVEC (bool, max_insn_uid
);
536 /* Perform transitive closure for conditional copies. */
537 while (!state
->work_list
.is_empty ())
539 rtx def_insn
= state
->work_list
.pop ();
542 gcc_assert (INSN_UID (def_insn
) < max_insn_uid
);
544 if (is_insn_visited
[INSN_UID (def_insn
)])
546 is_insn_visited
[INSN_UID (def_insn
)] = true;
548 if (is_cond_copy_insn (def_insn
, ®1
, ®2
))
550 /* Push it onto the copy list first. */
551 state
->copies_list
.safe_push (def_insn
);
553 /* Now perform the transitive closure. */
554 if (!get_defs (def_insn
, reg1
, &state
->work_list
)
555 || !get_defs (def_insn
, reg2
, &state
->work_list
))
562 state
->defs_list
.safe_push (def_insn
);
565 XDELETEVEC (is_insn_visited
);
570 /* Merge the DEF_INSN with an extension. Calls combine_set_extension
571 on the SET pattern. */
574 merge_def_and_ext (ext_cand
*cand
, rtx def_insn
, ext_state
*state
)
576 enum machine_mode ext_src_mode
;
582 ext_src_mode
= GET_MODE (XEXP (SET_SRC (cand
->expr
), 0));
583 code
= GET_CODE (PATTERN (def_insn
));
586 if (code
== PARALLEL
)
588 for (i
= 0; i
< XVECLEN (PATTERN (def_insn
), 0); i
++)
590 s_expr
= XVECEXP (PATTERN (def_insn
), 0, i
);
591 if (GET_CODE (s_expr
) != SET
)
595 sub_rtx
= &XVECEXP (PATTERN (def_insn
), 0, i
);
598 /* PARALLEL with multiple SETs. */
603 else if (code
== SET
)
604 sub_rtx
= &PATTERN (def_insn
);
607 /* It is not a PARALLEL or a SET, what could it be ? */
611 gcc_assert (sub_rtx
!= NULL
);
613 if (REG_P (SET_DEST (*sub_rtx
))
614 && (GET_MODE (SET_DEST (*sub_rtx
)) == ext_src_mode
615 || ((state
->modified
[INSN_UID (def_insn
)].kind
616 == (cand
->code
== ZERO_EXTEND
617 ? EXT_MODIFIED_ZEXT
: EXT_MODIFIED_SEXT
))
618 && state
->modified
[INSN_UID (def_insn
)].mode
621 if (GET_MODE_SIZE (GET_MODE (SET_DEST (*sub_rtx
)))
622 >= GET_MODE_SIZE (cand
->mode
))
624 /* If def_insn is already scheduled to be deleted, don't attempt
626 if (state
->modified
[INSN_UID (def_insn
)].deleted
)
628 if (combine_set_extension (cand
, def_insn
, sub_rtx
))
630 if (state
->modified
[INSN_UID (def_insn
)].kind
== EXT_MODIFIED_NONE
)
631 state
->modified
[INSN_UID (def_insn
)].mode
= ext_src_mode
;
639 /* This function goes through all reaching defs of the source
640 of the candidate for elimination (CAND) and tries to combine
641 the extension with the definition instruction. The changes
642 are made as a group so that even if one definition cannot be
643 merged, all reaching definitions end up not being merged.
644 When a conditional copy is encountered, merging is attempted
645 transitively on its definitions. It returns true upon success
646 and false upon failure. */
649 combine_reaching_defs (ext_cand
*cand
, const_rtx set_pat
, ext_state
*state
)
652 bool merge_successful
= true;
657 state
->defs_list
.truncate (0);
658 state
->copies_list
.truncate (0);
660 outcome
= make_defs_and_copies_lists (cand
->insn
, set_pat
, state
);
665 /* If cand->insn has been already modified, update cand->mode to a wider
666 mode if possible, or punt. */
667 if (state
->modified
[INSN_UID (cand
->insn
)].kind
!= EXT_MODIFIED_NONE
)
669 enum machine_mode mode
;
672 if (state
->modified
[INSN_UID (cand
->insn
)].kind
673 != (cand
->code
== ZERO_EXTEND
674 ? EXT_MODIFIED_ZEXT
: EXT_MODIFIED_SEXT
)
675 || state
->modified
[INSN_UID (cand
->insn
)].mode
!= cand
->mode
676 || (set
= single_set (cand
->insn
)) == NULL_RTX
)
678 mode
= GET_MODE (SET_DEST (set
));
679 gcc_assert (GET_MODE_SIZE (mode
) >= GET_MODE_SIZE (cand
->mode
));
683 merge_successful
= true;
685 /* Go through the defs vector and try to merge all the definitions
687 state
->modified_list
.truncate (0);
688 FOR_EACH_VEC_ELT (state
->defs_list
, defs_ix
, def_insn
)
690 if (merge_def_and_ext (cand
, def_insn
, state
))
691 state
->modified_list
.safe_push (def_insn
);
694 merge_successful
= false;
699 /* Now go through the conditional copies vector and try to merge all
700 the copies in this vector. */
701 if (merge_successful
)
703 FOR_EACH_VEC_ELT (state
->copies_list
, i
, def_insn
)
705 if (transform_ifelse (cand
, def_insn
))
706 state
->modified_list
.safe_push (def_insn
);
709 merge_successful
= false;
715 if (merge_successful
)
717 /* Commit the changes here if possible
718 FIXME: It's an all-or-nothing scenario. Even if only one definition
719 cannot be merged, we entirely give up. In the future, we should allow
720 extensions to be partially eliminated along those paths where the
721 definitions could be merged. */
722 if (apply_change_group ())
725 fprintf (dump_file
, "All merges were successful.\n");
727 FOR_EACH_VEC_ELT (state
->modified_list
, i
, def_insn
)
728 if (state
->modified
[INSN_UID (def_insn
)].kind
== EXT_MODIFIED_NONE
)
729 state
->modified
[INSN_UID (def_insn
)].kind
730 = (cand
->code
== ZERO_EXTEND
731 ? EXT_MODIFIED_ZEXT
: EXT_MODIFIED_SEXT
);
737 /* Changes need not be cancelled explicitly as apply_change_group
738 does it. Print list of definitions in the dump_file for debug
739 purposes. This extension cannot be deleted. */
743 "Merge cancelled, non-mergeable definitions:\n");
744 FOR_EACH_VEC_ELT (state
->modified_list
, i
, def_insn
)
745 print_rtl_single (dump_file
, def_insn
);
751 /* Cancel any changes that have been made so far. */
758 /* Add an extension pattern that could be eliminated. */
761 add_removable_extension (const_rtx expr
, rtx insn
,
762 vec
<ext_cand
> *insn_list
,
766 enum machine_mode mode
;
770 /* We are looking for SET (REG N) (ANY_EXTEND (REG N)). */
771 if (GET_CODE (expr
) != SET
)
774 src
= SET_SRC (expr
);
775 code
= GET_CODE (src
);
776 dest
= SET_DEST (expr
);
777 mode
= GET_MODE (dest
);
780 && (code
== SIGN_EXTEND
|| code
== ZERO_EXTEND
)
781 && REG_P (XEXP (src
, 0))
782 && REGNO (dest
) == REGNO (XEXP (src
, 0)))
784 struct df_link
*defs
, *def
;
787 /* First, make sure we can get all the reaching definitions. */
788 defs
= get_defs (insn
, XEXP (src
, 0), NULL
);
793 fprintf (dump_file
, "Cannot eliminate extension:\n");
794 print_rtl_single (dump_file
, insn
);
795 fprintf (dump_file
, " because of missing definition(s)\n");
800 /* Second, make sure the reaching definitions don't feed another and
801 different extension. FIXME: this obviously can be improved. */
802 for (def
= defs
; def
; def
= def
->next
)
803 if ((idx
= def_map
[INSN_UID (DF_REF_INSN (def
->ref
))])
804 && (cand
= &(*insn_list
)[idx
- 1])
805 && cand
->code
!= code
)
809 fprintf (dump_file
, "Cannot eliminate extension:\n");
810 print_rtl_single (dump_file
, insn
);
811 fprintf (dump_file
, " because of other extension\n");
816 /* Then add the candidate to the list and insert the reaching definitions
817 into the definition map. */
818 ext_cand e
= {expr
, code
, mode
, insn
};
819 insn_list
->safe_push (e
);
820 idx
= insn_list
->length ();
822 for (def
= defs
; def
; def
= def
->next
)
823 def_map
[INSN_UID (DF_REF_INSN (def
->ref
))] = idx
;
827 /* Traverse the instruction stream looking for extensions and return the
828 list of candidates. */
831 find_removable_extensions (void)
833 vec
<ext_cand
> insn_list
= vNULL
;
836 unsigned *def_map
= XCNEWVEC (unsigned, max_insn_uid
);
839 FOR_BB_INSNS (bb
, insn
)
841 if (!NONDEBUG_INSN_P (insn
))
844 set
= single_set (insn
);
847 add_removable_extension (set
, insn
, &insn_list
, def_map
);
850 XDELETEVEC (def_map
);
855 /* This is the main function that checks the insn stream for redundant
856 extensions and tries to remove them if possible. */
859 find_and_remove_re (void)
862 rtx curr_insn
= NULL_RTX
;
863 int num_re_opportunities
= 0, num_realized
= 0, i
;
864 vec
<ext_cand
> reinsn_list
;
865 vec
<rtx
> reinsn_del_list
;
868 /* Construct DU chain to get all reaching definitions of each
869 extension instruction. */
870 df_set_flags (DF_RD_PRUNE_DEAD_DEFS
);
871 df_chain_add_problem (DF_UD_CHAIN
+ DF_DU_CHAIN
);
873 df_set_flags (DF_DEFER_INSN_RESCAN
);
875 max_insn_uid
= get_max_uid ();
876 reinsn_del_list
.create (0);
877 reinsn_list
= find_removable_extensions ();
878 state
.defs_list
.create (0);
879 state
.copies_list
.create (0);
880 state
.modified_list
.create (0);
881 state
.work_list
.create (0);
882 if (reinsn_list
.is_empty ())
883 state
.modified
= NULL
;
885 state
.modified
= XCNEWVEC (struct ext_modified
, max_insn_uid
);
887 FOR_EACH_VEC_ELT (reinsn_list
, i
, curr_cand
)
889 num_re_opportunities
++;
891 /* Try to combine the extension with the definition. */
894 fprintf (dump_file
, "Trying to eliminate extension:\n");
895 print_rtl_single (dump_file
, curr_cand
->insn
);
898 if (combine_reaching_defs (curr_cand
, curr_cand
->expr
, &state
))
901 fprintf (dump_file
, "Eliminated the extension.\n");
903 reinsn_del_list
.safe_push (curr_cand
->insn
);
904 state
.modified
[INSN_UID (curr_cand
->insn
)].deleted
= 1;
908 /* Delete all useless extensions here in one sweep. */
909 FOR_EACH_VEC_ELT (reinsn_del_list
, i
, curr_insn
)
910 delete_insn (curr_insn
);
912 reinsn_list
.release ();
913 reinsn_del_list
.release ();
914 state
.defs_list
.release ();
915 state
.copies_list
.release ();
916 state
.modified_list
.release ();
917 state
.work_list
.release ();
918 XDELETEVEC (state
.modified
);
920 if (dump_file
&& num_re_opportunities
> 0)
921 fprintf (dump_file
, "Elimination opportunities = %d realized = %d\n",
922 num_re_opportunities
, num_realized
);
925 /* Find and remove redundant extensions. */
928 rest_of_handle_ree (void)
930 timevar_push (TV_REE
);
931 find_and_remove_re ();
932 timevar_pop (TV_REE
);
936 /* Run REE pass when flag_ree is set at optimization level > 0. */
939 gate_handle_ree (void)
941 return (optimize
> 0 && flag_ree
);
946 const pass_data pass_data_ree
=
950 OPTGROUP_NONE
, /* optinfo_flags */
952 true, /* has_execute */
954 0, /* properties_required */
955 0, /* properties_provided */
956 0, /* properties_destroyed */
957 0, /* todo_flags_start */
958 ( TODO_df_finish
| TODO_verify_rtl_sharing
), /* todo_flags_finish */
961 class pass_ree
: public rtl_opt_pass
964 pass_ree (gcc::context
*ctxt
)
965 : rtl_opt_pass (pass_data_ree
, ctxt
)
968 /* opt_pass methods: */
969 bool gate () { return gate_handle_ree (); }
970 unsigned int execute () { return rest_of_handle_ree (); }
977 make_pass_ree (gcc::context
*ctxt
)
979 return new pass_ree (ctxt
);