2 * Copyright © 2007 Dave Mueller
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
24 * Dave Mueller <dave.mueller@gmx.ch>
30 /* register definitions according to the TFP410 data sheet */
31 #define TFP410_VID 0x014C
32 #define TFP410_DID 0x0410
34 #define TFP410_VID_LO 0x00
35 #define TFP410_VID_HI 0x01
36 #define TFP410_DID_LO 0x02
37 #define TFP410_DID_HI 0x03
38 #define TFP410_REV 0x04
40 #define TFP410_CTL_1 0x08
41 #define TFP410_CTL_1_TDIS (1<<6)
42 #define TFP410_CTL_1_VEN (1<<5)
43 #define TFP410_CTL_1_HEN (1<<4)
44 #define TFP410_CTL_1_DSEL (1<<3)
45 #define TFP410_CTL_1_BSEL (1<<2)
46 #define TFP410_CTL_1_EDGE (1<<1)
47 #define TFP410_CTL_1_PD (1<<0)
49 #define TFP410_CTL_2 0x09
50 #define TFP410_CTL_2_VLOW (1<<7)
51 #define TFP410_CTL_2_MSEL_MASK (0x7<<4)
52 #define TFP410_CTL_2_MSEL (1<<4)
53 #define TFP410_CTL_2_TSEL (1<<3)
54 #define TFP410_CTL_2_RSEN (1<<2)
55 #define TFP410_CTL_2_HTPLG (1<<1)
56 #define TFP410_CTL_2_MDI (1<<0)
58 #define TFP410_CTL_3 0x0A
59 #define TFP410_CTL_3_DK_MASK (0x7<<5)
60 #define TFP410_CTL_3_DK (1<<5)
61 #define TFP410_CTL_3_DKEN (1<<4)
62 #define TFP410_CTL_3_CTL_MASK (0x7<<1)
63 #define TFP410_CTL_3_CTL (1<<1)
65 #define TFP410_USERCFG 0x0B
67 #define TFP410_DE_DLY 0x32
69 #define TFP410_DE_CTL 0x33
70 #define TFP410_DE_CTL_DEGEN (1<<6)
71 #define TFP410_DE_CTL_VSPOL (1<<5)
72 #define TFP410_DE_CTL_HSPOL (1<<4)
73 #define TFP410_DE_CTL_DEDLY8 (1<<0)
75 #define TFP410_DE_TOP 0x34
77 #define TFP410_DE_CNT_LO 0x36
78 #define TFP410_DE_CNT_HI 0x37
80 #define TFP410_DE_LIN_LO 0x38
81 #define TFP410_DE_LIN_HI 0x39
83 #define TFP410_H_RES_LO 0x3A
84 #define TFP410_H_RES_HI 0x3B
86 #define TFP410_V_RES_LO 0x3C
87 #define TFP410_V_RES_HI 0x3D
89 struct tfp410_save_rec
{
97 struct tfp410_save_rec saved_reg
;
98 struct tfp410_save_rec mode_reg
;
101 static bool tfp410_readb(struct intel_dvo_device
*dvo
, int addr
, uint8_t *ch
)
103 struct tfp410_priv
*tfp
= dvo
->dev_priv
;
104 struct intel_i2c_chan
*i2cbus
= dvo
->i2c_bus
;
108 struct i2c_msg msgs
[] = {
110 .addr
= i2cbus
->slave_addr
,
116 .addr
= i2cbus
->slave_addr
,
126 if (i2c_transfer(&i2cbus
->adapter
, msgs
, 2) == 2) {
132 DRM_DEBUG("Unable to read register 0x%02x from %s:%02x.\n",
133 addr
, i2cbus
->adapter
.name
, i2cbus
->slave_addr
);
138 static bool tfp410_writeb(struct intel_dvo_device
*dvo
, int addr
, uint8_t ch
)
140 struct tfp410_priv
*tfp
= dvo
->dev_priv
;
141 struct intel_i2c_chan
*i2cbus
= dvo
->i2c_bus
;
143 struct i2c_msg msg
= {
144 .addr
= i2cbus
->slave_addr
,
153 if (i2c_transfer(&i2cbus
->adapter
, &msg
, 1) == 1)
157 DRM_DEBUG("Unable to write register 0x%02x to %s:%d.\n",
158 addr
, i2cbus
->adapter
.name
, i2cbus
->slave_addr
);
164 static int tfp410_getid(struct intel_dvo_device
*dvo
, int addr
)
168 if (tfp410_readb(dvo
, addr
+0, &ch1
) &&
169 tfp410_readb(dvo
, addr
+1, &ch2
))
170 return ((ch2
<< 8) & 0xFF00) | (ch1
& 0x00FF);
175 /* Ti TFP410 driver for chip on i2c bus */
176 static bool tfp410_init(struct intel_dvo_device
*dvo
,
177 struct intel_i2c_chan
*i2cbus
)
179 /* this will detect the tfp410 chip on the specified i2c bus */
180 struct tfp410_priv
*tfp
;
183 tfp
= kzalloc(sizeof(struct tfp410_priv
), GFP_KERNEL
);
187 dvo
->i2c_bus
= i2cbus
;
188 dvo
->i2c_bus
->slave_addr
= dvo
->slave_addr
;
192 if ((id
= tfp410_getid(dvo
, TFP410_VID_LO
)) != TFP410_VID
) {
193 DRM_DEBUG("tfp410 not detected got VID %X: from %s Slave %d.\n",
194 id
, i2cbus
->adapter
.name
, i2cbus
->slave_addr
);
198 if ((id
= tfp410_getid(dvo
, TFP410_DID_LO
)) != TFP410_DID
) {
199 DRM_DEBUG("tfp410 not detected got DID %X: from %s Slave %d.\n",
200 id
, i2cbus
->adapter
.name
, i2cbus
->slave_addr
);
210 static enum drm_connector_status
tfp410_detect(struct intel_dvo_device
*dvo
)
212 enum drm_connector_status ret
= connector_status_disconnected
;
215 if (tfp410_readb(dvo
, TFP410_CTL_2
, &ctl2
)) {
216 if (ctl2
& TFP410_CTL_2_HTPLG
)
217 ret
= connector_status_connected
;
219 ret
= connector_status_disconnected
;
225 static enum drm_mode_status
tfp410_mode_valid(struct intel_dvo_device
*dvo
,
226 struct drm_display_mode
*mode
)
231 static void tfp410_mode_set(struct intel_dvo_device
*dvo
,
232 struct drm_display_mode
*mode
,
233 struct drm_display_mode
*adjusted_mode
)
235 /* As long as the basics are set up, since we don't have clock dependencies
236 * in the mode setup, we can just leave the registers alone and everything
243 /* set the tfp410 power state */
244 static void tfp410_dpms(struct intel_dvo_device
*dvo
, int mode
)
248 if (!tfp410_readb(dvo
, TFP410_CTL_1
, &ctl1
))
251 if (mode
== DRM_MODE_DPMS_ON
)
252 ctl1
|= TFP410_CTL_1_PD
;
254 ctl1
&= ~TFP410_CTL_1_PD
;
256 tfp410_writeb(dvo
, TFP410_CTL_1
, ctl1
);
259 static void tfp410_dump_regs(struct intel_dvo_device
*dvo
)
263 tfp410_readb(dvo
, TFP410_REV
, &val
);
264 DRM_DEBUG("TFP410_REV: 0x%02X\n", val
);
265 tfp410_readb(dvo
, TFP410_CTL_1
, &val
);
266 DRM_DEBUG("TFP410_CTL1: 0x%02X\n", val
);
267 tfp410_readb(dvo
, TFP410_CTL_2
, &val
);
268 DRM_DEBUG("TFP410_CTL2: 0x%02X\n", val
);
269 tfp410_readb(dvo
, TFP410_CTL_3
, &val
);
270 DRM_DEBUG("TFP410_CTL3: 0x%02X\n", val
);
271 tfp410_readb(dvo
, TFP410_USERCFG
, &val
);
272 DRM_DEBUG("TFP410_USERCFG: 0x%02X\n", val
);
273 tfp410_readb(dvo
, TFP410_DE_DLY
, &val
);
274 DRM_DEBUG("TFP410_DE_DLY: 0x%02X\n", val
);
275 tfp410_readb(dvo
, TFP410_DE_CTL
, &val
);
276 DRM_DEBUG("TFP410_DE_CTL: 0x%02X\n", val
);
277 tfp410_readb(dvo
, TFP410_DE_TOP
, &val
);
278 DRM_DEBUG("TFP410_DE_TOP: 0x%02X\n", val
);
279 tfp410_readb(dvo
, TFP410_DE_CNT_LO
, &val
);
280 tfp410_readb(dvo
, TFP410_DE_CNT_HI
, &val2
);
281 DRM_DEBUG("TFP410_DE_CNT: 0x%02X%02X\n", val2
, val
);
282 tfp410_readb(dvo
, TFP410_DE_LIN_LO
, &val
);
283 tfp410_readb(dvo
, TFP410_DE_LIN_HI
, &val2
);
284 DRM_DEBUG("TFP410_DE_LIN: 0x%02X%02X\n", val2
, val
);
285 tfp410_readb(dvo
, TFP410_H_RES_LO
, &val
);
286 tfp410_readb(dvo
, TFP410_H_RES_HI
, &val2
);
287 DRM_DEBUG("TFP410_H_RES: 0x%02X%02X\n", val2
, val
);
288 tfp410_readb(dvo
, TFP410_V_RES_LO
, &val
);
289 tfp410_readb(dvo
, TFP410_V_RES_HI
, &val2
);
290 DRM_DEBUG("TFP410_V_RES: 0x%02X%02X\n", val2
, val
);
293 static void tfp410_save(struct intel_dvo_device
*dvo
)
295 struct tfp410_priv
*tfp
= dvo
->dev_priv
;
297 if (!tfp410_readb(dvo
, TFP410_CTL_1
, &tfp
->saved_reg
.ctl1
))
300 if (!tfp410_readb(dvo
, TFP410_CTL_2
, &tfp
->saved_reg
.ctl2
))
304 static void tfp410_restore(struct intel_dvo_device
*dvo
)
306 struct tfp410_priv
*tfp
= dvo
->dev_priv
;
308 /* Restore it powered down initially */
309 tfp410_writeb(dvo
, TFP410_CTL_1
, tfp
->saved_reg
.ctl1
& ~0x1);
311 tfp410_writeb(dvo
, TFP410_CTL_2
, tfp
->saved_reg
.ctl2
);
312 tfp410_writeb(dvo
, TFP410_CTL_1
, tfp
->saved_reg
.ctl1
);
315 static void tfp410_destroy(struct intel_dvo_device
*dvo
)
317 struct tfp410_priv
*tfp
= dvo
->dev_priv
;
321 dvo
->dev_priv
= NULL
;
325 struct intel_dvo_dev_ops tfp410_ops
= {
327 .detect
= tfp410_detect
,
328 .mode_valid
= tfp410_mode_valid
,
329 .mode_set
= tfp410_mode_set
,
331 .dump_regs
= tfp410_dump_regs
,
333 .restore
= tfp410_restore
,
334 .destroy
= tfp410_destroy
,