1 /* small utility to extract CPU information
2 Used by configure to set CPU optimization levels on some operating
3 systems where /proc/cpuinfo is non-existent or unreliable. */
11 #if defined(__MINGW32__) && (__MINGW32_MAJOR_VERSION <= 3) && (__MINGW32_MINOR_VERSION < 10) && !defined(MINGW64)
12 #include <sys/timeb.h>
13 void gettimeofday(struct timeval
* t
,void* timezone
) {
14 struct timeb timebuffer
;
16 t
->tv_sec
=timebuffer
.time
;
17 t
->tv_usec
=1000*timebuffer
.millitm
;
21 #define MISSING_USLEEP
23 #define sleep(t) Sleep(1000*t);
27 #define usleep(t) snooze(t)
31 typedef long long int64_t;
32 #define MISSING_USLEEP
37 #define CPUID_FEATURE_DEF(bit, desc, description) \
40 typedef struct cpuid_regs
{
50 #define CPUID ".byte 0x0f, 0xa2; "
52 __asm__("mov %%rbx, %%rsi\n\t"
54 __asm__("mov %%ebx, %%esi\n\t"
58 "xchg %%rsi, %%rbx\n\t"
60 "xchg %%esi, %%ebx\n\t"
62 : "=a" (regs
.eax
), "=S" (regs
.ebx
), "=c" (regs
.ecx
), "=d" (regs
.edx
)
72 #define RDTSC ".byte 0x0f, 0x31; "
73 __asm__
volatile (RDTSC
: "=A"(i
) : );
80 static const char* brandmap
[] = {
82 "Intel(R) Celeron(R) processor",
83 "Intel(R) Pentium(R) III processor",
84 "Intel(R) Pentium(R) III Xeon(tm) processor",
85 "Intel(R) Pentium(R) III processor",
87 "Mobile Intel(R) Pentium(R) III processor-M",
88 "Mobile Intel(R) Celeron(R) processor"
91 if (i
>= sizeof(brandmap
))
98 store32(char *d
, unsigned int v
)
101 d
[1] = (v
>> 8) & 0xff;
102 d
[2] = (v
>> 16) & 0xff;
103 d
[3] = (v
>> 24) & 0xff;
110 cpuid_regs_t regs
, regs_ext
;
113 unsigned max_ext_cpuid
;
114 unsigned int amd_flags
;
115 unsigned int amd_flags2
;
116 const char *model_name
= NULL
;
118 char processor_name
[49];
121 max_cpuid
= regs
.eax
;
122 /* printf("%d CPUID function codes\n", max_cpuid+1); */
124 store32(idstr
+0, regs
.ebx
);
125 store32(idstr
+4, regs
.edx
);
126 store32(idstr
+8, regs
.ecx
);
128 printf("vendor_id\t: %s\n", idstr
);
130 regs_ext
= cpuid((1<<31) + 0);
131 max_ext_cpuid
= regs_ext
.eax
;
132 if (max_ext_cpuid
>= (1<<31) + 1) {
133 regs_ext
= cpuid((1<<31) + 1);
134 amd_flags
= regs_ext
.edx
;
135 amd_flags2
= regs_ext
.ecx
;
137 if (max_ext_cpuid
>= (1<<31) + 4) {
138 for (i
= 2; i
<= 4; i
++) {
139 regs_ext
= cpuid((1<<31) + i
);
140 store32(processor_name
+ (i
-2)*16, regs_ext
.eax
);
141 store32(processor_name
+ (i
-2)*16 + 4, regs_ext
.ebx
);
142 store32(processor_name
+ (i
-2)*16 + 8, regs_ext
.ecx
);
143 store32(processor_name
+ (i
-2)*16 + 12, regs_ext
.edx
);
145 processor_name
[48] = 0;
146 model_name
= processor_name
;
147 while (*model_name
== ' ') {
156 if (max_cpuid
>= 1) {
161 CPUID_FEATURE_DEF(0, "fpu", "Floating-point unit on-chip"),
162 CPUID_FEATURE_DEF(1, "vme", "Virtual Mode Enhancements"),
163 CPUID_FEATURE_DEF(2, "de", "Debugging Extension"),
164 CPUID_FEATURE_DEF(3, "pse", "Page Size Extension"),
165 CPUID_FEATURE_DEF(4, "tsc", "Time Stamp Counter"),
166 CPUID_FEATURE_DEF(5, "msr", "Pentium Processor MSR"),
167 CPUID_FEATURE_DEF(6, "pae", "Physical Address Extension"),
168 CPUID_FEATURE_DEF(7, "mce", "Machine Check Exception"),
169 CPUID_FEATURE_DEF(8, "cx8", "CMPXCHG8B Instruction Supported"),
170 CPUID_FEATURE_DEF(9, "apic", "On-chip APIC Hardware Enabled"),
171 CPUID_FEATURE_DEF(11, "sep", "SYSENTER and SYSEXIT"),
172 CPUID_FEATURE_DEF(12, "mtrr", "Memory Type Range Registers"),
173 CPUID_FEATURE_DEF(13, "pge", "PTE Global Bit"),
174 CPUID_FEATURE_DEF(14, "mca", "Machine Check Architecture"),
175 CPUID_FEATURE_DEF(15, "cmov", "Conditional Move/Compare Instruction"),
176 CPUID_FEATURE_DEF(16, "pat", "Page Attribute Table"),
177 CPUID_FEATURE_DEF(17, "pse36", "Page Size Extension 36-bit"),
178 CPUID_FEATURE_DEF(18, "pn", "Processor Serial Number"),
179 CPUID_FEATURE_DEF(19, "clflush", "CFLUSH instruction"),
180 CPUID_FEATURE_DEF(21, "dts", "Debug Store"),
181 CPUID_FEATURE_DEF(22, "acpi", "Thermal Monitor and Clock Ctrl"),
182 CPUID_FEATURE_DEF(23, "mmx", "MMX Technology"),
183 CPUID_FEATURE_DEF(24, "fxsr", "FXSAVE/FXRSTOR"),
184 CPUID_FEATURE_DEF(25, "sse", "SSE Extensions"),
185 CPUID_FEATURE_DEF(26, "sse2", "SSE2 Extensions"),
186 CPUID_FEATURE_DEF(27, "ss", "Self Snoop"),
187 CPUID_FEATURE_DEF(28, "ht", "Multi-threading"),
188 CPUID_FEATURE_DEF(29, "tm", "Therm. Monitor"),
189 CPUID_FEATURE_DEF(30, "ia64", "IA-64 Processor"),
190 CPUID_FEATURE_DEF(31, "pbe", "Pend. Brk. EN."),
197 CPUID_FEATURE_DEF(0, "pni", "SSE3 Extensions"),
198 CPUID_FEATURE_DEF(3, "monitor", "MONITOR/MWAIT"),
199 CPUID_FEATURE_DEF(4, "ds_cpl", "CPL Qualified Debug Store"),
200 CPUID_FEATURE_DEF(5, "vmx", "Virtual Machine Extensions"),
201 CPUID_FEATURE_DEF(6, "smx", "Safer Mode Extensions"),
202 CPUID_FEATURE_DEF(7, "est", "Enhanced Intel SpeedStep Technology"),
203 CPUID_FEATURE_DEF(8, "tm2", "Thermal Monitor 2"),
204 CPUID_FEATURE_DEF(9, "ssse3", "Supplemental SSE3"),
205 CPUID_FEATURE_DEF(10, "cid", "L1 Context ID"),
206 CPUID_FEATURE_DEF(13, "cx16", "CMPXCHG16B Available"),
207 CPUID_FEATURE_DEF(14, "xtpr", "xTPR Disable"),
208 CPUID_FEATURE_DEF(15, "pdcm", "Perf/Debug Capability MSR"),
209 CPUID_FEATURE_DEF(18, "dca", "Direct Cache Access"),
210 CPUID_FEATURE_DEF(19, "sse4_1", "SSE4.1 Extensions"),
211 CPUID_FEATURE_DEF(20, "sse4_2", "SSE4.2 Extensions"),
212 CPUID_FEATURE_DEF(23, "popcnt", "Pop Count Instruction"),
219 CPUID_FEATURE_DEF(11, "syscall", "SYSCALL and SYSRET"),
220 CPUID_FEATURE_DEF(19, "mp", "MP Capable"),
221 CPUID_FEATURE_DEF(20, "nx", "No-Execute Page Protection"),
222 CPUID_FEATURE_DEF(22, "mmxext", "MMX Technology (AMD Extensions)"),
223 CPUID_FEATURE_DEF(25, "fxsr_opt", "Fast FXSAVE/FXRSTOR"),
224 CPUID_FEATURE_DEF(26, "pdpe1gb", "PDP Entry for 1GiB Page"),
225 CPUID_FEATURE_DEF(27, "rdtscp", "RDTSCP Instruction"),
226 CPUID_FEATURE_DEF(29, "lm", "Long Mode Capable"),
227 CPUID_FEATURE_DEF(30, "3dnowext", "3DNow! Extensions"),
228 CPUID_FEATURE_DEF(31, "3dnow", "3DNow!"),
235 CPUID_FEATURE_DEF(0, "lahf_lm", "LAHF/SAHF Supported in 64-bit Mode"),
236 CPUID_FEATURE_DEF(1, "cmp_legacy", "Chip Multi-Core"),
237 CPUID_FEATURE_DEF(2, "svm", "Secure Virtual Machine"),
238 CPUID_FEATURE_DEF(3, "extapic", "Extended APIC Space"),
239 CPUID_FEATURE_DEF(4, "cr8legacy", "CR8 Available in Legacy Mode"),
240 CPUID_FEATURE_DEF(5, "abm", "Advanced Bit Manipulation"),
241 CPUID_FEATURE_DEF(6, "sse4a", "SSE4A Extensions"),
242 CPUID_FEATURE_DEF(7, "misalignsse", "Misaligned SSE Mode"),
243 CPUID_FEATURE_DEF(8, "3dnowprefetch", "3DNow! Prefetch/PrefetchW"),
244 CPUID_FEATURE_DEF(9, "osvw", "OS Visible Workaround"),
245 CPUID_FEATURE_DEF(10, "ibs", "Instruction Based Sampling"),
246 CPUID_FEATURE_DEF(11, "sse5", "SSE5 Extensions"),
247 CPUID_FEATURE_DEF(12, "skinit", "SKINIT, STGI, and DEV Support"),
248 CPUID_FEATURE_DEF(13, "wdt", "Watchdog Timer Support"),
251 unsigned int family
, model
, stepping
;
254 family
= (regs
.eax
>> 8) & 0xf;
255 model
= (regs
.eax
>> 4) & 0xf;
256 stepping
= regs
.eax
& 0xf;
259 family
+= (regs
.eax
>> 20) & 0xff;
260 if (family
== 0xf || family
== 6)
261 model
+= ((regs
.eax
>> 16) & 0xf) << 4;
263 printf("cpu family\t: %d\n"
270 if (strstr(idstr
, "Intel") && !model_name
) {
271 if (family
== 6 && model
== 0xb && stepping
== 1)
272 model_name
= "Intel (R) Celeron (R) processor";
274 model_name
= brandname(regs
.ebx
& 0xf);
277 printf("flags\t\t:");
278 for (i
= 0; cap
[i
].bit
>= 0; i
++) {
279 if (regs
.edx
& (1 << cap
[i
].bit
)) {
280 printf(" %s", cap
[i
].desc
);
283 for (i
= 0; cap2
[i
].bit
>= 0; i
++) {
284 if (regs
.ecx
& (1 << cap2
[i
].bit
)) {
285 printf(" %s", cap2
[i
].desc
);
288 /* k6_mtrr is supported by some AMD K6-2/K6-III CPUs but
289 it is not indicated by a CPUID feature bit, so we
290 have to check the family, model and stepping instead. */
291 if (strstr(idstr
, "AMD") &&
293 (model
>= 9 || model
== 8 && stepping
>= 8))
294 printf(" %s", "k6_mtrr");
295 /* similar for cyrix_arr. */
296 if (strstr(idstr
, "Cyrix") &&
297 (family
== 5 && model
< 4 || family
== 6))
298 printf(" %s", "cyrix_arr");
299 /* as well as centaur_mcr. */
300 if (strstr(idstr
, "Centaur") &&
302 printf(" %s", "centaur_mcr");
304 for (i
= 0; cap_amd
[i
].bit
>= 0; i
++) {
305 if (amd_flags
& (1 << cap_amd
[i
].bit
)) {
306 printf(" %s", cap_amd
[i
].desc
);
309 for (i
= 0; cap_amd2
[i
].bit
>= 0; i
++) {
310 if (amd_flags2
& (1 << cap_amd2
[i
].bit
)) {
311 printf(" %s", cap_amd2
[i
].desc
);
316 if (regs
.edx
& (1 << 4)) {
317 int64_t tsc_start
, tsc_end
;
318 struct timeval tv_start
, tv_end
;
322 gettimeofday(&tv_start
, NULL
);
323 #ifdef MISSING_USLEEP
329 gettimeofday(&tv_end
, NULL
);
331 usec_delay
= 1000000 * (tv_end
.tv_sec
- tv_start
.tv_sec
)
332 + (tv_end
.tv_usec
- tv_start
.tv_usec
);
334 printf("cpu MHz\t\t: %.3f\n",
335 (double)(tsc_end
-tsc_start
) / usec_delay
);
339 printf("model name\t: ");
341 printf("%s\n", model_name
);
343 printf("Unknown %s CPU\n", idstr
);