Committer: Michael Beasley <mike@snafu.setup>
[mikesnafu-overlay.git] / include / asm-blackfin / mach-bf548 / blackfin.h
blob3bd67da860532d556e4e8157e668c76e61d81a15
1 /*
2 * File: include/asm-blackfin/mach-bf548/blackfin.h
3 * Based on:
4 * Author:
6 * Created:
7 * Description:
9 * Rev:
11 * Modified:
14 * Bugs: Enter bugs at http://blackfin.uclinux.org/
16 * This program is free software; you can redistribute it and/or modify
17 * it under the terms of the GNU General Public License as published by
18 * the Free Software Foundation; either version 2, or (at your option)
19 * any later version.
21 * This program is distributed in the hope that it will be useful,
22 * but WITHOUT ANY WARRANTY; without even the implied warranty of
23 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
24 * GNU General Public License for more details.
26 * You should have received a copy of the GNU General Public License
27 * along with this program; see the file COPYING.
28 * If not, write to the Free Software Foundation,
29 * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
32 #ifndef _MACH_BLACKFIN_H_
33 #define _MACH_BLACKFIN_H_
35 #define BF548_FAMILY
37 #include "bf548.h"
38 #include "mem_map.h"
39 #include "anomaly.h"
41 #ifdef CONFIG_BF542
42 #include "defBF542.h"
43 #endif
45 #ifdef CONFIG_BF544
46 #include "defBF544.h"
47 #endif
49 #ifdef CONFIG_BF547
50 #include "defBF547.h"
51 #endif
53 #ifdef CONFIG_BF548
54 #include "defBF548.h"
55 #endif
57 #ifdef CONFIG_BF549
58 #include "defBF549.h"
59 #endif
61 #if !defined(__ASSEMBLY__)
62 #ifdef CONFIG_BF542
63 #include "cdefBF542.h"
64 #endif
65 #ifdef CONFIG_BF544
66 #include "cdefBF544.h"
67 #endif
68 #ifdef CONFIG_BF547
69 #include "cdefBF547.h"
70 #endif
71 #ifdef CONFIG_BF548
72 #include "cdefBF548.h"
73 #endif
74 #ifdef CONFIG_BF549
75 #include "cdefBF549.h"
76 #endif
78 /* UART 1*/
79 #define bfin_read_UART_THR() bfin_read_UART1_THR()
80 #define bfin_write_UART_THR(val) bfin_write_UART1_THR(val)
81 #define bfin_read_UART_RBR() bfin_read_UART1_RBR()
82 #define bfin_write_UART_RBR(val) bfin_write_UART1_RBR(val)
83 #define bfin_read_UART_DLL() bfin_read_UART1_DLL()
84 #define bfin_write_UART_DLL(val) bfin_write_UART1_DLL(val)
85 #define bfin_read_UART_IER() bfin_read_UART1_IER()
86 #define bfin_write_UART_IER(val) bfin_write_UART1_IER(val)
87 #define bfin_read_UART_DLH() bfin_read_UART1_DLH()
88 #define bfin_write_UART_DLH(val) bfin_write_UART1_DLH(val)
89 #define bfin_read_UART_IIR() bfin_read_UART1_IIR()
90 #define bfin_write_UART_IIR(val) bfin_write_UART1_IIR(val)
91 #define bfin_read_UART_LCR() bfin_read_UART1_LCR()
92 #define bfin_write_UART_LCR(val) bfin_write_UART1_LCR(val)
93 #define bfin_read_UART_MCR() bfin_read_UART1_MCR()
94 #define bfin_write_UART_MCR(val) bfin_write_UART1_MCR(val)
95 #define bfin_read_UART_LSR() bfin_read_UART1_LSR()
96 #define bfin_write_UART_LSR(val) bfin_write_UART1_LSR(val)
97 #define bfin_read_UART_SCR() bfin_read_UART1_SCR()
98 #define bfin_write_UART_SCR(val) bfin_write_UART1_SCR(val)
99 #define bfin_read_UART_GCTL() bfin_read_UART1_GCTL()
100 #define bfin_write_UART_GCTL(val) bfin_write_UART1_GCTL(val)
102 #endif
104 /* MAP used DEFINES from BF533 to BF54x - so we don't need to change
105 * them in the driver, kernel, etc. */
107 /* UART_IIR Register */
108 #define STATUS(x) ((x << 1) & 0x06)
109 #define STATUS_P1 0x02
110 #define STATUS_P0 0x01
112 /* UART 0*/
114 /* DMA Channnel */
115 #define bfin_read_CH_UART_RX() bfin_read_CH_UART1_RX()
116 #define bfin_write_CH_UART_RX(val) bfin_write_CH_UART1_RX(val)
117 #define bfin_read_CH_UART_TX() bfin_read_CH_UART1_TX()
118 #define bfin_write_CH_UART_TX(val) bfin_write_CH_UART1_TX(val)
119 #define CH_UART_RX CH_UART1_RX
120 #define CH_UART_TX CH_UART1_TX
122 /* System Interrupt Controller */
123 #define bfin_read_IRQ_UART_RX() bfin_read_IRQ_UART1_RX()
124 #define bfin_write_IRQ_UART_RX(val) bfin_write_IRQ_UART1_RX(val)
125 #define bfin_read_IRQ_UART_TX() bfin_read_IRQ_UART1_TX()
126 #define bfin_write_IRQ_UART_TX(val) bfin_write_IRQ_UART1_TX(val)
127 #define bfin_read_IRQ_UART_ERROR() bfin_read_IRQ_UART1_ERROR()
128 #define bfin_write_IRQ_UART_ERROR(val) bfin_write_IRQ_UART1_ERROR(val)
129 #define IRQ_UART_RX IRQ_UART1_RX
130 #define IRQ_UART_TX IRQ_UART1_TX
131 #define IRQ_UART_ERROR IRQ_UART1_ERROR
133 /* MMR Registers*/
134 #define bfin_read_UART_THR() bfin_read_UART1_THR()
135 #define bfin_write_UART_THR(val) bfin_write_UART1_THR(val)
136 #define bfin_read_UART_RBR() bfin_read_UART1_RBR()
137 #define bfin_write_UART_RBR(val) bfin_write_UART1_RBR(val)
138 #define bfin_read_UART_DLL() bfin_read_UART1_DLL()
139 #define bfin_write_UART_DLL(val) bfin_write_UART1_DLL(val)
140 #define bfin_read_UART_IER() bfin_read_UART1_IER()
141 #define bfin_write_UART_IER(val) bfin_write_UART1_IER(val)
142 #define bfin_read_UART_DLH() bfin_read_UART1_DLH()
143 #define bfin_write_UART_DLH(val) bfin_write_UART1_DLH(val)
144 #define bfin_read_UART_IIR() bfin_read_UART1_IIR()
145 #define bfin_write_UART_IIR(val) bfin_write_UART1_IIR(val)
146 #define bfin_read_UART_LCR() bfin_read_UART1_LCR()
147 #define bfin_write_UART_LCR(val) bfin_write_UART1_LCR(val)
148 #define bfin_read_UART_MCR() bfin_read_UART1_MCR()
149 #define bfin_write_UART_MCR(val) bfin_write_UART1_MCR(val)
150 #define bfin_read_UART_LSR() bfin_read_UART1_LSR()
151 #define bfin_write_UART_LSR(val) bfin_write_UART1_LSR(val)
152 #define bfin_read_UART_SCR() bfin_read_UART1_SCR()
153 #define bfin_write_UART_SCR(val) bfin_write_UART1_SCR(val)
154 #define bfin_read_UART_GCTL() bfin_read_UART1_GCTL()
155 #define bfin_write_UART_GCTL(val) bfin_write_UART1_GCTL(val)
156 #define UART_THR UART1_THR
157 #define UART_RBR UART1_RBR
158 #define UART_DLL UART1_DLL
159 #define UART_IER UART1_IER
160 #define UART_DLH UART1_DLH
161 #define UART_IIR UART1_IIR
162 #define UART_LCR UART1_LCR
163 #define UART_MCR UART1_MCR
164 #define UART_LSR UART1_LSR
165 #define UART_SCR UART1_SCR
166 #define UART_GCTL UART1_GCTL
168 /* PLL_DIV Masks */
169 #define CCLK_DIV1 CSEL_DIV1 /* CCLK = VCO / 1 */
170 #define CCLK_DIV2 CSEL_DIV2 /* CCLK = VCO / 2 */
171 #define CCLK_DIV4 CSEL_DIV4 /* CCLK = VCO / 4 */
172 #define CCLK_DIV8 CSEL_DIV8 /* CCLK = VCO / 8 */
174 #endif