Committer: Michael Beasley <mike@snafu.setup>
[mikesnafu-overlay.git] / arch / ppc / platforms / 4xx / luan.c
blobb79ebb8a3e6cd16ccde2ff5bca8d1d1cd9a7c4ad
1 /*
2 * Luan board specific routines
4 * Matt Porter <mporter@kernel.crashing.org>
6 * Copyright 2004-2005 MontaVista Software Inc.
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of the GNU General Public License as published by the
10 * Free Software Foundation; either version 2 of the License, or (at your
11 * option) any later version.
14 #include <linux/stddef.h>
15 #include <linux/kernel.h>
16 #include <linux/init.h>
17 #include <linux/errno.h>
18 #include <linux/reboot.h>
19 #include <linux/pci.h>
20 #include <linux/kdev_t.h>
21 #include <linux/types.h>
22 #include <linux/major.h>
23 #include <linux/blkdev.h>
24 #include <linux/console.h>
25 #include <linux/delay.h>
26 #include <linux/ide.h>
27 #include <linux/initrd.h>
28 #include <linux/seq_file.h>
29 #include <linux/root_dev.h>
30 #include <linux/tty.h>
31 #include <linux/serial.h>
32 #include <linux/serial_core.h>
33 #include <linux/serial_8250.h>
35 #include <asm/system.h>
36 #include <asm/pgtable.h>
37 #include <asm/page.h>
38 #include <asm/dma.h>
39 #include <asm/io.h>
40 #include <asm/machdep.h>
41 #include <asm/ocp.h>
42 #include <asm/pci-bridge.h>
43 #include <asm/time.h>
44 #include <asm/todc.h>
45 #include <asm/bootinfo.h>
46 #include <asm/ppc4xx_pic.h>
47 #include <asm/ppcboot.h>
49 #include <syslib/ibm44x_common.h>
50 #include <syslib/ibm440gx_common.h>
51 #include <syslib/ibm440sp_common.h>
53 extern bd_t __res;
55 static struct ibm44x_clocks clocks __initdata;
57 static void __init
58 luan_calibrate_decr(void)
60 unsigned int freq;
62 if (mfspr(SPRN_CCR1) & CCR1_TCS)
63 freq = LUAN_TMR_CLK;
64 else
65 freq = clocks.cpu;
67 ibm44x_calibrate_decr(freq);
70 static int
71 luan_show_cpuinfo(struct seq_file *m)
73 seq_printf(m, "vendor\t\t: IBM\n");
74 seq_printf(m, "machine\t\t: PPC440SP EVB (Luan)\n");
76 return 0;
79 static inline int
80 luan_map_irq(struct pci_dev *dev, unsigned char idsel, unsigned char pin)
82 struct pci_controller *hose = pci_bus_to_hose(dev->bus->number);
84 /* PCIX0 in adapter mode, no host interrupt routing */
86 /* PCIX1 */
87 if (hose->index == 0) {
88 static char pci_irq_table[][4] =
90 * PCI IDSEL/INTPIN->INTLINE
91 * A B C D
94 { 49, 49, 49, 49 }, /* IDSEL 1 - PCIX1 Slot 0 */
95 { 49, 49, 49, 49 }, /* IDSEL 2 - PCIX1 Slot 1 */
96 { 49, 49, 49, 49 }, /* IDSEL 3 - PCIX1 Slot 2 */
97 { 49, 49, 49, 49 }, /* IDSEL 4 - PCIX1 Slot 3 */
99 const long min_idsel = 1, max_idsel = 4, irqs_per_slot = 4;
100 return PCI_IRQ_TABLE_LOOKUP;
101 /* PCIX2 */
102 } else if (hose->index == 1) {
103 static char pci_irq_table[][4] =
105 * PCI IDSEL/INTPIN->INTLINE
106 * A B C D
109 { 50, 50, 50, 50 }, /* IDSEL 1 - PCIX2 Slot 0 */
110 { 50, 50, 50, 50 }, /* IDSEL 2 - PCIX2 Slot 1 */
111 { 50, 50, 50, 50 }, /* IDSEL 3 - PCIX2 Slot 2 */
112 { 50, 50, 50, 50 }, /* IDSEL 4 - PCIX2 Slot 3 */
114 const long min_idsel = 1, max_idsel = 4, irqs_per_slot = 4;
115 return PCI_IRQ_TABLE_LOOKUP;
117 return -1;
120 static void __init luan_set_emacdata(void)
122 struct ocp_def *def;
123 struct ocp_func_emac_data *emacdata;
125 /* Set phy_map, phy_mode, and mac_addr for the EMAC */
126 def = ocp_get_one_device(OCP_VENDOR_IBM, OCP_FUNC_EMAC, 0);
127 emacdata = def->additions;
128 emacdata->phy_map = 0x00000001; /* Skip 0x00 */
129 emacdata->phy_mode = PHY_MODE_GMII;
130 memcpy(emacdata->mac_addr, __res.bi_enetaddr, 6);
133 #define PCIX_READW(offset) \
134 (readw((void *)((u32)pcix_reg_base+offset)))
136 #define PCIX_WRITEW(value, offset) \
137 (writew(value, (void *)((u32)pcix_reg_base+offset)))
139 #define PCIX_WRITEL(value, offset) \
140 (writel(value, (void *)((u32)pcix_reg_base+offset)))
142 static void __init
143 luan_setup_pcix(void)
145 int i;
146 void *pcix_reg_base;
148 for (i=0;i<3;i++) {
149 pcix_reg_base = ioremap64(PCIX0_REG_BASE + i*PCIX_REG_OFFSET, PCIX_REG_SIZE);
151 /* Enable PCIX0 I/O, Mem, and Busmaster cycles */
152 PCIX_WRITEW(PCIX_READW(PCIX0_COMMAND) | PCI_COMMAND_IO | PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER, PCIX0_COMMAND);
154 /* Disable all windows */
155 PCIX_WRITEL(0, PCIX0_POM0SA);
156 PCIX_WRITEL(0, PCIX0_POM1SA);
157 PCIX_WRITEL(0, PCIX0_POM2SA);
158 PCIX_WRITEL(0, PCIX0_PIM0SA);
159 PCIX_WRITEL(0, PCIX0_PIM0SAH);
160 PCIX_WRITEL(0, PCIX0_PIM1SA);
161 PCIX_WRITEL(0, PCIX0_PIM2SA);
162 PCIX_WRITEL(0, PCIX0_PIM2SAH);
165 * Setup 512MB PLB->PCI outbound mem window
166 * (a_n000_0000->0_n000_0000)
167 * */
168 PCIX_WRITEL(0x0000000a, PCIX0_POM0LAH);
169 PCIX_WRITEL(0x80000000 | i*LUAN_PCIX_MEM_SIZE, PCIX0_POM0LAL);
170 PCIX_WRITEL(0x00000000, PCIX0_POM0PCIAH);
171 PCIX_WRITEL(0x80000000 | i*LUAN_PCIX_MEM_SIZE, PCIX0_POM0PCIAL);
172 PCIX_WRITEL(0xe0000001, PCIX0_POM0SA);
174 /* Setup 2GB PCI->PLB inbound memory window at 0, enable MSIs */
175 PCIX_WRITEL(0x00000000, PCIX0_PIM0LAH);
176 PCIX_WRITEL(0x00000000, PCIX0_PIM0LAL);
177 PCIX_WRITEL(0xe0000007, PCIX0_PIM0SA);
178 PCIX_WRITEL(0xffffffff, PCIX0_PIM0SAH);
180 iounmap(pcix_reg_base);
183 eieio();
186 static void __init
187 luan_setup_hose(struct pci_controller *hose,
188 int lower_mem,
189 int upper_mem,
190 int cfga,
191 int cfgd,
192 u64 pcix_io_base)
194 char name[20];
196 sprintf(name, "PCIX%d host bridge", hose->index);
198 hose->pci_mem_offset = LUAN_PCIX_MEM_OFFSET;
200 pci_init_resource(&hose->io_resource,
201 LUAN_PCIX_LOWER_IO,
202 LUAN_PCIX_UPPER_IO,
203 IORESOURCE_IO,
204 name);
206 pci_init_resource(&hose->mem_resources[0],
207 lower_mem,
208 upper_mem,
209 IORESOURCE_MEM,
210 name);
212 hose->io_space.start = LUAN_PCIX_LOWER_IO;
213 hose->io_space.end = LUAN_PCIX_UPPER_IO;
214 hose->mem_space.start = lower_mem;
215 hose->mem_space.end = upper_mem;
216 hose->io_base_virt = ioremap64(pcix_io_base, PCIX_IO_SIZE);
217 isa_io_base = (unsigned long) hose->io_base_virt;
219 setup_indirect_pci(hose, cfga, cfgd);
220 hose->set_cfg_type = 1;
223 static void __init
224 luan_setup_hoses(void)
226 struct pci_controller *hose1, *hose2;
228 /* Configure windows on the PCI-X host bridge */
229 luan_setup_pcix();
231 /* Allocate hoses for PCIX1 and PCIX2 */
232 hose1 = pcibios_alloc_controller();
233 if (!hose1)
234 return;
236 hose2 = pcibios_alloc_controller();
237 if (!hose2) {
238 pcibios_free_controller(hose1);
239 return;
242 /* Setup PCIX1 */
243 hose1->first_busno = 0;
244 hose1->last_busno = 0xff;
246 luan_setup_hose(hose1,
247 LUAN_PCIX1_LOWER_MEM,
248 LUAN_PCIX1_UPPER_MEM,
249 PCIX1_CFGA,
250 PCIX1_CFGD,
251 PCIX1_IO_BASE);
253 hose1->last_busno = pciauto_bus_scan(hose1, hose1->first_busno);
255 /* Setup PCIX2 */
256 hose2->first_busno = hose1->last_busno + 1;
257 hose2->last_busno = 0xff;
259 luan_setup_hose(hose2,
260 LUAN_PCIX2_LOWER_MEM,
261 LUAN_PCIX2_UPPER_MEM,
262 PCIX2_CFGA,
263 PCIX2_CFGD,
264 PCIX2_IO_BASE);
266 hose2->last_busno = pciauto_bus_scan(hose2, hose2->first_busno);
268 ppc_md.pci_swizzle = common_swizzle;
269 ppc_md.pci_map_irq = luan_map_irq;
272 TODC_ALLOC();
274 static void __init
275 luan_early_serial_map(void)
277 struct uart_port port;
279 /* Setup ioremapped serial port access */
280 memset(&port, 0, sizeof(port));
281 port.membase = ioremap64(PPC440SP_UART0_ADDR, 8);
282 port.irq = UART0_INT;
283 port.uartclk = clocks.uart0;
284 port.regshift = 0;
285 port.iotype = UPIO_MEM;
286 port.flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST;
287 port.line = 0;
289 if (early_serial_setup(&port) != 0) {
290 printk("Early serial init of port 0 failed\n");
293 port.membase = ioremap64(PPC440SP_UART1_ADDR, 8);
294 port.irq = UART1_INT;
295 port.uartclk = clocks.uart1;
296 port.line = 1;
298 if (early_serial_setup(&port) != 0) {
299 printk("Early serial init of port 1 failed\n");
302 port.membase = ioremap64(PPC440SP_UART2_ADDR, 8);
303 port.irq = UART2_INT;
304 port.uartclk = BASE_BAUD;
305 port.line = 2;
307 if (early_serial_setup(&port) != 0) {
308 printk("Early serial init of port 2 failed\n");
312 static void __init
313 luan_setup_arch(void)
315 luan_set_emacdata();
317 #if !defined(CONFIG_BDI_SWITCH)
319 * The Abatron BDI JTAG debugger does not tolerate others
320 * mucking with the debug registers.
322 mtspr(SPRN_DBCR0, (DBCR0_TDE | DBCR0_IDM));
323 #endif
326 * Determine various clocks.
327 * To be completely correct we should get SysClk
328 * from FPGA, because it can be changed by on-board switches
329 * --ebs
331 /* 440GX and 440SP clocking is the same -mdp */
332 ibm440gx_get_clocks(&clocks, 33333333, 6 * 1843200);
333 ocp_sys_info.opb_bus_freq = clocks.opb;
335 /* init to some ~sane value until calibrate_delay() runs */
336 loops_per_jiffy = 50000000/HZ;
338 /* Setup PCIXn host bridges */
339 luan_setup_hoses();
341 #ifdef CONFIG_BLK_DEV_INITRD
342 if (initrd_start)
343 ROOT_DEV = Root_RAM0;
344 else
345 #endif
346 #ifdef CONFIG_ROOT_NFS
347 ROOT_DEV = Root_NFS;
348 #else
349 ROOT_DEV = Root_HDA1;
350 #endif
352 luan_early_serial_map();
354 /* Identify the system */
355 printk("Luan port (MontaVista Software, Inc. <source@mvista.com>)\n");
358 void __init platform_init(unsigned long r3, unsigned long r4,
359 unsigned long r5, unsigned long r6, unsigned long r7)
361 ibm44x_platform_init(r3, r4, r5, r6, r7);
363 ppc_md.setup_arch = luan_setup_arch;
364 ppc_md.show_cpuinfo = luan_show_cpuinfo;
365 ppc_md.find_end_of_memory = ibm440sp_find_end_of_memory;
366 ppc_md.get_irq = NULL; /* Set in ppc4xx_pic_init() */
368 ppc_md.calibrate_decr = luan_calibrate_decr;
369 #ifdef CONFIG_KGDB
370 ppc_md.early_serial_map = luan_early_serial_map;
371 #endif