Committer: Michael Beasley <mike@snafu.setup>
[mikesnafu-overlay.git] / arch / arm / mach-s3c2412 / clock.c
blob2697a65ba7271bcb58d80aeb24e2550872350979
1 /* linux/arch/arm/mach-s3c2412/clock.c
3 * Copyright (c) 2006 Simtec Electronics
4 * Ben Dooks <ben@simtec.co.uk>
6 * S3C2412,S3C2413 Clock control support
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
23 #include <linux/init.h>
24 #include <linux/module.h>
25 #include <linux/kernel.h>
26 #include <linux/list.h>
27 #include <linux/errno.h>
28 #include <linux/err.h>
29 #include <linux/sysdev.h>
30 #include <linux/clk.h>
31 #include <linux/mutex.h>
32 #include <linux/delay.h>
33 #include <linux/serial_core.h>
35 #include <asm/mach/map.h>
37 #include <asm/hardware.h>
38 #include <asm/io.h>
40 #include <asm/plat-s3c/regs-serial.h>
41 #include <asm/arch/regs-clock.h>
42 #include <asm/arch/regs-gpio.h>
44 #include <asm/plat-s3c24xx/s3c2412.h>
45 #include <asm/plat-s3c24xx/clock.h>
46 #include <asm/plat-s3c24xx/cpu.h>
48 /* We currently have to assume that the system is running
49 * from the XTPll input, and that all ***REFCLKs are being
50 * fed from it, as we cannot read the state of OM[4] from
51 * software.
53 * It would be possible for each board initialisation to
54 * set the correct muxing at initialisation
57 static int s3c2412_clkcon_enable(struct clk *clk, int enable)
59 unsigned int clocks = clk->ctrlbit;
60 unsigned long clkcon;
62 clkcon = __raw_readl(S3C2410_CLKCON);
64 if (enable)
65 clkcon |= clocks;
66 else
67 clkcon &= ~clocks;
69 __raw_writel(clkcon, S3C2410_CLKCON);
71 return 0;
74 static int s3c2412_upll_enable(struct clk *clk, int enable)
76 unsigned long upllcon = __raw_readl(S3C2410_UPLLCON);
77 unsigned long orig = upllcon;
79 if (!enable)
80 upllcon |= S3C2412_PLLCON_OFF;
81 else
82 upllcon &= ~S3C2412_PLLCON_OFF;
84 __raw_writel(upllcon, S3C2410_UPLLCON);
86 /* allow ~150uS for the PLL to settle and lock */
88 if (enable && (orig & S3C2412_PLLCON_OFF))
89 udelay(150);
91 return 0;
94 /* clock selections */
96 /* CPU EXTCLK input */
97 static struct clk clk_ext = {
98 .name = "extclk",
99 .id = -1,
102 static struct clk clk_erefclk = {
103 .name = "erefclk",
104 .id = -1,
107 static struct clk clk_urefclk = {
108 .name = "urefclk",
109 .id = -1,
112 static int s3c2412_setparent_usysclk(struct clk *clk, struct clk *parent)
114 unsigned long clksrc = __raw_readl(S3C2412_CLKSRC);
116 if (parent == &clk_urefclk)
117 clksrc &= ~S3C2412_CLKSRC_USYSCLK_UPLL;
118 else if (parent == &clk_upll)
119 clksrc |= S3C2412_CLKSRC_USYSCLK_UPLL;
120 else
121 return -EINVAL;
123 clk->parent = parent;
125 __raw_writel(clksrc, S3C2412_CLKSRC);
126 return 0;
129 static struct clk clk_usysclk = {
130 .name = "usysclk",
131 .id = -1,
132 .parent = &clk_xtal,
133 .set_parent = s3c2412_setparent_usysclk,
136 static struct clk clk_mrefclk = {
137 .name = "mrefclk",
138 .parent = &clk_xtal,
139 .id = -1,
142 static struct clk clk_mdivclk = {
143 .name = "mdivclk",
144 .parent = &clk_xtal,
145 .id = -1,
148 static int s3c2412_setparent_usbsrc(struct clk *clk, struct clk *parent)
150 unsigned long clksrc = __raw_readl(S3C2412_CLKSRC);
152 if (parent == &clk_usysclk)
153 clksrc &= ~S3C2412_CLKSRC_USBCLK_HCLK;
154 else if (parent == &clk_h)
155 clksrc |= S3C2412_CLKSRC_USBCLK_HCLK;
156 else
157 return -EINVAL;
159 clk->parent = parent;
161 __raw_writel(clksrc, S3C2412_CLKSRC);
162 return 0;
165 static unsigned long s3c2412_roundrate_usbsrc(struct clk *clk,
166 unsigned long rate)
168 unsigned long parent_rate = clk_get_rate(clk->parent);
169 int div;
171 if (rate > parent_rate)
172 return parent_rate;
174 div = parent_rate / rate;
175 if (div > 2)
176 div = 2;
178 return parent_rate / div;
181 static unsigned long s3c2412_getrate_usbsrc(struct clk *clk)
183 unsigned long parent_rate = clk_get_rate(clk->parent);
184 unsigned long div = __raw_readl(S3C2410_CLKDIVN);
186 return parent_rate / ((div & S3C2412_CLKDIVN_USB48DIV) ? 2 : 1);
189 static int s3c2412_setrate_usbsrc(struct clk *clk, unsigned long rate)
191 unsigned long parent_rate = clk_get_rate(clk->parent);
192 unsigned long clkdivn = __raw_readl(S3C2410_CLKDIVN);
194 rate = s3c2412_roundrate_usbsrc(clk, rate);
196 if ((parent_rate / rate) == 2)
197 clkdivn |= S3C2412_CLKDIVN_USB48DIV;
198 else
199 clkdivn &= ~S3C2412_CLKDIVN_USB48DIV;
201 __raw_writel(clkdivn, S3C2410_CLKDIVN);
202 return 0;
205 static struct clk clk_usbsrc = {
206 .name = "usbsrc",
207 .id = -1,
208 .get_rate = s3c2412_getrate_usbsrc,
209 .set_rate = s3c2412_setrate_usbsrc,
210 .round_rate = s3c2412_roundrate_usbsrc,
211 .set_parent = s3c2412_setparent_usbsrc,
214 static int s3c2412_setparent_msysclk(struct clk *clk, struct clk *parent)
216 unsigned long clksrc = __raw_readl(S3C2412_CLKSRC);
218 if (parent == &clk_mdivclk)
219 clksrc &= ~S3C2412_CLKSRC_MSYSCLK_MPLL;
220 else if (parent == &clk_mpll)
221 clksrc |= S3C2412_CLKSRC_MSYSCLK_MPLL;
222 else
223 return -EINVAL;
225 clk->parent = parent;
227 __raw_writel(clksrc, S3C2412_CLKSRC);
228 return 0;
231 static struct clk clk_msysclk = {
232 .name = "msysclk",
233 .id = -1,
234 .set_parent = s3c2412_setparent_msysclk,
237 static int s3c2412_setparent_armclk(struct clk *clk, struct clk *parent)
239 unsigned long flags;
240 unsigned long clkdiv;
241 unsigned long dvs;
243 /* Note, we current equate fclk andf msysclk for S3C2412 */
245 if (parent == &clk_msysclk || parent == &clk_f)
246 dvs = 0;
247 else if (parent == &clk_h)
248 dvs = S3C2412_CLKDIVN_DVSEN;
249 else
250 return -EINVAL;
252 clk->parent = parent;
254 /* update this under irq lockdown, clkdivn is not protected
255 * by the clock system. */
257 local_irq_save(flags);
259 clkdiv = __raw_readl(S3C2410_CLKDIVN);
260 clkdiv &= ~S3C2412_CLKDIVN_DVSEN;
261 clkdiv |= dvs;
262 __raw_writel(clkdiv, S3C2410_CLKDIVN);
264 local_irq_restore(flags);
266 return 0;
269 static struct clk clk_armclk = {
270 .name = "armclk",
271 .id = -1,
272 .parent = &clk_msysclk,
273 .set_parent = s3c2412_setparent_armclk,
276 /* these next clocks have an divider immediately after them,
277 * so we can register them with their divider and leave out the
278 * intermediate clock stage
280 static unsigned long s3c2412_roundrate_clksrc(struct clk *clk,
281 unsigned long rate)
283 unsigned long parent_rate = clk_get_rate(clk->parent);
284 int div;
286 if (rate > parent_rate)
287 return parent_rate;
289 /* note, we remove the +/- 1 calculations as they cancel out */
291 div = (rate / parent_rate);
293 if (div < 1)
294 div = 1;
295 else if (div > 16)
296 div = 16;
298 return parent_rate / div;
301 static int s3c2412_setparent_uart(struct clk *clk, struct clk *parent)
303 unsigned long clksrc = __raw_readl(S3C2412_CLKSRC);
305 if (parent == &clk_erefclk)
306 clksrc &= ~S3C2412_CLKSRC_UARTCLK_MPLL;
307 else if (parent == &clk_mpll)
308 clksrc |= S3C2412_CLKSRC_UARTCLK_MPLL;
309 else
310 return -EINVAL;
312 clk->parent = parent;
314 __raw_writel(clksrc, S3C2412_CLKSRC);
315 return 0;
318 static unsigned long s3c2412_getrate_uart(struct clk *clk)
320 unsigned long parent_rate = clk_get_rate(clk->parent);
321 unsigned long div = __raw_readl(S3C2410_CLKDIVN);
323 div &= S3C2412_CLKDIVN_UARTDIV_MASK;
324 div >>= S3C2412_CLKDIVN_UARTDIV_SHIFT;
326 return parent_rate / (div + 1);
329 static int s3c2412_setrate_uart(struct clk *clk, unsigned long rate)
331 unsigned long parent_rate = clk_get_rate(clk->parent);
332 unsigned long clkdivn = __raw_readl(S3C2410_CLKDIVN);
334 rate = s3c2412_roundrate_clksrc(clk, rate);
336 clkdivn &= ~S3C2412_CLKDIVN_UARTDIV_MASK;
337 clkdivn |= ((parent_rate / rate) - 1) << S3C2412_CLKDIVN_UARTDIV_SHIFT;
339 __raw_writel(clkdivn, S3C2410_CLKDIVN);
340 return 0;
343 static struct clk clk_uart = {
344 .name = "uartclk",
345 .id = -1,
346 .get_rate = s3c2412_getrate_uart,
347 .set_rate = s3c2412_setrate_uart,
348 .set_parent = s3c2412_setparent_uart,
349 .round_rate = s3c2412_roundrate_clksrc,
352 static int s3c2412_setparent_i2s(struct clk *clk, struct clk *parent)
354 unsigned long clksrc = __raw_readl(S3C2412_CLKSRC);
356 if (parent == &clk_erefclk)
357 clksrc &= ~S3C2412_CLKSRC_I2SCLK_MPLL;
358 else if (parent == &clk_mpll)
359 clksrc |= S3C2412_CLKSRC_I2SCLK_MPLL;
360 else
361 return -EINVAL;
363 clk->parent = parent;
365 __raw_writel(clksrc, S3C2412_CLKSRC);
366 return 0;
369 static unsigned long s3c2412_getrate_i2s(struct clk *clk)
371 unsigned long parent_rate = clk_get_rate(clk->parent);
372 unsigned long div = __raw_readl(S3C2410_CLKDIVN);
374 div &= S3C2412_CLKDIVN_I2SDIV_MASK;
375 div >>= S3C2412_CLKDIVN_I2SDIV_SHIFT;
377 return parent_rate / (div + 1);
380 static int s3c2412_setrate_i2s(struct clk *clk, unsigned long rate)
382 unsigned long parent_rate = clk_get_rate(clk->parent);
383 unsigned long clkdivn = __raw_readl(S3C2410_CLKDIVN);
385 rate = s3c2412_roundrate_clksrc(clk, rate);
387 clkdivn &= ~S3C2412_CLKDIVN_I2SDIV_MASK;
388 clkdivn |= ((parent_rate / rate) - 1) << S3C2412_CLKDIVN_I2SDIV_SHIFT;
390 __raw_writel(clkdivn, S3C2410_CLKDIVN);
391 return 0;
394 static struct clk clk_i2s = {
395 .name = "i2sclk",
396 .id = -1,
397 .get_rate = s3c2412_getrate_i2s,
398 .set_rate = s3c2412_setrate_i2s,
399 .set_parent = s3c2412_setparent_i2s,
400 .round_rate = s3c2412_roundrate_clksrc,
403 static int s3c2412_setparent_cam(struct clk *clk, struct clk *parent)
405 unsigned long clksrc = __raw_readl(S3C2412_CLKSRC);
407 if (parent == &clk_usysclk)
408 clksrc &= ~S3C2412_CLKSRC_CAMCLK_HCLK;
409 else if (parent == &clk_h)
410 clksrc |= S3C2412_CLKSRC_CAMCLK_HCLK;
411 else
412 return -EINVAL;
414 clk->parent = parent;
416 __raw_writel(clksrc, S3C2412_CLKSRC);
417 return 0;
419 static unsigned long s3c2412_getrate_cam(struct clk *clk)
421 unsigned long parent_rate = clk_get_rate(clk->parent);
422 unsigned long div = __raw_readl(S3C2410_CLKDIVN);
424 div &= S3C2412_CLKDIVN_CAMDIV_MASK;
425 div >>= S3C2412_CLKDIVN_CAMDIV_SHIFT;
427 return parent_rate / (div + 1);
430 static int s3c2412_setrate_cam(struct clk *clk, unsigned long rate)
432 unsigned long parent_rate = clk_get_rate(clk->parent);
433 unsigned long clkdivn = __raw_readl(S3C2410_CLKDIVN);
435 rate = s3c2412_roundrate_clksrc(clk, rate);
437 clkdivn &= ~S3C2412_CLKDIVN_CAMDIV_MASK;
438 clkdivn |= ((parent_rate / rate) - 1) << S3C2412_CLKDIVN_CAMDIV_SHIFT;
440 __raw_writel(clkdivn, S3C2410_CLKDIVN);
441 return 0;
444 static struct clk clk_cam = {
445 .name = "camif-upll", /* same as 2440 name */
446 .id = -1,
447 .get_rate = s3c2412_getrate_cam,
448 .set_rate = s3c2412_setrate_cam,
449 .set_parent = s3c2412_setparent_cam,
450 .round_rate = s3c2412_roundrate_clksrc,
453 /* standard clock definitions */
455 static struct clk init_clocks_disable[] = {
457 .name = "nand",
458 .id = -1,
459 .parent = &clk_h,
460 .enable = s3c2412_clkcon_enable,
461 .ctrlbit = S3C2412_CLKCON_NAND,
462 }, {
463 .name = "sdi",
464 .id = -1,
465 .parent = &clk_p,
466 .enable = s3c2412_clkcon_enable,
467 .ctrlbit = S3C2412_CLKCON_SDI,
468 }, {
469 .name = "adc",
470 .id = -1,
471 .parent = &clk_p,
472 .enable = s3c2412_clkcon_enable,
473 .ctrlbit = S3C2412_CLKCON_ADC,
474 }, {
475 .name = "i2c",
476 .id = -1,
477 .parent = &clk_p,
478 .enable = s3c2412_clkcon_enable,
479 .ctrlbit = S3C2412_CLKCON_IIC,
480 }, {
481 .name = "iis",
482 .id = -1,
483 .parent = &clk_p,
484 .enable = s3c2412_clkcon_enable,
485 .ctrlbit = S3C2412_CLKCON_IIS,
486 }, {
487 .name = "spi",
488 .id = -1,
489 .parent = &clk_p,
490 .enable = s3c2412_clkcon_enable,
491 .ctrlbit = S3C2412_CLKCON_SPI,
495 static struct clk init_clocks[] = {
497 .name = "dma",
498 .id = 0,
499 .parent = &clk_h,
500 .enable = s3c2412_clkcon_enable,
501 .ctrlbit = S3C2412_CLKCON_DMA0,
502 }, {
503 .name = "dma",
504 .id = 1,
505 .parent = &clk_h,
506 .enable = s3c2412_clkcon_enable,
507 .ctrlbit = S3C2412_CLKCON_DMA1,
508 }, {
509 .name = "dma",
510 .id = 2,
511 .parent = &clk_h,
512 .enable = s3c2412_clkcon_enable,
513 .ctrlbit = S3C2412_CLKCON_DMA2,
514 }, {
515 .name = "dma",
516 .id = 3,
517 .parent = &clk_h,
518 .enable = s3c2412_clkcon_enable,
519 .ctrlbit = S3C2412_CLKCON_DMA3,
520 }, {
521 .name = "lcd",
522 .id = -1,
523 .parent = &clk_h,
524 .enable = s3c2412_clkcon_enable,
525 .ctrlbit = S3C2412_CLKCON_LCDC,
526 }, {
527 .name = "gpio",
528 .id = -1,
529 .parent = &clk_p,
530 .enable = s3c2412_clkcon_enable,
531 .ctrlbit = S3C2412_CLKCON_GPIO,
532 }, {
533 .name = "usb-host",
534 .id = -1,
535 .parent = &clk_h,
536 .enable = s3c2412_clkcon_enable,
537 .ctrlbit = S3C2412_CLKCON_USBH,
538 }, {
539 .name = "usb-device",
540 .id = -1,
541 .parent = &clk_h,
542 .enable = s3c2412_clkcon_enable,
543 .ctrlbit = S3C2412_CLKCON_USBD,
544 }, {
545 .name = "timers",
546 .id = -1,
547 .parent = &clk_p,
548 .enable = s3c2412_clkcon_enable,
549 .ctrlbit = S3C2412_CLKCON_PWMT,
550 }, {
551 .name = "uart",
552 .id = 0,
553 .parent = &clk_p,
554 .enable = s3c2412_clkcon_enable,
555 .ctrlbit = S3C2412_CLKCON_UART0,
556 }, {
557 .name = "uart",
558 .id = 1,
559 .parent = &clk_p,
560 .enable = s3c2412_clkcon_enable,
561 .ctrlbit = S3C2412_CLKCON_UART1,
562 }, {
563 .name = "uart",
564 .id = 2,
565 .parent = &clk_p,
566 .enable = s3c2412_clkcon_enable,
567 .ctrlbit = S3C2412_CLKCON_UART2,
568 }, {
569 .name = "rtc",
570 .id = -1,
571 .parent = &clk_p,
572 .enable = s3c2412_clkcon_enable,
573 .ctrlbit = S3C2412_CLKCON_RTC,
574 }, {
575 .name = "watchdog",
576 .id = -1,
577 .parent = &clk_p,
578 .ctrlbit = 0,
579 }, {
580 .name = "usb-bus-gadget",
581 .id = -1,
582 .parent = &clk_usb_bus,
583 .enable = s3c2412_clkcon_enable,
584 .ctrlbit = S3C2412_CLKCON_USB_DEV48,
585 }, {
586 .name = "usb-bus-host",
587 .id = -1,
588 .parent = &clk_usb_bus,
589 .enable = s3c2412_clkcon_enable,
590 .ctrlbit = S3C2412_CLKCON_USB_HOST48,
594 /* clocks to add where we need to check their parentage */
596 struct clk_init {
597 struct clk *clk;
598 unsigned int bit;
599 struct clk *src_0;
600 struct clk *src_1;
603 static struct clk_init clks_src[] __initdata = {
605 .clk = &clk_usysclk,
606 .bit = S3C2412_CLKSRC_USBCLK_HCLK,
607 .src_0 = &clk_urefclk,
608 .src_1 = &clk_upll,
609 }, {
610 .clk = &clk_i2s,
611 .bit = S3C2412_CLKSRC_I2SCLK_MPLL,
612 .src_0 = &clk_erefclk,
613 .src_1 = &clk_mpll,
614 }, {
615 .clk = &clk_cam,
616 .bit = S3C2412_CLKSRC_CAMCLK_HCLK,
617 .src_0 = &clk_usysclk,
618 .src_1 = &clk_h,
619 }, {
620 .clk = &clk_msysclk,
621 .bit = S3C2412_CLKSRC_MSYSCLK_MPLL,
622 .src_0 = &clk_mdivclk,
623 .src_1 = &clk_mpll,
624 }, {
625 .clk = &clk_uart,
626 .bit = S3C2412_CLKSRC_UARTCLK_MPLL,
627 .src_0 = &clk_erefclk,
628 .src_1 = &clk_mpll,
629 }, {
630 .clk = &clk_usbsrc,
631 .bit = S3C2412_CLKSRC_USBCLK_HCLK,
632 .src_0 = &clk_usysclk,
633 .src_1 = &clk_h,
637 /* s3c2412_clk_initparents
639 * Initialise the parents for the clocks that we get at start-time
642 static void __init s3c2412_clk_initparents(void)
644 unsigned long clksrc = __raw_readl(S3C2412_CLKSRC);
645 struct clk_init *cip = clks_src;
646 struct clk *src;
647 int ptr;
648 int ret;
650 for (ptr = 0; ptr < ARRAY_SIZE(clks_src); ptr++, cip++) {
651 ret = s3c24xx_register_clock(cip->clk);
652 if (ret < 0) {
653 printk(KERN_ERR "Failed to register clock %s (%d)\n",
654 cip->clk->name, ret);
657 src = (clksrc & cip->bit) ? cip->src_1 : cip->src_0;
659 printk(KERN_INFO "%s: parent %s\n", cip->clk->name, src->name);
660 clk_set_parent(cip->clk, src);
664 /* clocks to add straight away */
666 static struct clk *clks[] __initdata = {
667 &clk_ext,
668 &clk_usb_bus,
669 &clk_erefclk,
670 &clk_urefclk,
671 &clk_mrefclk,
672 &clk_armclk,
675 int __init s3c2412_baseclk_add(void)
677 unsigned long clkcon = __raw_readl(S3C2410_CLKCON);
678 unsigned int dvs;
679 struct clk *clkp;
680 int ret;
681 int ptr;
683 clk_upll.enable = s3c2412_upll_enable;
684 clk_usb_bus.parent = &clk_usbsrc;
685 clk_usb_bus.rate = 0x0;
687 clk_f.parent = &clk_msysclk;
689 s3c2412_clk_initparents();
691 for (ptr = 0; ptr < ARRAY_SIZE(clks); ptr++) {
692 clkp = clks[ptr];
694 ret = s3c24xx_register_clock(clkp);
695 if (ret < 0) {
696 printk(KERN_ERR "Failed to register clock %s (%d)\n",
697 clkp->name, ret);
701 /* set the dvs state according to what we got at boot time */
703 dvs = __raw_readl(S3C2410_CLKDIVN) & S3C2412_CLKDIVN_DVSEN;
705 if (dvs)
706 clk_armclk.parent = &clk_h;
708 printk(KERN_INFO "S3C2412: DVS is %s\n", dvs ? "on" : "off");
710 /* ensure usb bus clock is within correct rate of 48MHz */
712 if (clk_get_rate(&clk_usb_bus) != (48 * 1000 * 1000)) {
713 printk(KERN_INFO "Warning: USB bus clock not at 48MHz\n");
715 /* for the moment, let's use the UPLL, and see if we can
716 * get 48MHz */
718 clk_set_parent(&clk_usysclk, &clk_upll);
719 clk_set_parent(&clk_usbsrc, &clk_usysclk);
720 clk_set_rate(&clk_usbsrc, 48*1000*1000);
723 printk("S3C2412: upll %s, %ld.%03ld MHz, usb-bus %ld.%03ld MHz\n",
724 (__raw_readl(S3C2410_UPLLCON) & S3C2412_PLLCON_OFF) ? "off":"on",
725 print_mhz(clk_get_rate(&clk_upll)),
726 print_mhz(clk_get_rate(&clk_usb_bus)));
728 /* register clocks from clock array */
730 clkp = init_clocks;
731 for (ptr = 0; ptr < ARRAY_SIZE(init_clocks); ptr++, clkp++) {
732 /* ensure that we note the clock state */
734 clkp->usage = clkcon & clkp->ctrlbit ? 1 : 0;
736 ret = s3c24xx_register_clock(clkp);
737 if (ret < 0) {
738 printk(KERN_ERR "Failed to register clock %s (%d)\n",
739 clkp->name, ret);
743 /* We must be careful disabling the clocks we are not intending to
744 * be using at boot time, as subsystems such as the LCD which do
745 * their own DMA requests to the bus can cause the system to lockup
746 * if they where in the middle of requesting bus access.
748 * Disabling the LCD clock if the LCD is active is very dangerous,
749 * and therefore the bootloader should be careful to not enable
750 * the LCD clock if it is not needed.
753 /* install (and disable) the clocks we do not need immediately */
755 clkp = init_clocks_disable;
756 for (ptr = 0; ptr < ARRAY_SIZE(init_clocks_disable); ptr++, clkp++) {
758 ret = s3c24xx_register_clock(clkp);
759 if (ret < 0) {
760 printk(KERN_ERR "Failed to register clock %s (%d)\n",
761 clkp->name, ret);
764 s3c2412_clkcon_enable(clkp, 0);
767 return 0;