Sansa Clip+: detect AMSv2 variant (just like was already done for fuze v2), this...
[maemo-rb.git] / firmware / target / arm / as3525 / debug-as3525.c
blob391dabe3b00bba5c88a4fa2ed3bc7b32aa001d33
1 /***************************************************************************
2 * __________ __ ___.
3 * Open \______ \ ____ ____ | | _\_ |__ _______ ___
4 * Source | _// _ \_/ ___\| |/ /| __ \ / _ \ \/ /
5 * Jukebox | | ( <_> ) \___| < | \_\ ( <_> > < <
6 * Firmware |____|_ /\____/ \___ >__|_ \|___ /\____/__/\_ \
7 * \/ \/ \/ \/ \/
8 * $Id$
10 * Copyright © 2008 Rafaël Carré
12 * This program is free software; you can redistribute it and/or
13 * modify it under the terms of the GNU General Public License
14 * as published by the Free Software Foundation; either version 2
15 * of the License, or (at your option) any later version.
17 * This software is distributed on an "AS IS" basis, WITHOUT WARRANTY OF ANY
18 * KIND, either express or implied.
20 ****************************************************************************/
22 #include <stdbool.h>
23 #include "debug-target.h"
24 #include "button.h"
25 #include "lcd.h"
26 #include "font.h"
27 #include "system.h"
28 #include "cpu.h"
29 #include "pl180.h"
30 #include "ascodec-target.h"
31 #include "adc.h"
32 #include "storage.h"
34 #define ON "Enabled"
35 #define OFF "Disabled"
37 #define CP15_MMU (1<<0) /* mmu off/on */
38 #define CP15_DC (1<<2) /* dcache off/on */
39 #define CP15_IC (1<<12) /* icache off/on */
41 #define CLK_MAIN 24000000 /* 24 MHz */
43 #define CLK_PLLA 0
44 #define CLK_PLLB 1
45 #define CLK_PROC 2
46 #define CLK_FCLK 3
47 #define CLK_EXTMEM 4
48 #define CLK_PCLK 5
49 #define CLK_IDE 6
50 #define CLK_I2C 7
51 #define CLK_I2SI 8
52 #define CLK_I2SO 9
53 #define CLK_DBOP 10
54 #define CLK_SD_MCLK_NAND 11
55 #define CLK_SD_MCLK_MSD 12
56 #define CLK_USB 13
58 #define I2C2_CPSR0 *((volatile unsigned int *)(I2C_AUDIO_BASE + 0x1C))
59 #define I2C2_CPSR1 *((volatile unsigned int *)(I2C_AUDIO_BASE + 0x20))
60 #define MCI_NAND *((volatile unsigned long *)(NAND_FLASH_BASE + 0x04))
61 #define MCI_SD *((volatile unsigned long *)(SD_MCI_BASE + 0x04))
63 extern bool sd_enabled;
65 /* FIXME: target tree is including ./debug-target.h rather than the one in
66 * sansa-fuze/, even though deps contains the correct one
67 * if I put the below into a sansa-fuze/debug-target.h, it doesn't work*/
68 #if defined(SANSA_FUZE) || defined(SANSA_E200V2) || defined(SANSA_C200V2)
69 #define DEBUG_DBOP
70 #include "dbop-as3525.h"
71 #endif
73 static inline unsigned read_cp15 (void)
75 unsigned cp15_value;
76 asm volatile (
77 "mrc p15, 0, %0, c1, c0, 0 @ read control reg\n" : "=r"(cp15_value));
78 return (cp15_value);
81 static int calc_freq(int clk)
83 unsigned int prediv = ((unsigned int)CGU_PROC>>2) & 0x3;
84 unsigned int postdiv = ((unsigned int)CGU_PROC>>4) & 0xf;
85 #if CONFIG_CPU == AS3525
86 int out_div;
88 switch(clk) {
89 /* clk_main = clk_int = 24MHz oscillator */
90 case CLK_PLLA:
91 if(CGU_PLLASUP & (1<<3))
92 return 0;
94 /*assume 24MHz oscillator only input available */
95 out_div = ((CGU_PLLA>>13) & 0x3); /* bits 13:14 */
96 if (out_div == 3) /* for 11 NO=4 */
97 out_div=4;
98 if(out_div) /* NO = 0 not allowed */
99 return ((2 * (CGU_PLLA & 0xff))*CLK_MAIN)/
100 (((CGU_PLLA>>8) & 0x1f)*out_div);
101 return 0;
102 case CLK_PLLB:
103 if(CGU_PLLBSUP & (1<<3))
104 return 0;
106 /*assume 24MHz oscillator only input available */
107 out_div = ((CGU_PLLB>>13) & 0x3); /* bits 13:14 */
108 if (out_div == 3) /* for 11 NO=4 */
109 out_div=4;
110 if(out_div) /* NO = 0 not allowed */
111 return ((2 * (CGU_PLLB & 0xff))*CLK_MAIN)/
112 (((CGU_PLLB>>8) & 0x1f)*out_div);
113 return 0;
114 #else
115 int od, f, r;
117 /* AS3525v2 */
118 switch(clk) {
119 case CLK_PLLA:
120 if(CGU_PLLASUP & (1<<3))
121 return 0;
123 f = (CGU_PLLA & 0x7F) + 1;
124 r = ((CGU_PLLA >> 7) & 0x7) + 1;
125 od = (CGU_PLLA >> 10) & 1 ? 2 : 1;
126 return (CLK_MAIN / 2) * f / (r * od);
128 case CLK_PLLB:
129 if(CGU_PLLBSUP & (1<<3))
130 return 0;
132 f = (CGU_PLLB & 0x7F) + 1;
133 r = ((CGU_PLLB >> 7) & 0x7) + 1;
134 od = (CGU_PLLB >> 10) & 1 ? 2 : 1;
135 return (CLK_MAIN / 2) * f / (r * od);
136 #endif
137 case CLK_PROC:
138 #if CONFIG_CPU == AS3525 /* not in arm926-ejs */
139 if (!(read_cp15()>>30)) /* fastbus */
140 return calc_freq(CLK_PCLK);
141 else /* Synch or Asynch bus*/
142 #endif /* CONFIG_CPU == AS3525 */
143 return calc_freq(CLK_FCLK);
144 case CLK_FCLK:
145 switch(CGU_PROC & 3) {
146 case 0:
147 return (CLK_MAIN * (8 - prediv)) / (8 * (postdiv + 1));
148 case 1:
149 return (calc_freq(CLK_PLLA) * (8 - prediv)) /
150 (8 * (postdiv + 1));
151 case 2:
152 return (calc_freq(CLK_PLLB) * (8 - prediv)) /
153 (8 * (postdiv + 1));
154 default:
155 return 0;
157 case CLK_EXTMEM:
158 #if CONFIG_CPU == AS3525
159 switch(CGU_PERI & 3) {
160 #else
161 /* bits 1:0 of CGU_PERI always read as 0 and source = FCLK */
162 switch(3) {
163 #endif
164 case 0:
165 return CLK_MAIN/(((CGU_PERI>>2)& 0xf)+1);
166 case 1:
167 return calc_freq(CLK_PLLA)/(((CGU_PERI>>2)& 0xf)+1);
168 case 2:
169 return calc_freq(CLK_PLLB)/(((CGU_PERI>>2)& 0xf)+1);
170 case 3:
171 default:
172 return calc_freq(CLK_FCLK)/(((CGU_PERI>>2)& 0xf)+1);
174 case CLK_PCLK:
175 return calc_freq(CLK_EXTMEM)/(((CGU_PERI>>6)& 0x1)+1);
176 case CLK_IDE:
177 switch(CGU_IDE & 3) {
178 case 0:
179 return CLK_MAIN/(((CGU_IDE>>2)& 0xf)+1);
180 case 1:
181 return calc_freq(CLK_PLLA)/(((CGU_IDE>>2)& 0xf)+1);
182 case 2:
183 return calc_freq(CLK_PLLB)/(((CGU_IDE>>2)& 0xf)+1);
184 default:
185 return 0;
187 case CLK_I2C:
188 return calc_freq(CLK_PCLK)/AS3525_I2C_PRESCALER;
189 case CLK_I2SI:
190 switch((CGU_AUDIO>>12) & 3) {
191 case 0:
192 return CLK_MAIN/(((CGU_AUDIO>>14) & 0x1ff)+1);
193 case 1:
194 return calc_freq(CLK_PLLA)/(((CGU_AUDIO>>14) & 0x1ff)+1);
195 case 2:
196 return calc_freq(CLK_PLLB)/(((CGU_AUDIO>>14) & 0x1ff)+1);
197 default:
198 return 0;
200 case CLK_I2SO:
201 switch(CGU_AUDIO & 3) {
202 case 0:
203 return CLK_MAIN/(((CGU_AUDIO>>2) & 0x1ff)+1);
204 case 1:
205 return calc_freq(CLK_PLLA)/(((CGU_AUDIO>>2) & 0x1ff)+1);
206 case 2:
207 return calc_freq(CLK_PLLB)/(((CGU_AUDIO>>2) & 0x1ff)+1);
208 default:
209 return 0;
211 case CLK_DBOP:
212 return calc_freq(CLK_PCLK)/((CGU_DBOP & 7)+1);
213 #if CONFIG_CPU == AS3525
214 case CLK_SD_MCLK_NAND:
215 if(!(MCI_NAND & (1<<8)))
216 return 0;
217 else if(MCI_NAND & (1<<10))
218 return calc_freq(CLK_IDE);
219 else
220 return calc_freq(CLK_IDE)/(((MCI_NAND & 0xff)+1)*2);
221 case CLK_SD_MCLK_MSD:
222 if(!(MCI_SD & (1<<8)))
223 return 0;
224 else if(MCI_SD & (1<<10))
225 return calc_freq(CLK_PCLK);
226 else
227 return calc_freq(CLK_PCLK)/(((MCI_SD & 0xff)+1)*2);
228 #endif
229 case CLK_USB:
230 switch(CGU_USB & 3) { /* 0-> div=1 other->div=1/(2*n) */
231 case 0:
232 if (!((CGU_USB>>2) & 0x7))
233 return CLK_MAIN;
234 else
235 return CLK_MAIN/(2*((CGU_USB>>2) & 0x7));
236 case 1:
237 if (!((CGU_USB>>2) & 0x7))
238 return calc_freq(CLK_PLLA);
239 else
240 return calc_freq(CLK_PLLA)/(2*((CGU_USB>>2) & 0x7));
241 case 2:
242 if (!((CGU_USB>>2) & 0x7))
243 return calc_freq(CLK_PLLB);
244 else
245 return calc_freq(CLK_PLLB)/(2*((CGU_USB>>2) & 0x7));
246 default:
247 return 0;
249 default:
250 return 0;
254 bool __dbg_hw_info(void)
256 int line;
257 #if CONFIG_CPU == AS3525
258 int last_nand = 0;
259 #ifdef HAVE_MULTIDRIVE
260 int last_sd = 0;
261 #endif
262 #endif /* CONFIG_CPU == AS3525 */
264 lcd_clear_display();
265 lcd_setfont(FONT_SYSFIXED);
267 while(1)
269 while(1)
271 #if defined(SANSA_C200V2) || defined(SANSA_FUZEV2) || defined(SANSA_CLIPPLUS)
272 lcd_clear_display();
273 line = 0;
274 lcd_puts(0, line++, "[Submodel:]");
275 #if defined(SANSA_C200V2)
276 lcd_putsf(0, line++, "C200v2 variant %d", c200v2_variant);
277 #elif defined(SANSA_FUZEV2) || defined(SANSA_CLIPPLUS)
278 lcd_putsf(0, line++, "AMSv2 variant %d", amsv2_variant);
279 #endif
280 lcd_update();
281 int btn = button_get_w_tmo(HZ/10);
282 if(btn == (DEBUG_CANCEL|BUTTON_REL))
283 goto end;
284 else if(btn == (BUTTON_DOWN|BUTTON_REL))
285 break;
287 while(1)
289 #endif
290 lcd_clear_display();
291 line = 0;
292 lcd_puts(0, line++, "[Clock Frequencies:]");
293 lcd_puts(0, line++, " SET ACTUAL");
294 #if CONFIG_CPU == AS3525
295 lcd_putsf(0, line++, "922T:%s %3dMHz",
296 (!(read_cp15()>>30)) ? "FAST " :
297 (read_cp15()>>31) ? "ASYNC" : "SYNC ",
298 #else
299 lcd_putsf(0, line++, "926ejs: %3dMHz",
300 #endif
301 calc_freq(CLK_PROC)/1000000);
302 lcd_putsf(0, line++, "PLLA:%3dMHz %3dMHz", AS3525_PLLA_FREQ/1000000,
303 calc_freq(CLK_PLLA)/1000000);
304 lcd_putsf(0, line++, "PLLB: %3dMHz", calc_freq(CLK_PLLB)/1000000);
305 lcd_putsf(0, line++, "FCLK: %3dMHz", calc_freq(CLK_FCLK)/1000000);
306 lcd_putsf(0, line++, "DRAM:%3dMHz %3dMHz", AS3525_PCLK_FREQ/1000000,
307 calc_freq(CLK_EXTMEM)/1000000);
308 lcd_putsf(0, line++, "PCLK:%3dMHz %3dMHz", AS3525_PCLK_FREQ/1000000,
309 calc_freq(CLK_PCLK)/1000000);
311 #if LCD_HEIGHT < 176 /* clip */
312 lcd_update();
313 int btn = button_get_w_tmo(HZ/10);
314 if(btn == (DEBUG_CANCEL|BUTTON_REL))
315 goto end;
316 else if(btn == (BUTTON_DOWN|BUTTON_REL))
317 break;
319 while(1)
321 lcd_clear_display();
322 line = 0;
323 #endif /* LCD_HEIGHT < 176 */
325 lcd_putsf(0, line++, "IDE :%3dMHz %3dMHz", AS3525_IDE_FREQ/1000000,
326 calc_freq(CLK_IDE)/1000000);
327 lcd_putsf(0, line++, "DBOP:%3dMHz %3dMHz", AS3525_DBOP_FREQ/1000000,
328 calc_freq(CLK_DBOP)/1000000);
329 lcd_putsf(0, line++, "I2C :%3dkHz %3dkHz", AS3525_I2C_FREQ/1000,
330 calc_freq(CLK_I2C)/1000);
331 lcd_putsf(0, line++, "I2SI: %s %3dMHz", (CGU_AUDIO & (1<<23)) ?
332 "on " : "off" , calc_freq(CLK_I2SI)/1000000);
333 lcd_putsf(0, line++, "I2SO: %s %3dMHz", (CGU_AUDIO & (1<<11)) ?
334 "on " : "off", calc_freq(CLK_I2SO)/1000000);
335 #if CONFIG_CPU == AS3525
336 /* If disabled, enable SD cards so we can read the registers */
337 if(sd_enabled == false)
339 sd_enable(true);
340 last_nand = MCI_NAND;
341 #ifdef HAVE_MULTIDRIVE
342 last_sd = MCI_SD;
343 #endif
344 sd_enable(false);
347 lcd_putsf(0, line++, "SD :%3dMHz %3dMHz",
348 ((AS3525_IDE_FREQ/ 1000000) /
349 ((last_nand & MCI_CLOCK_BYPASS)? 1:(((last_nand & 0xff)+1) * 2))),
350 calc_freq(CLK_SD_MCLK_NAND)/1000000);
351 #ifdef HAVE_MULTIDRIVE
352 lcd_putsf(0, line++, "uSD :%3dMHz %3dMHz",
353 ((AS3525_PCLK_FREQ/ 1000000) /
354 ((last_sd & MCI_CLOCK_BYPASS) ? 1: (((last_sd & 0xff) + 1) * 2))),
355 calc_freq(CLK_SD_MCLK_MSD)/1000000);
356 #endif
357 #endif /* CONFIG_CPU == AS3525 */
358 lcd_putsf(0, line++, "USB : %3dMHz", calc_freq(CLK_USB)/1000000);
360 #if LCD_HEIGHT < 176 /* clip */
361 lcd_update();
362 int btn = button_get_w_tmo(HZ/10);
363 if(btn == (DEBUG_CANCEL|BUTTON_REL))
364 goto end;
365 else if(btn == (BUTTON_DOWN|BUTTON_REL))
366 break;
368 while(1)
370 lcd_clear_display();
371 line = 0;
372 #endif /* LCD_HEIGHT < 176 */
374 lcd_putsf(0, line++, "MMU : %s CVDDP:%4d", (read_cp15() & CP15_MMU) ?
375 " on" : "off", adc_read(ADC_CVDD) * 25);
376 lcd_putsf(0, line++, "Icache:%s Dcache:%s",
377 (read_cp15() & CP15_IC) ? " on" : "off",
378 (read_cp15() & CP15_DC) ? " on" : "off");
380 lcd_update();
381 int btn = button_get_w_tmo(HZ/10);
382 if(btn == (DEBUG_CANCEL|BUTTON_REL))
383 goto end;
384 else if(btn == (BUTTON_DOWN|BUTTON_REL))
385 break;
387 while(1)
389 lcd_clear_display();
390 line = 0;
392 lcd_putsf(0, line++, "CGU_PLLA :%8x", (unsigned int)(CGU_PLLA));
393 lcd_putsf(0, line++, "CGU_PLLB :%8x", (unsigned int)(CGU_PLLB));
394 lcd_putsf(0, line++, "CGU_PROC :%8x", (unsigned int)(CGU_PROC));
395 lcd_putsf(0, line++, "CGU_PERI :%8x", (unsigned int)(CGU_PERI));
396 lcd_putsf(0, line++, "CGU_IDE :%8x", (unsigned int)(CGU_IDE));
397 lcd_putsf(0, line++, "CGU_DBOP :%8x", (unsigned int)(CGU_DBOP));
398 lcd_putsf(0, line++, "CGU_AUDIO :%8x", (unsigned int)(CGU_AUDIO));
399 lcd_putsf(0, line++, "CGU_USB :%8x", (unsigned int)(CGU_USB));
401 #if LCD_HEIGHT < 176 /* clip */
402 lcd_update();
403 int btn = button_get_w_tmo(HZ/10);
404 if(btn == (DEBUG_CANCEL|BUTTON_REL))
405 goto end;
406 else if(btn == (BUTTON_DOWN|BUTTON_REL))
407 break;
409 while(1)
411 lcd_clear_display();
412 line = 0;
413 #endif /* LCD_HEIGHT < 176 */
415 lcd_putsf(0, line++, "I2C2_CPSR :%8x", (unsigned int)(I2C2_CPSR1<<8 |
416 I2C2_CPSR0));
417 #if CONFIG_CPU == AS3525
418 lcd_putsf(0, line++, "MCI_NAND :%8x", (unsigned int)(MCI_NAND));
419 lcd_putsf(0, line++, "MCI_SD :%8x", (unsigned int)(MCI_SD));
420 #else
421 lcd_putsf(0, line++, "CGU_MEMSTK:%8x", (unsigned int)(CGU_MEMSTICK));
422 lcd_putsf(0, line++, "CGU_SDSLOT:%8x", (unsigned int)(CGU_SDSLOT));
423 #endif
425 lcd_update();
426 int btn = button_get_w_tmo(HZ/10);
427 if(btn == (DEBUG_CANCEL|BUTTON_REL))
428 goto end;
429 else if(btn == (BUTTON_DOWN|BUTTON_REL))
430 break;
434 end:
435 lcd_setfont(FONT_UI);
436 return false;
439 bool __dbg_ports(void)
441 int line, btn, i;
443 lcd_setfont(FONT_SYSFIXED);
445 while(1)
447 lcd_clear_display();
449 while(1)
451 line = 0;
452 lcd_puts(0, line++, "[GPIO Vals and Dirs]");
453 lcd_putsf(0, line++, "GPIOA: %2x DIR: %2x", GPIOA_DATA, GPIOA_DIR);
454 lcd_putsf(0, line++, "GPIOB: %2x DIR: %2x", GPIOB_DATA, GPIOB_DIR);
455 lcd_putsf(0, line++, "GPIOC: %2x DIR: %2x", GPIOC_DATA, GPIOC_DIR);
456 lcd_putsf(0, line++, "GPIOD: %2x DIR: %2x", GPIOD_DATA, GPIOD_DIR);
457 #ifdef DEBUG_DBOP
458 line++;
459 lcd_puts(0, line++, "[DBOP_DIN]");
460 lcd_putsf(0, line++, "DBOP_DIN: %4x", dbop_debug());
461 #endif
462 line++;
463 lcd_puts(0, line++, "[CP15]");
464 lcd_putsf(0, line++, "CP15: 0x%8x", read_cp15());
465 lcd_update();
466 if (button_get_w_tmo(HZ/10) == (DEBUG_CANCEL|BUTTON_REL))
467 break;
469 btn = button_get_w_tmo(HZ/10);
470 if(btn == (DEBUG_CANCEL|BUTTON_REL))
471 goto end;
472 else if(btn == (BUTTON_DOWN|BUTTON_REL))
473 break;
476 #if CONFIG_CPU == AS3525 /* as3525v2 channels are different */
477 #define BATTEMP_UNIT 5/2 /* 2.5mV */
478 static const char *adc_name[13] = {
479 "CHG_OUT ",
480 "RTCSUP ",
481 "VBUS ",
482 "CHG_IN ",
483 "CVDD ",
484 "BatTemp ",
485 "MicSup1 ",
486 "MicSup2 ",
487 "VBE1 ",
488 "VBE2 ",
489 "I_MicSup1",
490 "I_MicSup2",
491 "VBAT ",
493 #elif CONFIG_CPU == AS3525v2
494 #define BATTEMP_UNIT 2 /* 2mV */
495 static const char *adc_name[16] = {
496 "BVDD ",
497 "BVDDR ",
498 "CHGIN ",
499 "CHGOUT ",
500 "VBUS ",
501 NULL,
502 "BatTemp ",
503 NULL,
504 "MicSup ",
505 NULL,
506 "I_MiSsup",
507 NULL,
508 "VBE_1uA ",
509 "VBE_2uA ",
510 "I_CHGact",
511 "I_CHGref",
513 #endif
515 lcd_clear_display();
517 while(1)
519 line = 0;
521 for(i=0; i<5; i++)
522 lcd_putsf(0, line++, "%s: %d mV", adc_name[i], adc_read(i) * 5);
523 for(; i<8; i++)
524 if(adc_name[i])
525 lcd_putsf(0, line++, "%s: %d mV", adc_name[i],
526 adc_read(i) * BATTEMP_UNIT);
527 #if LCD_HEIGHT < 176 /* clip */
528 lcd_update();
530 btn = button_get_w_tmo(HZ/10);
531 if(btn == (DEBUG_CANCEL|BUTTON_REL))
532 goto end;
533 else if(btn == (BUTTON_DOWN|BUTTON_REL))
534 break;
536 lcd_clear_display();
537 while(1)
539 line = 0;
540 #endif /* LCD_HEIGHT < 176 */
541 for(i=8; i<10; i++)
542 if(adc_name[i])
543 lcd_putsf(0, line++, "%s: %d mV", adc_name[i], adc_read(i));
544 for(; i<12; i++)
545 if(adc_name[i])
546 lcd_putsf(0, line++, "%s: %d uA", adc_name[i], adc_read(i));
547 #if CONFIG_CPU == AS3525 /* different units */
548 lcd_putsf(0, line++, "%s: %d mV", adc_name[i], adc_read(i)*5/2);
549 #elif CONFIG_CPU == AS3525v2
550 for(; i<16; i++)
551 lcd_putsf(0, line++, "%s: %d mV", adc_name[i], adc_read(i));
552 #endif
553 lcd_update();
555 btn = button_get_w_tmo(HZ/10);
556 if(btn == (DEBUG_CANCEL|BUTTON_REL))
557 goto end;
558 else if(btn == (BUTTON_DOWN|BUTTON_REL))
559 break;
563 end:
564 lcd_setfont(FONT_UI);
565 return false;