1 //==-- MSP430ISelLowering.h - MSP430 DAG Lowering Interface ------*- C++ -*-==//
3 // The LLVM Compiler Infrastructure
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
8 //===----------------------------------------------------------------------===//
10 // This file defines the interfaces that MSP430 uses to lower LLVM code into a
13 //===----------------------------------------------------------------------===//
15 #ifndef LLVM_TARGET_MSP430_ISELLOWERING_H
16 #define LLVM_TARGET_MSP430_ISELLOWERING_H
19 #include "llvm/CodeGen/SelectionDAG.h"
20 #include "llvm/Target/TargetLowering.h"
25 FIRST_NUMBER
= ISD::BUILTIN_OP_END
,
27 /// Return with a flag operand. Operand 0 is the chain operand.
30 /// Same as RET_FLAG, but used for returning from ISRs.
33 /// Y = R{R,L}A X, rotate right (left) arithmetically
36 /// Y = RRC X, rotate right via carry
39 /// CALL - These operations represent an abstract call
40 /// instruction, which includes a bunch of information.
43 /// Wrapper - A wrapper node for TargetConstantPool, TargetExternalSymbol,
44 /// and TargetGlobalAddress.
47 /// CMP - Compare instruction.
50 /// SetCC - Operand 0 is condition code, and operand 1 is the flag
51 /// operand produced by a CMP instruction.
54 /// MSP430 conditional branches. Operand 0 is the chain operand, operand 1
55 /// is the block to branch if condition is true, operand 2 is the
56 /// condition code, and operand 3 is the flag operand produced by a CMP
60 /// SELECT_CC - Operand 0 and operand 1 are selection variable, operand 3
61 /// is condition code and operand 4 is flag operand.
64 /// SHL, SRA, SRL - Non-constant shifts.
69 class MSP430Subtarget
;
70 class MSP430TargetMachine
;
72 class MSP430TargetLowering
: public TargetLowering
{
74 explicit MSP430TargetLowering(MSP430TargetMachine
&TM
);
76 /// LowerOperation - Provide custom lowering hooks for some operations.
77 virtual SDValue
LowerOperation(SDValue Op
, SelectionDAG
&DAG
) const;
79 /// getTargetNodeName - This method returns the name of a target specific
81 virtual const char *getTargetNodeName(unsigned Opcode
) const;
83 /// getFunctionAlignment - Return the Log2 alignment of this function.
84 virtual unsigned getFunctionAlignment(const Function
*F
) const;
86 SDValue
LowerShifts(SDValue Op
, SelectionDAG
&DAG
) const;
87 SDValue
LowerGlobalAddress(SDValue Op
, SelectionDAG
&DAG
) const;
88 SDValue
LowerBlockAddress(SDValue Op
, SelectionDAG
&DAG
) const;
89 SDValue
LowerExternalSymbol(SDValue Op
, SelectionDAG
&DAG
) const;
90 SDValue
LowerBR_CC(SDValue Op
, SelectionDAG
&DAG
) const;
91 SDValue
LowerSETCC(SDValue Op
, SelectionDAG
&DAG
) const;
92 SDValue
LowerSELECT_CC(SDValue Op
, SelectionDAG
&DAG
) const;
93 SDValue
LowerSIGN_EXTEND(SDValue Op
, SelectionDAG
&DAG
) const;
94 SDValue
LowerRETURNADDR(SDValue Op
, SelectionDAG
&DAG
) const;
95 SDValue
LowerFRAMEADDR(SDValue Op
, SelectionDAG
&DAG
) const;
96 SDValue
getReturnAddressFrameIndex(SelectionDAG
&DAG
) const;
98 TargetLowering::ConstraintType
99 getConstraintType(const std::string
&Constraint
) const;
100 std::pair
<unsigned, const TargetRegisterClass
*>
101 getRegForInlineAsmConstraint(const std::string
&Constraint
, EVT VT
) const;
103 /// isTruncateFree - Return true if it's free to truncate a value of type
104 /// Ty1 to type Ty2. e.g. On msp430 it's free to truncate a i16 value in
105 /// register R15W to i8 by referencing its sub-register R15B.
106 virtual bool isTruncateFree(const Type
*Ty1
, const Type
*Ty2
) const;
107 virtual bool isTruncateFree(EVT VT1
, EVT VT2
) const;
109 /// isZExtFree - Return true if any actual instruction that defines a value
110 /// of type Ty1 implicit zero-extends the value to Ty2 in the result
111 /// register. This does not necessarily include registers defined in unknown
112 /// ways, such as incoming arguments, or copies from unknown virtual
113 /// registers. Also, if isTruncateFree(Ty2, Ty1) is true, this does not
114 /// necessarily apply to truncate instructions. e.g. on msp430, all
115 /// instructions that define 8-bit values implicit zero-extend the result
117 virtual bool isZExtFree(const Type
*Ty1
, const Type
*Ty2
) const;
118 virtual bool isZExtFree(EVT VT1
, EVT VT2
) const;
120 MachineBasicBlock
* EmitInstrWithCustomInserter(MachineInstr
*MI
,
121 MachineBasicBlock
*BB
) const;
122 MachineBasicBlock
* EmitShiftInstr(MachineInstr
*MI
,
123 MachineBasicBlock
*BB
) const;
126 SDValue
LowerCCCCallTo(SDValue Chain
, SDValue Callee
,
127 CallingConv::ID CallConv
, bool isVarArg
,
129 const SmallVectorImpl
<ISD::OutputArg
> &Outs
,
130 const SmallVectorImpl
<SDValue
> &OutVals
,
131 const SmallVectorImpl
<ISD::InputArg
> &Ins
,
132 DebugLoc dl
, SelectionDAG
&DAG
,
133 SmallVectorImpl
<SDValue
> &InVals
) const;
135 SDValue
LowerCCCArguments(SDValue Chain
,
136 CallingConv::ID CallConv
,
138 const SmallVectorImpl
<ISD::InputArg
> &Ins
,
141 SmallVectorImpl
<SDValue
> &InVals
) const;
143 SDValue
LowerCallResult(SDValue Chain
, SDValue InFlag
,
144 CallingConv::ID CallConv
, bool isVarArg
,
145 const SmallVectorImpl
<ISD::InputArg
> &Ins
,
146 DebugLoc dl
, SelectionDAG
&DAG
,
147 SmallVectorImpl
<SDValue
> &InVals
) const;
150 LowerFormalArguments(SDValue Chain
,
151 CallingConv::ID CallConv
, bool isVarArg
,
152 const SmallVectorImpl
<ISD::InputArg
> &Ins
,
153 DebugLoc dl
, SelectionDAG
&DAG
,
154 SmallVectorImpl
<SDValue
> &InVals
) const;
156 LowerCall(SDValue Chain
, SDValue Callee
,
157 CallingConv::ID CallConv
, bool isVarArg
, bool &isTailCall
,
158 const SmallVectorImpl
<ISD::OutputArg
> &Outs
,
159 const SmallVectorImpl
<SDValue
> &OutVals
,
160 const SmallVectorImpl
<ISD::InputArg
> &Ins
,
161 DebugLoc dl
, SelectionDAG
&DAG
,
162 SmallVectorImpl
<SDValue
> &InVals
) const;
165 LowerReturn(SDValue Chain
,
166 CallingConv::ID CallConv
, bool isVarArg
,
167 const SmallVectorImpl
<ISD::OutputArg
> &Outs
,
168 const SmallVectorImpl
<SDValue
> &OutVals
,
169 DebugLoc dl
, SelectionDAG
&DAG
) const;
171 virtual bool getPostIndexedAddressParts(SDNode
*N
, SDNode
*Op
,
174 ISD::MemIndexedMode
&AM
,
175 SelectionDAG
&DAG
) const;
177 const MSP430Subtarget
&Subtarget
;
178 const MSP430TargetMachine
&TM
;
179 const TargetData
*TD
;
183 #endif // LLVM_TARGET_MSP430_ISELLOWERING_H