2 * Device driver for Microgate SyncLink GT serial adapters.
4 * written by Paul Fulghum for Microgate Corporation
7 * Microgate and SyncLink are trademarks of Microgate Corporation
9 * This code is released under the GNU General Public License (GPL)
11 * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
12 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
13 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
14 * DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
15 * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
16 * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
17 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
18 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
19 * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
20 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED
21 * OF THE POSSIBILITY OF SUCH DAMAGE.
25 * DEBUG OUTPUT DEFINITIONS
27 * uncomment lines below to enable specific types of debug output
29 * DBGINFO information - most verbose output
30 * DBGERR serious errors
31 * DBGBH bottom half service routine debugging
32 * DBGISR interrupt service routine debugging
33 * DBGDATA output receive and transmit data
34 * DBGTBUF output transmit DMA buffers and registers
35 * DBGRBUF output receive DMA buffers and registers
38 #define DBGINFO(fmt) if (debug_level >= DEBUG_LEVEL_INFO) printk fmt
39 #define DBGERR(fmt) if (debug_level >= DEBUG_LEVEL_ERROR) printk fmt
40 #define DBGBH(fmt) if (debug_level >= DEBUG_LEVEL_BH) printk fmt
41 #define DBGISR(fmt) if (debug_level >= DEBUG_LEVEL_ISR) printk fmt
42 #define DBGDATA(info, buf, size, label) if (debug_level >= DEBUG_LEVEL_DATA) trace_block((info), (buf), (size), (label))
43 /*#define DBGTBUF(info) dump_tbufs(info)*/
44 /*#define DBGRBUF(info) dump_rbufs(info)*/
47 #include <linux/module.h>
48 #include <linux/errno.h>
49 #include <linux/signal.h>
50 #include <linux/sched.h>
51 #include <linux/timer.h>
52 #include <linux/interrupt.h>
53 #include <linux/pci.h>
54 #include <linux/tty.h>
55 #include <linux/tty_flip.h>
56 #include <linux/serial.h>
57 #include <linux/major.h>
58 #include <linux/string.h>
59 #include <linux/fcntl.h>
60 #include <linux/ptrace.h>
61 #include <linux/ioport.h>
63 #include <linux/seq_file.h>
64 #include <linux/slab.h>
65 #include <linux/netdevice.h>
66 #include <linux/vmalloc.h>
67 #include <linux/init.h>
68 #include <linux/delay.h>
69 #include <linux/ioctl.h>
70 #include <linux/termios.h>
71 #include <linux/bitops.h>
72 #include <linux/workqueue.h>
73 #include <linux/hdlc.h>
74 #include <linux/synclink.h>
79 #include <asm/types.h>
80 #include <asm/uaccess.h>
82 #if defined(CONFIG_HDLC) || (defined(CONFIG_HDLC_MODULE) && defined(CONFIG_SYNCLINK_GT_MODULE))
83 #define SYNCLINK_GENERIC_HDLC 1
85 #define SYNCLINK_GENERIC_HDLC 0
89 * module identification
91 static char *driver_name
= "SyncLink GT";
92 static char *slgt_driver_name
= "synclink_gt";
93 static char *tty_dev_prefix
= "ttySLG";
94 MODULE_LICENSE("GPL");
95 #define MGSL_MAGIC 0x5401
96 #define MAX_DEVICES 32
98 static struct pci_device_id pci_table
[] = {
99 {PCI_VENDOR_ID_MICROGATE
, SYNCLINK_GT_DEVICE_ID
, PCI_ANY_ID
, PCI_ANY_ID
,},
100 {PCI_VENDOR_ID_MICROGATE
, SYNCLINK_GT2_DEVICE_ID
, PCI_ANY_ID
, PCI_ANY_ID
,},
101 {PCI_VENDOR_ID_MICROGATE
, SYNCLINK_GT4_DEVICE_ID
, PCI_ANY_ID
, PCI_ANY_ID
,},
102 {PCI_VENDOR_ID_MICROGATE
, SYNCLINK_AC_DEVICE_ID
, PCI_ANY_ID
, PCI_ANY_ID
,},
103 {0,}, /* terminate list */
105 MODULE_DEVICE_TABLE(pci
, pci_table
);
107 static int init_one(struct pci_dev
*dev
,const struct pci_device_id
*ent
);
108 static void remove_one(struct pci_dev
*dev
);
109 static struct pci_driver pci_driver
= {
110 .name
= "synclink_gt",
111 .id_table
= pci_table
,
113 .remove
= remove_one
,
116 static bool pci_registered
;
119 * module configuration and status
121 static struct slgt_info
*slgt_device_list
;
122 static int slgt_device_count
;
125 static int debug_level
;
126 static int maxframe
[MAX_DEVICES
];
128 module_param(ttymajor
, int, 0);
129 module_param(debug_level
, int, 0);
130 module_param_array(maxframe
, int, NULL
, 0);
132 MODULE_PARM_DESC(ttymajor
, "TTY major device number override: 0=auto assigned");
133 MODULE_PARM_DESC(debug_level
, "Debug syslog output: 0=disabled, 1 to 5=increasing detail");
134 MODULE_PARM_DESC(maxframe
, "Maximum frame size used by device (4096 to 65535)");
137 * tty support and callbacks
139 static struct tty_driver
*serial_driver
;
141 static int open(struct tty_struct
*tty
, struct file
* filp
);
142 static void close(struct tty_struct
*tty
, struct file
* filp
);
143 static void hangup(struct tty_struct
*tty
);
144 static void set_termios(struct tty_struct
*tty
, struct ktermios
*old_termios
);
146 static int write(struct tty_struct
*tty
, const unsigned char *buf
, int count
);
147 static int put_char(struct tty_struct
*tty
, unsigned char ch
);
148 static void send_xchar(struct tty_struct
*tty
, char ch
);
149 static void wait_until_sent(struct tty_struct
*tty
, int timeout
);
150 static int write_room(struct tty_struct
*tty
);
151 static void flush_chars(struct tty_struct
*tty
);
152 static void flush_buffer(struct tty_struct
*tty
);
153 static void tx_hold(struct tty_struct
*tty
);
154 static void tx_release(struct tty_struct
*tty
);
156 static int ioctl(struct tty_struct
*tty
, unsigned int cmd
, unsigned long arg
);
157 static int chars_in_buffer(struct tty_struct
*tty
);
158 static void throttle(struct tty_struct
* tty
);
159 static void unthrottle(struct tty_struct
* tty
);
160 static int set_break(struct tty_struct
*tty
, int break_state
);
163 * generic HDLC support and callbacks
165 #if SYNCLINK_GENERIC_HDLC
166 #define dev_to_port(D) (dev_to_hdlc(D)->priv)
167 static void hdlcdev_tx_done(struct slgt_info
*info
);
168 static void hdlcdev_rx(struct slgt_info
*info
, char *buf
, int size
);
169 static int hdlcdev_init(struct slgt_info
*info
);
170 static void hdlcdev_exit(struct slgt_info
*info
);
175 * device specific structures, macros and functions
178 #define SLGT_MAX_PORTS 4
179 #define SLGT_REG_SIZE 256
182 * conditional wait facility
185 struct cond_wait
*next
;
190 static void init_cond_wait(struct cond_wait
*w
, unsigned int data
);
191 static void add_cond_wait(struct cond_wait
**head
, struct cond_wait
*w
);
192 static void remove_cond_wait(struct cond_wait
**head
, struct cond_wait
*w
);
193 static void flush_cond_wait(struct cond_wait
**head
);
196 * DMA buffer descriptor and access macros
202 __le32 pbuf
; /* physical address of data buffer */
203 __le32 next
; /* physical address of next descriptor */
205 /* driver book keeping */
206 char *buf
; /* virtual address of data buffer */
207 unsigned int pdesc
; /* physical address of this descriptor */
208 dma_addr_t buf_dma_addr
;
209 unsigned short buf_count
;
212 #define set_desc_buffer(a,b) (a).pbuf = cpu_to_le32((unsigned int)(b))
213 #define set_desc_next(a,b) (a).next = cpu_to_le32((unsigned int)(b))
214 #define set_desc_count(a,b)(a).count = cpu_to_le16((unsigned short)(b))
215 #define set_desc_eof(a,b) (a).status = cpu_to_le16((b) ? (le16_to_cpu((a).status) | BIT0) : (le16_to_cpu((a).status) & ~BIT0))
216 #define set_desc_status(a, b) (a).status = cpu_to_le16((unsigned short)(b))
217 #define desc_count(a) (le16_to_cpu((a).count))
218 #define desc_status(a) (le16_to_cpu((a).status))
219 #define desc_complete(a) (le16_to_cpu((a).status) & BIT15)
220 #define desc_eof(a) (le16_to_cpu((a).status) & BIT2)
221 #define desc_crc_error(a) (le16_to_cpu((a).status) & BIT1)
222 #define desc_abort(a) (le16_to_cpu((a).status) & BIT0)
223 #define desc_residue(a) ((le16_to_cpu((a).status) & 0x38) >> 3)
225 struct _input_signal_events
{
237 * device instance data structure
240 void *if_ptr
; /* General purpose pointer (used by SPPP) */
241 struct tty_port port
;
243 struct slgt_info
*next_device
; /* device list link */
247 char device_name
[25];
248 struct pci_dev
*pdev
;
250 int port_count
; /* count of ports on adapter */
251 int adapter_num
; /* adapter instance number */
252 int port_num
; /* port instance number */
254 /* array of pointers to port contexts on this adapter */
255 struct slgt_info
*port_array
[SLGT_MAX_PORTS
];
257 int line
; /* tty line instance number */
259 struct mgsl_icount icount
;
262 int x_char
; /* xon/xoff character */
263 unsigned int read_status_mask
;
264 unsigned int ignore_status_mask
;
266 wait_queue_head_t status_event_wait_q
;
267 wait_queue_head_t event_wait_q
;
268 struct timer_list tx_timer
;
269 struct timer_list rx_timer
;
271 unsigned int gpio_present
;
272 struct cond_wait
*gpio_wait_q
;
274 spinlock_t lock
; /* spinlock for synchronizing with ISR */
276 struct work_struct task
;
282 bool irq_requested
; /* true if IRQ requested */
283 bool irq_occurred
; /* for diagnostics use */
285 /* device configuration */
287 unsigned int bus_type
;
288 unsigned int irq_level
;
289 unsigned long irq_flags
;
291 unsigned char __iomem
* reg_addr
; /* memory mapped registers address */
293 bool reg_addr_requested
;
295 MGSL_PARAMS params
; /* communications parameters */
297 u32 max_frame_size
; /* as set by device config */
299 unsigned int rbuf_fill_level
;
301 unsigned int if_mode
;
302 unsigned int base_clock
;
314 unsigned char signals
; /* serial signal states */
315 int init_error
; /* initialization error */
317 unsigned char *tx_buf
;
321 bool drop_rts_on_tx_done
;
322 struct _input_signal_events input_signal_events
;
324 int dcd_chkcount
; /* check counts to prevent */
325 int cts_chkcount
; /* too many IRQs if a signal */
326 int dsr_chkcount
; /* is floating */
329 char *bufs
; /* virtual address of DMA buffer lists */
330 dma_addr_t bufs_dma_addr
; /* physical address of buffer descriptors */
332 unsigned int rbuf_count
;
333 struct slgt_desc
*rbufs
;
334 unsigned int rbuf_current
;
335 unsigned int rbuf_index
;
336 unsigned int rbuf_fill_index
;
337 unsigned short rbuf_fill_count
;
339 unsigned int tbuf_count
;
340 struct slgt_desc
*tbufs
;
341 unsigned int tbuf_current
;
342 unsigned int tbuf_start
;
344 unsigned char *tmp_rbuf
;
345 unsigned int tmp_rbuf_count
;
347 /* SPPP/Cisco HDLC device parts */
351 #if SYNCLINK_GENERIC_HDLC
352 struct net_device
*netdev
;
357 static MGSL_PARAMS default_params
= {
358 .mode
= MGSL_MODE_HDLC
,
360 .flags
= HDLC_FLAG_UNDERRUN_ABORT15
,
361 .encoding
= HDLC_ENCODING_NRZI_SPACE
,
364 .crc_type
= HDLC_CRC_16_CCITT
,
365 .preamble_length
= HDLC_PREAMBLE_LENGTH_8BITS
,
366 .preamble
= HDLC_PREAMBLE_PATTERN_NONE
,
370 .parity
= ASYNC_PARITY_NONE
375 #define BH_TRANSMIT 2
377 #define IO_PIN_SHUTDOWN_LIMIT 100
379 #define DMABUFSIZE 256
380 #define DESC_LIST_SIZE 4096
382 #define MASK_PARITY BIT1
383 #define MASK_FRAMING BIT0
384 #define MASK_BREAK BIT14
385 #define MASK_OVERRUN BIT4
387 #define GSR 0x00 /* global status */
388 #define JCR 0x04 /* JTAG control */
389 #define IODR 0x08 /* GPIO direction */
390 #define IOER 0x0c /* GPIO interrupt enable */
391 #define IOVR 0x10 /* GPIO value */
392 #define IOSR 0x14 /* GPIO interrupt status */
393 #define TDR 0x80 /* tx data */
394 #define RDR 0x80 /* rx data */
395 #define TCR 0x82 /* tx control */
396 #define TIR 0x84 /* tx idle */
397 #define TPR 0x85 /* tx preamble */
398 #define RCR 0x86 /* rx control */
399 #define VCR 0x88 /* V.24 control */
400 #define CCR 0x89 /* clock control */
401 #define BDR 0x8a /* baud divisor */
402 #define SCR 0x8c /* serial control */
403 #define SSR 0x8e /* serial status */
404 #define RDCSR 0x90 /* rx DMA control/status */
405 #define TDCSR 0x94 /* tx DMA control/status */
406 #define RDDAR 0x98 /* rx DMA descriptor address */
407 #define TDDAR 0x9c /* tx DMA descriptor address */
408 #define XSR 0x40 /* extended sync pattern */
409 #define XCR 0x44 /* extended control */
412 #define RXBREAK BIT14
413 #define IRQ_TXDATA BIT13
414 #define IRQ_TXIDLE BIT12
415 #define IRQ_TXUNDER BIT11 /* HDLC */
416 #define IRQ_RXDATA BIT10
417 #define IRQ_RXIDLE BIT9 /* HDLC */
418 #define IRQ_RXBREAK BIT9 /* async */
419 #define IRQ_RXOVER BIT8
424 #define IRQ_ALL 0x3ff0
425 #define IRQ_MASTER BIT0
427 #define slgt_irq_on(info, mask) \
428 wr_reg16((info), SCR, (unsigned short)(rd_reg16((info), SCR) | (mask)))
429 #define slgt_irq_off(info, mask) \
430 wr_reg16((info), SCR, (unsigned short)(rd_reg16((info), SCR) & ~(mask)))
432 static __u8
rd_reg8(struct slgt_info
*info
, unsigned int addr
);
433 static void wr_reg8(struct slgt_info
*info
, unsigned int addr
, __u8 value
);
434 static __u16
rd_reg16(struct slgt_info
*info
, unsigned int addr
);
435 static void wr_reg16(struct slgt_info
*info
, unsigned int addr
, __u16 value
);
436 static __u32
rd_reg32(struct slgt_info
*info
, unsigned int addr
);
437 static void wr_reg32(struct slgt_info
*info
, unsigned int addr
, __u32 value
);
439 static void msc_set_vcr(struct slgt_info
*info
);
441 static int startup(struct slgt_info
*info
);
442 static int block_til_ready(struct tty_struct
*tty
, struct file
* filp
,struct slgt_info
*info
);
443 static void shutdown(struct slgt_info
*info
);
444 static void program_hw(struct slgt_info
*info
);
445 static void change_params(struct slgt_info
*info
);
447 static int register_test(struct slgt_info
*info
);
448 static int irq_test(struct slgt_info
*info
);
449 static int loopback_test(struct slgt_info
*info
);
450 static int adapter_test(struct slgt_info
*info
);
452 static void reset_adapter(struct slgt_info
*info
);
453 static void reset_port(struct slgt_info
*info
);
454 static void async_mode(struct slgt_info
*info
);
455 static void sync_mode(struct slgt_info
*info
);
457 static void rx_stop(struct slgt_info
*info
);
458 static void rx_start(struct slgt_info
*info
);
459 static void reset_rbufs(struct slgt_info
*info
);
460 static void free_rbufs(struct slgt_info
*info
, unsigned int first
, unsigned int last
);
461 static void rdma_reset(struct slgt_info
*info
);
462 static bool rx_get_frame(struct slgt_info
*info
);
463 static bool rx_get_buf(struct slgt_info
*info
);
465 static void tx_start(struct slgt_info
*info
);
466 static void tx_stop(struct slgt_info
*info
);
467 static void tx_set_idle(struct slgt_info
*info
);
468 static unsigned int free_tbuf_count(struct slgt_info
*info
);
469 static unsigned int tbuf_bytes(struct slgt_info
*info
);
470 static void reset_tbufs(struct slgt_info
*info
);
471 static void tdma_reset(struct slgt_info
*info
);
472 static bool tx_load(struct slgt_info
*info
, const char *buf
, unsigned int count
);
474 static void get_signals(struct slgt_info
*info
);
475 static void set_signals(struct slgt_info
*info
);
476 static void enable_loopback(struct slgt_info
*info
);
477 static void set_rate(struct slgt_info
*info
, u32 data_rate
);
479 static int bh_action(struct slgt_info
*info
);
480 static void bh_handler(struct work_struct
*work
);
481 static void bh_transmit(struct slgt_info
*info
);
482 static void isr_serial(struct slgt_info
*info
);
483 static void isr_rdma(struct slgt_info
*info
);
484 static void isr_txeom(struct slgt_info
*info
, unsigned short status
);
485 static void isr_tdma(struct slgt_info
*info
);
487 static int alloc_dma_bufs(struct slgt_info
*info
);
488 static void free_dma_bufs(struct slgt_info
*info
);
489 static int alloc_desc(struct slgt_info
*info
);
490 static void free_desc(struct slgt_info
*info
);
491 static int alloc_bufs(struct slgt_info
*info
, struct slgt_desc
*bufs
, int count
);
492 static void free_bufs(struct slgt_info
*info
, struct slgt_desc
*bufs
, int count
);
494 static int alloc_tmp_rbuf(struct slgt_info
*info
);
495 static void free_tmp_rbuf(struct slgt_info
*info
);
497 static void tx_timeout(unsigned long context
);
498 static void rx_timeout(unsigned long context
);
503 static int get_stats(struct slgt_info
*info
, struct mgsl_icount __user
*user_icount
);
504 static int get_params(struct slgt_info
*info
, MGSL_PARAMS __user
*params
);
505 static int set_params(struct slgt_info
*info
, MGSL_PARAMS __user
*params
);
506 static int get_txidle(struct slgt_info
*info
, int __user
*idle_mode
);
507 static int set_txidle(struct slgt_info
*info
, int idle_mode
);
508 static int tx_enable(struct slgt_info
*info
, int enable
);
509 static int tx_abort(struct slgt_info
*info
);
510 static int rx_enable(struct slgt_info
*info
, int enable
);
511 static int modem_input_wait(struct slgt_info
*info
,int arg
);
512 static int wait_mgsl_event(struct slgt_info
*info
, int __user
*mask_ptr
);
513 static int tiocmget(struct tty_struct
*tty
);
514 static int tiocmset(struct tty_struct
*tty
,
515 unsigned int set
, unsigned int clear
);
516 static int set_break(struct tty_struct
*tty
, int break_state
);
517 static int get_interface(struct slgt_info
*info
, int __user
*if_mode
);
518 static int set_interface(struct slgt_info
*info
, int if_mode
);
519 static int set_gpio(struct slgt_info
*info
, struct gpio_desc __user
*gpio
);
520 static int get_gpio(struct slgt_info
*info
, struct gpio_desc __user
*gpio
);
521 static int wait_gpio(struct slgt_info
*info
, struct gpio_desc __user
*gpio
);
522 static int get_xsync(struct slgt_info
*info
, int __user
*if_mode
);
523 static int set_xsync(struct slgt_info
*info
, int if_mode
);
524 static int get_xctrl(struct slgt_info
*info
, int __user
*if_mode
);
525 static int set_xctrl(struct slgt_info
*info
, int if_mode
);
530 static void add_device(struct slgt_info
*info
);
531 static void device_init(int adapter_num
, struct pci_dev
*pdev
);
532 static int claim_resources(struct slgt_info
*info
);
533 static void release_resources(struct slgt_info
*info
);
552 static void trace_block(struct slgt_info
*info
, const char *data
, int count
, const char *label
)
556 printk("%s %s data:\n",info
->device_name
, label
);
558 linecount
= (count
> 16) ? 16 : count
;
559 for(i
=0; i
< linecount
; i
++)
560 printk("%02X ",(unsigned char)data
[i
]);
563 for(i
=0;i
<linecount
;i
++) {
564 if (data
[i
]>=040 && data
[i
]<=0176)
565 printk("%c",data
[i
]);
575 #define DBGDATA(info, buf, size, label)
579 static void dump_tbufs(struct slgt_info
*info
)
582 printk("tbuf_current=%d\n", info
->tbuf_current
);
583 for (i
=0 ; i
< info
->tbuf_count
; i
++) {
584 printk("%d: count=%04X status=%04X\n",
585 i
, le16_to_cpu(info
->tbufs
[i
].count
), le16_to_cpu(info
->tbufs
[i
].status
));
589 #define DBGTBUF(info)
593 static void dump_rbufs(struct slgt_info
*info
)
596 printk("rbuf_current=%d\n", info
->rbuf_current
);
597 for (i
=0 ; i
< info
->rbuf_count
; i
++) {
598 printk("%d: count=%04X status=%04X\n",
599 i
, le16_to_cpu(info
->rbufs
[i
].count
), le16_to_cpu(info
->rbufs
[i
].status
));
603 #define DBGRBUF(info)
606 static inline int sanity_check(struct slgt_info
*info
, char *devname
, const char *name
)
610 printk("null struct slgt_info for (%s) in %s\n", devname
, name
);
613 if (info
->magic
!= MGSL_MAGIC
) {
614 printk("bad magic number struct slgt_info (%s) in %s\n", devname
, name
);
625 * line discipline callback wrappers
627 * The wrappers maintain line discipline references
628 * while calling into the line discipline.
630 * ldisc_receive_buf - pass receive data to line discipline
632 static void ldisc_receive_buf(struct tty_struct
*tty
,
633 const __u8
*data
, char *flags
, int count
)
635 struct tty_ldisc
*ld
;
638 ld
= tty_ldisc_ref(tty
);
640 if (ld
->ops
->receive_buf
)
641 ld
->ops
->receive_buf(tty
, data
, flags
, count
);
648 static int open(struct tty_struct
*tty
, struct file
*filp
)
650 struct slgt_info
*info
;
655 if (line
>= slgt_device_count
) {
656 DBGERR(("%s: open with invalid line #%d.\n", driver_name
, line
));
660 info
= slgt_device_list
;
661 while(info
&& info
->line
!= line
)
662 info
= info
->next_device
;
663 if (sanity_check(info
, tty
->name
, "open"))
665 if (info
->init_error
) {
666 DBGERR(("%s init error=%d\n", info
->device_name
, info
->init_error
));
670 tty
->driver_data
= info
;
671 info
->port
.tty
= tty
;
673 DBGINFO(("%s open, old ref count = %d\n", info
->device_name
, info
->port
.count
));
675 mutex_lock(&info
->port
.mutex
);
676 info
->port
.low_latency
= (info
->port
.flags
& ASYNC_LOW_LATENCY
) ? 1 : 0;
678 spin_lock_irqsave(&info
->netlock
, flags
);
679 if (info
->netcount
) {
681 spin_unlock_irqrestore(&info
->netlock
, flags
);
682 mutex_unlock(&info
->port
.mutex
);
686 spin_unlock_irqrestore(&info
->netlock
, flags
);
688 if (info
->port
.count
== 1) {
689 /* 1st open on this device, init hardware */
690 retval
= startup(info
);
692 mutex_unlock(&info
->port
.mutex
);
696 mutex_unlock(&info
->port
.mutex
);
697 retval
= block_til_ready(tty
, filp
, info
);
699 DBGINFO(("%s block_til_ready rc=%d\n", info
->device_name
, retval
));
708 info
->port
.tty
= NULL
; /* tty layer will release tty struct */
713 DBGINFO(("%s open rc=%d\n", info
->device_name
, retval
));
717 static void close(struct tty_struct
*tty
, struct file
*filp
)
719 struct slgt_info
*info
= tty
->driver_data
;
721 if (sanity_check(info
, tty
->name
, "close"))
723 DBGINFO(("%s close entry, count=%d\n", info
->device_name
, info
->port
.count
));
725 if (tty_port_close_start(&info
->port
, tty
, filp
) == 0)
728 mutex_lock(&info
->port
.mutex
);
729 if (tty_port_initialized(&info
->port
))
730 wait_until_sent(tty
, info
->timeout
);
732 tty_ldisc_flush(tty
);
735 mutex_unlock(&info
->port
.mutex
);
737 tty_port_close_end(&info
->port
, tty
);
738 info
->port
.tty
= NULL
;
740 DBGINFO(("%s close exit, count=%d\n", tty
->driver
->name
, info
->port
.count
));
743 static void hangup(struct tty_struct
*tty
)
745 struct slgt_info
*info
= tty
->driver_data
;
748 if (sanity_check(info
, tty
->name
, "hangup"))
750 DBGINFO(("%s hangup\n", info
->device_name
));
754 mutex_lock(&info
->port
.mutex
);
757 spin_lock_irqsave(&info
->port
.lock
, flags
);
758 info
->port
.count
= 0;
759 info
->port
.tty
= NULL
;
760 spin_unlock_irqrestore(&info
->port
.lock
, flags
);
761 tty_port_set_active(&info
->port
, 0);
762 mutex_unlock(&info
->port
.mutex
);
764 wake_up_interruptible(&info
->port
.open_wait
);
767 static void set_termios(struct tty_struct
*tty
, struct ktermios
*old_termios
)
769 struct slgt_info
*info
= tty
->driver_data
;
772 DBGINFO(("%s set_termios\n", tty
->driver
->name
));
776 /* Handle transition to B0 status */
777 if ((old_termios
->c_cflag
& CBAUD
) && !C_BAUD(tty
)) {
778 info
->signals
&= ~(SerialSignal_RTS
| SerialSignal_DTR
);
779 spin_lock_irqsave(&info
->lock
,flags
);
781 spin_unlock_irqrestore(&info
->lock
,flags
);
784 /* Handle transition away from B0 status */
785 if (!(old_termios
->c_cflag
& CBAUD
) && C_BAUD(tty
)) {
786 info
->signals
|= SerialSignal_DTR
;
787 if (!C_CRTSCTS(tty
) || !tty_throttled(tty
))
788 info
->signals
|= SerialSignal_RTS
;
789 spin_lock_irqsave(&info
->lock
,flags
);
791 spin_unlock_irqrestore(&info
->lock
,flags
);
794 /* Handle turning off CRTSCTS */
795 if ((old_termios
->c_cflag
& CRTSCTS
) && !C_CRTSCTS(tty
)) {
801 static void update_tx_timer(struct slgt_info
*info
)
804 * use worst case speed of 1200bps to calculate transmit timeout
805 * based on data in buffers (tbuf_bytes) and FIFO (128 bytes)
807 if (info
->params
.mode
== MGSL_MODE_HDLC
) {
808 int timeout
= (tbuf_bytes(info
) * 7) + 1000;
809 mod_timer(&info
->tx_timer
, jiffies
+ msecs_to_jiffies(timeout
));
813 static int write(struct tty_struct
*tty
,
814 const unsigned char *buf
, int count
)
817 struct slgt_info
*info
= tty
->driver_data
;
820 if (sanity_check(info
, tty
->name
, "write"))
823 DBGINFO(("%s write count=%d\n", info
->device_name
, count
));
825 if (!info
->tx_buf
|| (count
> info
->max_frame_size
))
828 if (!count
|| tty
->stopped
|| tty
->hw_stopped
)
831 spin_lock_irqsave(&info
->lock
, flags
);
833 if (info
->tx_count
) {
834 /* send accumulated data from send_char() */
835 if (!tx_load(info
, info
->tx_buf
, info
->tx_count
))
840 if (tx_load(info
, buf
, count
))
844 spin_unlock_irqrestore(&info
->lock
, flags
);
845 DBGINFO(("%s write rc=%d\n", info
->device_name
, ret
));
849 static int put_char(struct tty_struct
*tty
, unsigned char ch
)
851 struct slgt_info
*info
= tty
->driver_data
;
855 if (sanity_check(info
, tty
->name
, "put_char"))
857 DBGINFO(("%s put_char(%d)\n", info
->device_name
, ch
));
860 spin_lock_irqsave(&info
->lock
,flags
);
861 if (info
->tx_count
< info
->max_frame_size
) {
862 info
->tx_buf
[info
->tx_count
++] = ch
;
865 spin_unlock_irqrestore(&info
->lock
,flags
);
869 static void send_xchar(struct tty_struct
*tty
, char ch
)
871 struct slgt_info
*info
= tty
->driver_data
;
874 if (sanity_check(info
, tty
->name
, "send_xchar"))
876 DBGINFO(("%s send_xchar(%d)\n", info
->device_name
, ch
));
879 spin_lock_irqsave(&info
->lock
,flags
);
880 if (!info
->tx_enabled
)
882 spin_unlock_irqrestore(&info
->lock
,flags
);
886 static void wait_until_sent(struct tty_struct
*tty
, int timeout
)
888 struct slgt_info
*info
= tty
->driver_data
;
889 unsigned long orig_jiffies
, char_time
;
893 if (sanity_check(info
, tty
->name
, "wait_until_sent"))
895 DBGINFO(("%s wait_until_sent entry\n", info
->device_name
));
896 if (!tty_port_initialized(&info
->port
))
899 orig_jiffies
= jiffies
;
901 /* Set check interval to 1/5 of estimated time to
902 * send a character, and make it at least 1. The check
903 * interval should also be less than the timeout.
904 * Note: use tight timings here to satisfy the NIST-PCTS.
907 if (info
->params
.data_rate
) {
908 char_time
= info
->timeout
/(32 * 5);
915 char_time
= min_t(unsigned long, char_time
, timeout
);
917 while (info
->tx_active
) {
918 msleep_interruptible(jiffies_to_msecs(char_time
));
919 if (signal_pending(current
))
921 if (timeout
&& time_after(jiffies
, orig_jiffies
+ timeout
))
925 DBGINFO(("%s wait_until_sent exit\n", info
->device_name
));
928 static int write_room(struct tty_struct
*tty
)
930 struct slgt_info
*info
= tty
->driver_data
;
933 if (sanity_check(info
, tty
->name
, "write_room"))
935 ret
= (info
->tx_active
) ? 0 : HDLC_MAX_FRAME_SIZE
;
936 DBGINFO(("%s write_room=%d\n", info
->device_name
, ret
));
940 static void flush_chars(struct tty_struct
*tty
)
942 struct slgt_info
*info
= tty
->driver_data
;
945 if (sanity_check(info
, tty
->name
, "flush_chars"))
947 DBGINFO(("%s flush_chars entry tx_count=%d\n", info
->device_name
, info
->tx_count
));
949 if (info
->tx_count
<= 0 || tty
->stopped
||
950 tty
->hw_stopped
|| !info
->tx_buf
)
953 DBGINFO(("%s flush_chars start transmit\n", info
->device_name
));
955 spin_lock_irqsave(&info
->lock
,flags
);
956 if (info
->tx_count
&& tx_load(info
, info
->tx_buf
, info
->tx_count
))
958 spin_unlock_irqrestore(&info
->lock
,flags
);
961 static void flush_buffer(struct tty_struct
*tty
)
963 struct slgt_info
*info
= tty
->driver_data
;
966 if (sanity_check(info
, tty
->name
, "flush_buffer"))
968 DBGINFO(("%s flush_buffer\n", info
->device_name
));
970 spin_lock_irqsave(&info
->lock
, flags
);
972 spin_unlock_irqrestore(&info
->lock
, flags
);
978 * throttle (stop) transmitter
980 static void tx_hold(struct tty_struct
*tty
)
982 struct slgt_info
*info
= tty
->driver_data
;
985 if (sanity_check(info
, tty
->name
, "tx_hold"))
987 DBGINFO(("%s tx_hold\n", info
->device_name
));
988 spin_lock_irqsave(&info
->lock
,flags
);
989 if (info
->tx_enabled
&& info
->params
.mode
== MGSL_MODE_ASYNC
)
991 spin_unlock_irqrestore(&info
->lock
,flags
);
995 * release (start) transmitter
997 static void tx_release(struct tty_struct
*tty
)
999 struct slgt_info
*info
= tty
->driver_data
;
1000 unsigned long flags
;
1002 if (sanity_check(info
, tty
->name
, "tx_release"))
1004 DBGINFO(("%s tx_release\n", info
->device_name
));
1005 spin_lock_irqsave(&info
->lock
, flags
);
1006 if (info
->tx_count
&& tx_load(info
, info
->tx_buf
, info
->tx_count
))
1008 spin_unlock_irqrestore(&info
->lock
, flags
);
1012 * Service an IOCTL request
1016 * tty pointer to tty instance data
1017 * cmd IOCTL command code
1018 * arg command argument/context
1020 * Return 0 if success, otherwise error code
1022 static int ioctl(struct tty_struct
*tty
,
1023 unsigned int cmd
, unsigned long arg
)
1025 struct slgt_info
*info
= tty
->driver_data
;
1026 void __user
*argp
= (void __user
*)arg
;
1029 if (sanity_check(info
, tty
->name
, "ioctl"))
1031 DBGINFO(("%s ioctl() cmd=%08X\n", info
->device_name
, cmd
));
1033 if ((cmd
!= TIOCGSERIAL
) && (cmd
!= TIOCSSERIAL
) &&
1034 (cmd
!= TIOCMIWAIT
)) {
1035 if (tty_io_error(tty
))
1040 case MGSL_IOCWAITEVENT
:
1041 return wait_mgsl_event(info
, argp
);
1043 return modem_input_wait(info
,(int)arg
);
1045 return set_gpio(info
, argp
);
1047 return get_gpio(info
, argp
);
1048 case MGSL_IOCWAITGPIO
:
1049 return wait_gpio(info
, argp
);
1050 case MGSL_IOCGXSYNC
:
1051 return get_xsync(info
, argp
);
1052 case MGSL_IOCSXSYNC
:
1053 return set_xsync(info
, (int)arg
);
1054 case MGSL_IOCGXCTRL
:
1055 return get_xctrl(info
, argp
);
1056 case MGSL_IOCSXCTRL
:
1057 return set_xctrl(info
, (int)arg
);
1059 mutex_lock(&info
->port
.mutex
);
1061 case MGSL_IOCGPARAMS
:
1062 ret
= get_params(info
, argp
);
1064 case MGSL_IOCSPARAMS
:
1065 ret
= set_params(info
, argp
);
1067 case MGSL_IOCGTXIDLE
:
1068 ret
= get_txidle(info
, argp
);
1070 case MGSL_IOCSTXIDLE
:
1071 ret
= set_txidle(info
, (int)arg
);
1073 case MGSL_IOCTXENABLE
:
1074 ret
= tx_enable(info
, (int)arg
);
1076 case MGSL_IOCRXENABLE
:
1077 ret
= rx_enable(info
, (int)arg
);
1079 case MGSL_IOCTXABORT
:
1080 ret
= tx_abort(info
);
1082 case MGSL_IOCGSTATS
:
1083 ret
= get_stats(info
, argp
);
1086 ret
= get_interface(info
, argp
);
1089 ret
= set_interface(info
,(int)arg
);
1094 mutex_unlock(&info
->port
.mutex
);
1098 static int get_icount(struct tty_struct
*tty
,
1099 struct serial_icounter_struct
*icount
)
1102 struct slgt_info
*info
= tty
->driver_data
;
1103 struct mgsl_icount cnow
; /* kernel counter temps */
1104 unsigned long flags
;
1106 spin_lock_irqsave(&info
->lock
,flags
);
1107 cnow
= info
->icount
;
1108 spin_unlock_irqrestore(&info
->lock
,flags
);
1110 icount
->cts
= cnow
.cts
;
1111 icount
->dsr
= cnow
.dsr
;
1112 icount
->rng
= cnow
.rng
;
1113 icount
->dcd
= cnow
.dcd
;
1114 icount
->rx
= cnow
.rx
;
1115 icount
->tx
= cnow
.tx
;
1116 icount
->frame
= cnow
.frame
;
1117 icount
->overrun
= cnow
.overrun
;
1118 icount
->parity
= cnow
.parity
;
1119 icount
->brk
= cnow
.brk
;
1120 icount
->buf_overrun
= cnow
.buf_overrun
;
1126 * support for 32 bit ioctl calls on 64 bit systems
1128 #ifdef CONFIG_COMPAT
1129 static long get_params32(struct slgt_info
*info
, struct MGSL_PARAMS32 __user
*user_params
)
1131 struct MGSL_PARAMS32 tmp_params
;
1133 DBGINFO(("%s get_params32\n", info
->device_name
));
1134 memset(&tmp_params
, 0, sizeof(tmp_params
));
1135 tmp_params
.mode
= (compat_ulong_t
)info
->params
.mode
;
1136 tmp_params
.loopback
= info
->params
.loopback
;
1137 tmp_params
.flags
= info
->params
.flags
;
1138 tmp_params
.encoding
= info
->params
.encoding
;
1139 tmp_params
.clock_speed
= (compat_ulong_t
)info
->params
.clock_speed
;
1140 tmp_params
.addr_filter
= info
->params
.addr_filter
;
1141 tmp_params
.crc_type
= info
->params
.crc_type
;
1142 tmp_params
.preamble_length
= info
->params
.preamble_length
;
1143 tmp_params
.preamble
= info
->params
.preamble
;
1144 tmp_params
.data_rate
= (compat_ulong_t
)info
->params
.data_rate
;
1145 tmp_params
.data_bits
= info
->params
.data_bits
;
1146 tmp_params
.stop_bits
= info
->params
.stop_bits
;
1147 tmp_params
.parity
= info
->params
.parity
;
1148 if (copy_to_user(user_params
, &tmp_params
, sizeof(struct MGSL_PARAMS32
)))
1153 static long set_params32(struct slgt_info
*info
, struct MGSL_PARAMS32 __user
*new_params
)
1155 struct MGSL_PARAMS32 tmp_params
;
1157 DBGINFO(("%s set_params32\n", info
->device_name
));
1158 if (copy_from_user(&tmp_params
, new_params
, sizeof(struct MGSL_PARAMS32
)))
1161 spin_lock(&info
->lock
);
1162 if (tmp_params
.mode
== MGSL_MODE_BASE_CLOCK
) {
1163 info
->base_clock
= tmp_params
.clock_speed
;
1165 info
->params
.mode
= tmp_params
.mode
;
1166 info
->params
.loopback
= tmp_params
.loopback
;
1167 info
->params
.flags
= tmp_params
.flags
;
1168 info
->params
.encoding
= tmp_params
.encoding
;
1169 info
->params
.clock_speed
= tmp_params
.clock_speed
;
1170 info
->params
.addr_filter
= tmp_params
.addr_filter
;
1171 info
->params
.crc_type
= tmp_params
.crc_type
;
1172 info
->params
.preamble_length
= tmp_params
.preamble_length
;
1173 info
->params
.preamble
= tmp_params
.preamble
;
1174 info
->params
.data_rate
= tmp_params
.data_rate
;
1175 info
->params
.data_bits
= tmp_params
.data_bits
;
1176 info
->params
.stop_bits
= tmp_params
.stop_bits
;
1177 info
->params
.parity
= tmp_params
.parity
;
1179 spin_unlock(&info
->lock
);
1186 static long slgt_compat_ioctl(struct tty_struct
*tty
,
1187 unsigned int cmd
, unsigned long arg
)
1189 struct slgt_info
*info
= tty
->driver_data
;
1190 int rc
= -ENOIOCTLCMD
;
1192 if (sanity_check(info
, tty
->name
, "compat_ioctl"))
1194 DBGINFO(("%s compat_ioctl() cmd=%08X\n", info
->device_name
, cmd
));
1198 case MGSL_IOCSPARAMS32
:
1199 rc
= set_params32(info
, compat_ptr(arg
));
1202 case MGSL_IOCGPARAMS32
:
1203 rc
= get_params32(info
, compat_ptr(arg
));
1206 case MGSL_IOCGPARAMS
:
1207 case MGSL_IOCSPARAMS
:
1208 case MGSL_IOCGTXIDLE
:
1209 case MGSL_IOCGSTATS
:
1210 case MGSL_IOCWAITEVENT
:
1214 case MGSL_IOCWAITGPIO
:
1215 case MGSL_IOCGXSYNC
:
1216 case MGSL_IOCGXCTRL
:
1217 case MGSL_IOCSTXIDLE
:
1218 case MGSL_IOCTXENABLE
:
1219 case MGSL_IOCRXENABLE
:
1220 case MGSL_IOCTXABORT
:
1223 case MGSL_IOCSXSYNC
:
1224 case MGSL_IOCSXCTRL
:
1225 rc
= ioctl(tty
, cmd
, arg
);
1229 DBGINFO(("%s compat_ioctl() cmd=%08X rc=%d\n", info
->device_name
, cmd
, rc
));
1233 #define slgt_compat_ioctl NULL
1234 #endif /* ifdef CONFIG_COMPAT */
1239 static inline void line_info(struct seq_file
*m
, struct slgt_info
*info
)
1242 unsigned long flags
;
1244 seq_printf(m
, "%s: IO=%08X IRQ=%d MaxFrameSize=%u\n",
1245 info
->device_name
, info
->phys_reg_addr
,
1246 info
->irq_level
, info
->max_frame_size
);
1248 /* output current serial signal states */
1249 spin_lock_irqsave(&info
->lock
,flags
);
1251 spin_unlock_irqrestore(&info
->lock
,flags
);
1255 if (info
->signals
& SerialSignal_RTS
)
1256 strcat(stat_buf
, "|RTS");
1257 if (info
->signals
& SerialSignal_CTS
)
1258 strcat(stat_buf
, "|CTS");
1259 if (info
->signals
& SerialSignal_DTR
)
1260 strcat(stat_buf
, "|DTR");
1261 if (info
->signals
& SerialSignal_DSR
)
1262 strcat(stat_buf
, "|DSR");
1263 if (info
->signals
& SerialSignal_DCD
)
1264 strcat(stat_buf
, "|CD");
1265 if (info
->signals
& SerialSignal_RI
)
1266 strcat(stat_buf
, "|RI");
1268 if (info
->params
.mode
!= MGSL_MODE_ASYNC
) {
1269 seq_printf(m
, "\tHDLC txok:%d rxok:%d",
1270 info
->icount
.txok
, info
->icount
.rxok
);
1271 if (info
->icount
.txunder
)
1272 seq_printf(m
, " txunder:%d", info
->icount
.txunder
);
1273 if (info
->icount
.txabort
)
1274 seq_printf(m
, " txabort:%d", info
->icount
.txabort
);
1275 if (info
->icount
.rxshort
)
1276 seq_printf(m
, " rxshort:%d", info
->icount
.rxshort
);
1277 if (info
->icount
.rxlong
)
1278 seq_printf(m
, " rxlong:%d", info
->icount
.rxlong
);
1279 if (info
->icount
.rxover
)
1280 seq_printf(m
, " rxover:%d", info
->icount
.rxover
);
1281 if (info
->icount
.rxcrc
)
1282 seq_printf(m
, " rxcrc:%d", info
->icount
.rxcrc
);
1284 seq_printf(m
, "\tASYNC tx:%d rx:%d",
1285 info
->icount
.tx
, info
->icount
.rx
);
1286 if (info
->icount
.frame
)
1287 seq_printf(m
, " fe:%d", info
->icount
.frame
);
1288 if (info
->icount
.parity
)
1289 seq_printf(m
, " pe:%d", info
->icount
.parity
);
1290 if (info
->icount
.brk
)
1291 seq_printf(m
, " brk:%d", info
->icount
.brk
);
1292 if (info
->icount
.overrun
)
1293 seq_printf(m
, " oe:%d", info
->icount
.overrun
);
1296 /* Append serial signal status to end */
1297 seq_printf(m
, " %s\n", stat_buf
+1);
1299 seq_printf(m
, "\ttxactive=%d bh_req=%d bh_run=%d pending_bh=%x\n",
1300 info
->tx_active
,info
->bh_requested
,info
->bh_running
,
1304 /* Called to print information about devices
1306 static int synclink_gt_proc_show(struct seq_file
*m
, void *v
)
1308 struct slgt_info
*info
;
1310 seq_puts(m
, "synclink_gt driver\n");
1312 info
= slgt_device_list
;
1315 info
= info
->next_device
;
1320 static int synclink_gt_proc_open(struct inode
*inode
, struct file
*file
)
1322 return single_open(file
, synclink_gt_proc_show
, NULL
);
1325 static const struct file_operations synclink_gt_proc_fops
= {
1326 .owner
= THIS_MODULE
,
1327 .open
= synclink_gt_proc_open
,
1329 .llseek
= seq_lseek
,
1330 .release
= single_release
,
1334 * return count of bytes in transmit buffer
1336 static int chars_in_buffer(struct tty_struct
*tty
)
1338 struct slgt_info
*info
= tty
->driver_data
;
1340 if (sanity_check(info
, tty
->name
, "chars_in_buffer"))
1342 count
= tbuf_bytes(info
);
1343 DBGINFO(("%s chars_in_buffer()=%d\n", info
->device_name
, count
));
1348 * signal remote device to throttle send data (our receive data)
1350 static void throttle(struct tty_struct
* tty
)
1352 struct slgt_info
*info
= tty
->driver_data
;
1353 unsigned long flags
;
1355 if (sanity_check(info
, tty
->name
, "throttle"))
1357 DBGINFO(("%s throttle\n", info
->device_name
));
1359 send_xchar(tty
, STOP_CHAR(tty
));
1360 if (C_CRTSCTS(tty
)) {
1361 spin_lock_irqsave(&info
->lock
,flags
);
1362 info
->signals
&= ~SerialSignal_RTS
;
1364 spin_unlock_irqrestore(&info
->lock
,flags
);
1369 * signal remote device to stop throttling send data (our receive data)
1371 static void unthrottle(struct tty_struct
* tty
)
1373 struct slgt_info
*info
= tty
->driver_data
;
1374 unsigned long flags
;
1376 if (sanity_check(info
, tty
->name
, "unthrottle"))
1378 DBGINFO(("%s unthrottle\n", info
->device_name
));
1383 send_xchar(tty
, START_CHAR(tty
));
1385 if (C_CRTSCTS(tty
)) {
1386 spin_lock_irqsave(&info
->lock
,flags
);
1387 info
->signals
|= SerialSignal_RTS
;
1389 spin_unlock_irqrestore(&info
->lock
,flags
);
1394 * set or clear transmit break condition
1395 * break_state -1=set break condition, 0=clear
1397 static int set_break(struct tty_struct
*tty
, int break_state
)
1399 struct slgt_info
*info
= tty
->driver_data
;
1400 unsigned short value
;
1401 unsigned long flags
;
1403 if (sanity_check(info
, tty
->name
, "set_break"))
1405 DBGINFO(("%s set_break(%d)\n", info
->device_name
, break_state
));
1407 spin_lock_irqsave(&info
->lock
,flags
);
1408 value
= rd_reg16(info
, TCR
);
1409 if (break_state
== -1)
1413 wr_reg16(info
, TCR
, value
);
1414 spin_unlock_irqrestore(&info
->lock
,flags
);
1418 #if SYNCLINK_GENERIC_HDLC
1421 * called by generic HDLC layer when protocol selected (PPP, frame relay, etc.)
1422 * set encoding and frame check sequence (FCS) options
1424 * dev pointer to network device structure
1425 * encoding serial encoding setting
1426 * parity FCS setting
1428 * returns 0 if success, otherwise error code
1430 static int hdlcdev_attach(struct net_device
*dev
, unsigned short encoding
,
1431 unsigned short parity
)
1433 struct slgt_info
*info
= dev_to_port(dev
);
1434 unsigned char new_encoding
;
1435 unsigned short new_crctype
;
1437 /* return error if TTY interface open */
1438 if (info
->port
.count
)
1441 DBGINFO(("%s hdlcdev_attach\n", info
->device_name
));
1445 case ENCODING_NRZ
: new_encoding
= HDLC_ENCODING_NRZ
; break;
1446 case ENCODING_NRZI
: new_encoding
= HDLC_ENCODING_NRZI_SPACE
; break;
1447 case ENCODING_FM_MARK
: new_encoding
= HDLC_ENCODING_BIPHASE_MARK
; break;
1448 case ENCODING_FM_SPACE
: new_encoding
= HDLC_ENCODING_BIPHASE_SPACE
; break;
1449 case ENCODING_MANCHESTER
: new_encoding
= HDLC_ENCODING_BIPHASE_LEVEL
; break;
1450 default: return -EINVAL
;
1455 case PARITY_NONE
: new_crctype
= HDLC_CRC_NONE
; break;
1456 case PARITY_CRC16_PR1_CCITT
: new_crctype
= HDLC_CRC_16_CCITT
; break;
1457 case PARITY_CRC32_PR1_CCITT
: new_crctype
= HDLC_CRC_32_CCITT
; break;
1458 default: return -EINVAL
;
1461 info
->params
.encoding
= new_encoding
;
1462 info
->params
.crc_type
= new_crctype
;
1464 /* if network interface up, reprogram hardware */
1472 * called by generic HDLC layer to send frame
1474 * skb socket buffer containing HDLC frame
1475 * dev pointer to network device structure
1477 static netdev_tx_t
hdlcdev_xmit(struct sk_buff
*skb
,
1478 struct net_device
*dev
)
1480 struct slgt_info
*info
= dev_to_port(dev
);
1481 unsigned long flags
;
1483 DBGINFO(("%s hdlc_xmit\n", dev
->name
));
1486 return NETDEV_TX_OK
;
1488 /* stop sending until this frame completes */
1489 netif_stop_queue(dev
);
1491 /* update network statistics */
1492 dev
->stats
.tx_packets
++;
1493 dev
->stats
.tx_bytes
+= skb
->len
;
1495 /* save start time for transmit timeout detection */
1496 netif_trans_update(dev
);
1498 spin_lock_irqsave(&info
->lock
, flags
);
1499 tx_load(info
, skb
->data
, skb
->len
);
1500 spin_unlock_irqrestore(&info
->lock
, flags
);
1502 /* done with socket buffer, so free it */
1505 return NETDEV_TX_OK
;
1509 * called by network layer when interface enabled
1510 * claim resources and initialize hardware
1512 * dev pointer to network device structure
1514 * returns 0 if success, otherwise error code
1516 static int hdlcdev_open(struct net_device
*dev
)
1518 struct slgt_info
*info
= dev_to_port(dev
);
1520 unsigned long flags
;
1522 if (!try_module_get(THIS_MODULE
))
1525 DBGINFO(("%s hdlcdev_open\n", dev
->name
));
1527 /* generic HDLC layer open processing */
1528 rc
= hdlc_open(dev
);
1532 /* arbitrate between network and tty opens */
1533 spin_lock_irqsave(&info
->netlock
, flags
);
1534 if (info
->port
.count
!= 0 || info
->netcount
!= 0) {
1535 DBGINFO(("%s hdlc_open busy\n", dev
->name
));
1536 spin_unlock_irqrestore(&info
->netlock
, flags
);
1540 spin_unlock_irqrestore(&info
->netlock
, flags
);
1542 /* claim resources and init adapter */
1543 if ((rc
= startup(info
)) != 0) {
1544 spin_lock_irqsave(&info
->netlock
, flags
);
1546 spin_unlock_irqrestore(&info
->netlock
, flags
);
1550 /* assert RTS and DTR, apply hardware settings */
1551 info
->signals
|= SerialSignal_RTS
| SerialSignal_DTR
;
1554 /* enable network layer transmit */
1555 netif_trans_update(dev
);
1556 netif_start_queue(dev
);
1558 /* inform generic HDLC layer of current DCD status */
1559 spin_lock_irqsave(&info
->lock
, flags
);
1561 spin_unlock_irqrestore(&info
->lock
, flags
);
1562 if (info
->signals
& SerialSignal_DCD
)
1563 netif_carrier_on(dev
);
1565 netif_carrier_off(dev
);
1570 * called by network layer when interface is disabled
1571 * shutdown hardware and release resources
1573 * dev pointer to network device structure
1575 * returns 0 if success, otherwise error code
1577 static int hdlcdev_close(struct net_device
*dev
)
1579 struct slgt_info
*info
= dev_to_port(dev
);
1580 unsigned long flags
;
1582 DBGINFO(("%s hdlcdev_close\n", dev
->name
));
1584 netif_stop_queue(dev
);
1586 /* shutdown adapter and release resources */
1591 spin_lock_irqsave(&info
->netlock
, flags
);
1593 spin_unlock_irqrestore(&info
->netlock
, flags
);
1595 module_put(THIS_MODULE
);
1600 * called by network layer to process IOCTL call to network device
1602 * dev pointer to network device structure
1603 * ifr pointer to network interface request structure
1604 * cmd IOCTL command code
1606 * returns 0 if success, otherwise error code
1608 static int hdlcdev_ioctl(struct net_device
*dev
, struct ifreq
*ifr
, int cmd
)
1610 const size_t size
= sizeof(sync_serial_settings
);
1611 sync_serial_settings new_line
;
1612 sync_serial_settings __user
*line
= ifr
->ifr_settings
.ifs_ifsu
.sync
;
1613 struct slgt_info
*info
= dev_to_port(dev
);
1616 DBGINFO(("%s hdlcdev_ioctl\n", dev
->name
));
1618 /* return error if TTY interface open */
1619 if (info
->port
.count
)
1622 if (cmd
!= SIOCWANDEV
)
1623 return hdlc_ioctl(dev
, ifr
, cmd
);
1625 memset(&new_line
, 0, sizeof(new_line
));
1627 switch(ifr
->ifr_settings
.type
) {
1628 case IF_GET_IFACE
: /* return current sync_serial_settings */
1630 ifr
->ifr_settings
.type
= IF_IFACE_SYNC_SERIAL
;
1631 if (ifr
->ifr_settings
.size
< size
) {
1632 ifr
->ifr_settings
.size
= size
; /* data size wanted */
1636 flags
= info
->params
.flags
& (HDLC_FLAG_RXC_RXCPIN
| HDLC_FLAG_RXC_DPLL
|
1637 HDLC_FLAG_RXC_BRG
| HDLC_FLAG_RXC_TXCPIN
|
1638 HDLC_FLAG_TXC_TXCPIN
| HDLC_FLAG_TXC_DPLL
|
1639 HDLC_FLAG_TXC_BRG
| HDLC_FLAG_TXC_RXCPIN
);
1642 case (HDLC_FLAG_RXC_RXCPIN
| HDLC_FLAG_TXC_TXCPIN
): new_line
.clock_type
= CLOCK_EXT
; break;
1643 case (HDLC_FLAG_RXC_BRG
| HDLC_FLAG_TXC_BRG
): new_line
.clock_type
= CLOCK_INT
; break;
1644 case (HDLC_FLAG_RXC_RXCPIN
| HDLC_FLAG_TXC_BRG
): new_line
.clock_type
= CLOCK_TXINT
; break;
1645 case (HDLC_FLAG_RXC_RXCPIN
| HDLC_FLAG_TXC_RXCPIN
): new_line
.clock_type
= CLOCK_TXFROMRX
; break;
1646 default: new_line
.clock_type
= CLOCK_DEFAULT
;
1649 new_line
.clock_rate
= info
->params
.clock_speed
;
1650 new_line
.loopback
= info
->params
.loopback
? 1:0;
1652 if (copy_to_user(line
, &new_line
, size
))
1656 case IF_IFACE_SYNC_SERIAL
: /* set sync_serial_settings */
1658 if(!capable(CAP_NET_ADMIN
))
1660 if (copy_from_user(&new_line
, line
, size
))
1663 switch (new_line
.clock_type
)
1665 case CLOCK_EXT
: flags
= HDLC_FLAG_RXC_RXCPIN
| HDLC_FLAG_TXC_TXCPIN
; break;
1666 case CLOCK_TXFROMRX
: flags
= HDLC_FLAG_RXC_RXCPIN
| HDLC_FLAG_TXC_RXCPIN
; break;
1667 case CLOCK_INT
: flags
= HDLC_FLAG_RXC_BRG
| HDLC_FLAG_TXC_BRG
; break;
1668 case CLOCK_TXINT
: flags
= HDLC_FLAG_RXC_RXCPIN
| HDLC_FLAG_TXC_BRG
; break;
1669 case CLOCK_DEFAULT
: flags
= info
->params
.flags
&
1670 (HDLC_FLAG_RXC_RXCPIN
| HDLC_FLAG_RXC_DPLL
|
1671 HDLC_FLAG_RXC_BRG
| HDLC_FLAG_RXC_TXCPIN
|
1672 HDLC_FLAG_TXC_TXCPIN
| HDLC_FLAG_TXC_DPLL
|
1673 HDLC_FLAG_TXC_BRG
| HDLC_FLAG_TXC_RXCPIN
); break;
1674 default: return -EINVAL
;
1677 if (new_line
.loopback
!= 0 && new_line
.loopback
!= 1)
1680 info
->params
.flags
&= ~(HDLC_FLAG_RXC_RXCPIN
| HDLC_FLAG_RXC_DPLL
|
1681 HDLC_FLAG_RXC_BRG
| HDLC_FLAG_RXC_TXCPIN
|
1682 HDLC_FLAG_TXC_TXCPIN
| HDLC_FLAG_TXC_DPLL
|
1683 HDLC_FLAG_TXC_BRG
| HDLC_FLAG_TXC_RXCPIN
);
1684 info
->params
.flags
|= flags
;
1686 info
->params
.loopback
= new_line
.loopback
;
1688 if (flags
& (HDLC_FLAG_RXC_BRG
| HDLC_FLAG_TXC_BRG
))
1689 info
->params
.clock_speed
= new_line
.clock_rate
;
1691 info
->params
.clock_speed
= 0;
1693 /* if network interface up, reprogram hardware */
1699 return hdlc_ioctl(dev
, ifr
, cmd
);
1704 * called by network layer when transmit timeout is detected
1706 * dev pointer to network device structure
1708 static void hdlcdev_tx_timeout(struct net_device
*dev
)
1710 struct slgt_info
*info
= dev_to_port(dev
);
1711 unsigned long flags
;
1713 DBGINFO(("%s hdlcdev_tx_timeout\n", dev
->name
));
1715 dev
->stats
.tx_errors
++;
1716 dev
->stats
.tx_aborted_errors
++;
1718 spin_lock_irqsave(&info
->lock
,flags
);
1720 spin_unlock_irqrestore(&info
->lock
,flags
);
1722 netif_wake_queue(dev
);
1726 * called by device driver when transmit completes
1727 * reenable network layer transmit if stopped
1729 * info pointer to device instance information
1731 static void hdlcdev_tx_done(struct slgt_info
*info
)
1733 if (netif_queue_stopped(info
->netdev
))
1734 netif_wake_queue(info
->netdev
);
1738 * called by device driver when frame received
1739 * pass frame to network layer
1741 * info pointer to device instance information
1742 * buf pointer to buffer contianing frame data
1743 * size count of data bytes in buf
1745 static void hdlcdev_rx(struct slgt_info
*info
, char *buf
, int size
)
1747 struct sk_buff
*skb
= dev_alloc_skb(size
);
1748 struct net_device
*dev
= info
->netdev
;
1750 DBGINFO(("%s hdlcdev_rx\n", dev
->name
));
1753 DBGERR(("%s: can't alloc skb, drop packet\n", dev
->name
));
1754 dev
->stats
.rx_dropped
++;
1758 memcpy(skb_put(skb
, size
), buf
, size
);
1760 skb
->protocol
= hdlc_type_trans(skb
, dev
);
1762 dev
->stats
.rx_packets
++;
1763 dev
->stats
.rx_bytes
+= size
;
1768 static const struct net_device_ops hdlcdev_ops
= {
1769 .ndo_open
= hdlcdev_open
,
1770 .ndo_stop
= hdlcdev_close
,
1771 .ndo_change_mtu
= hdlc_change_mtu
,
1772 .ndo_start_xmit
= hdlc_start_xmit
,
1773 .ndo_do_ioctl
= hdlcdev_ioctl
,
1774 .ndo_tx_timeout
= hdlcdev_tx_timeout
,
1778 * called by device driver when adding device instance
1779 * do generic HDLC initialization
1781 * info pointer to device instance information
1783 * returns 0 if success, otherwise error code
1785 static int hdlcdev_init(struct slgt_info
*info
)
1788 struct net_device
*dev
;
1791 /* allocate and initialize network and HDLC layer objects */
1793 dev
= alloc_hdlcdev(info
);
1795 printk(KERN_ERR
"%s hdlc device alloc failure\n", info
->device_name
);
1799 /* for network layer reporting purposes only */
1800 dev
->mem_start
= info
->phys_reg_addr
;
1801 dev
->mem_end
= info
->phys_reg_addr
+ SLGT_REG_SIZE
- 1;
1802 dev
->irq
= info
->irq_level
;
1804 /* network layer callbacks and settings */
1805 dev
->netdev_ops
= &hdlcdev_ops
;
1806 dev
->watchdog_timeo
= 10 * HZ
;
1807 dev
->tx_queue_len
= 50;
1809 /* generic HDLC layer callbacks and settings */
1810 hdlc
= dev_to_hdlc(dev
);
1811 hdlc
->attach
= hdlcdev_attach
;
1812 hdlc
->xmit
= hdlcdev_xmit
;
1814 /* register objects with HDLC layer */
1815 rc
= register_hdlc_device(dev
);
1817 printk(KERN_WARNING
"%s:unable to register hdlc device\n",__FILE__
);
1827 * called by device driver when removing device instance
1828 * do generic HDLC cleanup
1830 * info pointer to device instance information
1832 static void hdlcdev_exit(struct slgt_info
*info
)
1834 unregister_hdlc_device(info
->netdev
);
1835 free_netdev(info
->netdev
);
1836 info
->netdev
= NULL
;
1839 #endif /* ifdef CONFIG_HDLC */
1842 * get async data from rx DMA buffers
1844 static void rx_async(struct slgt_info
*info
)
1846 struct mgsl_icount
*icount
= &info
->icount
;
1847 unsigned int start
, end
;
1849 unsigned char status
;
1850 struct slgt_desc
*bufs
= info
->rbufs
;
1856 start
= end
= info
->rbuf_current
;
1858 while(desc_complete(bufs
[end
])) {
1859 count
= desc_count(bufs
[end
]) - info
->rbuf_index
;
1860 p
= bufs
[end
].buf
+ info
->rbuf_index
;
1862 DBGISR(("%s rx_async count=%d\n", info
->device_name
, count
));
1863 DBGDATA(info
, p
, count
, "rx");
1865 for(i
=0 ; i
< count
; i
+=2, p
+=2) {
1871 status
= *(p
+ 1) & (BIT1
+ BIT0
);
1875 else if (status
& BIT0
)
1877 /* discard char if tty control flags say so */
1878 if (status
& info
->ignore_status_mask
)
1882 else if (status
& BIT0
)
1885 tty_insert_flip_char(&info
->port
, ch
, stat
);
1890 /* receive buffer not completed */
1891 info
->rbuf_index
+= i
;
1892 mod_timer(&info
->rx_timer
, jiffies
+ 1);
1896 info
->rbuf_index
= 0;
1897 free_rbufs(info
, end
, end
);
1899 if (++end
== info
->rbuf_count
)
1902 /* if entire list searched then no frame available */
1908 tty_flip_buffer_push(&info
->port
);
1912 * return next bottom half action to perform
1914 static int bh_action(struct slgt_info
*info
)
1916 unsigned long flags
;
1919 spin_lock_irqsave(&info
->lock
,flags
);
1921 if (info
->pending_bh
& BH_RECEIVE
) {
1922 info
->pending_bh
&= ~BH_RECEIVE
;
1924 } else if (info
->pending_bh
& BH_TRANSMIT
) {
1925 info
->pending_bh
&= ~BH_TRANSMIT
;
1927 } else if (info
->pending_bh
& BH_STATUS
) {
1928 info
->pending_bh
&= ~BH_STATUS
;
1931 /* Mark BH routine as complete */
1932 info
->bh_running
= false;
1933 info
->bh_requested
= false;
1937 spin_unlock_irqrestore(&info
->lock
,flags
);
1943 * perform bottom half processing
1945 static void bh_handler(struct work_struct
*work
)
1947 struct slgt_info
*info
= container_of(work
, struct slgt_info
, task
);
1950 info
->bh_running
= true;
1952 while((action
= bh_action(info
))) {
1955 DBGBH(("%s bh receive\n", info
->device_name
));
1956 switch(info
->params
.mode
) {
1957 case MGSL_MODE_ASYNC
:
1960 case MGSL_MODE_HDLC
:
1961 while(rx_get_frame(info
));
1964 case MGSL_MODE_MONOSYNC
:
1965 case MGSL_MODE_BISYNC
:
1966 case MGSL_MODE_XSYNC
:
1967 while(rx_get_buf(info
));
1970 /* restart receiver if rx DMA buffers exhausted */
1971 if (info
->rx_restart
)
1978 DBGBH(("%s bh status\n", info
->device_name
));
1979 info
->ri_chkcount
= 0;
1980 info
->dsr_chkcount
= 0;
1981 info
->dcd_chkcount
= 0;
1982 info
->cts_chkcount
= 0;
1985 DBGBH(("%s unknown action\n", info
->device_name
));
1989 DBGBH(("%s bh_handler exit\n", info
->device_name
));
1992 static void bh_transmit(struct slgt_info
*info
)
1994 struct tty_struct
*tty
= info
->port
.tty
;
1996 DBGBH(("%s bh_transmit\n", info
->device_name
));
2001 static void dsr_change(struct slgt_info
*info
, unsigned short status
)
2003 if (status
& BIT3
) {
2004 info
->signals
|= SerialSignal_DSR
;
2005 info
->input_signal_events
.dsr_up
++;
2007 info
->signals
&= ~SerialSignal_DSR
;
2008 info
->input_signal_events
.dsr_down
++;
2010 DBGISR(("dsr_change %s signals=%04X\n", info
->device_name
, info
->signals
));
2011 if ((info
->dsr_chkcount
)++ == IO_PIN_SHUTDOWN_LIMIT
) {
2012 slgt_irq_off(info
, IRQ_DSR
);
2016 wake_up_interruptible(&info
->status_event_wait_q
);
2017 wake_up_interruptible(&info
->event_wait_q
);
2018 info
->pending_bh
|= BH_STATUS
;
2021 static void cts_change(struct slgt_info
*info
, unsigned short status
)
2023 if (status
& BIT2
) {
2024 info
->signals
|= SerialSignal_CTS
;
2025 info
->input_signal_events
.cts_up
++;
2027 info
->signals
&= ~SerialSignal_CTS
;
2028 info
->input_signal_events
.cts_down
++;
2030 DBGISR(("cts_change %s signals=%04X\n", info
->device_name
, info
->signals
));
2031 if ((info
->cts_chkcount
)++ == IO_PIN_SHUTDOWN_LIMIT
) {
2032 slgt_irq_off(info
, IRQ_CTS
);
2036 wake_up_interruptible(&info
->status_event_wait_q
);
2037 wake_up_interruptible(&info
->event_wait_q
);
2038 info
->pending_bh
|= BH_STATUS
;
2040 if (tty_port_cts_enabled(&info
->port
)) {
2041 if (info
->port
.tty
) {
2042 if (info
->port
.tty
->hw_stopped
) {
2043 if (info
->signals
& SerialSignal_CTS
) {
2044 info
->port
.tty
->hw_stopped
= 0;
2045 info
->pending_bh
|= BH_TRANSMIT
;
2049 if (!(info
->signals
& SerialSignal_CTS
))
2050 info
->port
.tty
->hw_stopped
= 1;
2056 static void dcd_change(struct slgt_info
*info
, unsigned short status
)
2058 if (status
& BIT1
) {
2059 info
->signals
|= SerialSignal_DCD
;
2060 info
->input_signal_events
.dcd_up
++;
2062 info
->signals
&= ~SerialSignal_DCD
;
2063 info
->input_signal_events
.dcd_down
++;
2065 DBGISR(("dcd_change %s signals=%04X\n", info
->device_name
, info
->signals
));
2066 if ((info
->dcd_chkcount
)++ == IO_PIN_SHUTDOWN_LIMIT
) {
2067 slgt_irq_off(info
, IRQ_DCD
);
2071 #if SYNCLINK_GENERIC_HDLC
2072 if (info
->netcount
) {
2073 if (info
->signals
& SerialSignal_DCD
)
2074 netif_carrier_on(info
->netdev
);
2076 netif_carrier_off(info
->netdev
);
2079 wake_up_interruptible(&info
->status_event_wait_q
);
2080 wake_up_interruptible(&info
->event_wait_q
);
2081 info
->pending_bh
|= BH_STATUS
;
2083 if (tty_port_check_carrier(&info
->port
)) {
2084 if (info
->signals
& SerialSignal_DCD
)
2085 wake_up_interruptible(&info
->port
.open_wait
);
2088 tty_hangup(info
->port
.tty
);
2093 static void ri_change(struct slgt_info
*info
, unsigned short status
)
2095 if (status
& BIT0
) {
2096 info
->signals
|= SerialSignal_RI
;
2097 info
->input_signal_events
.ri_up
++;
2099 info
->signals
&= ~SerialSignal_RI
;
2100 info
->input_signal_events
.ri_down
++;
2102 DBGISR(("ri_change %s signals=%04X\n", info
->device_name
, info
->signals
));
2103 if ((info
->ri_chkcount
)++ == IO_PIN_SHUTDOWN_LIMIT
) {
2104 slgt_irq_off(info
, IRQ_RI
);
2108 wake_up_interruptible(&info
->status_event_wait_q
);
2109 wake_up_interruptible(&info
->event_wait_q
);
2110 info
->pending_bh
|= BH_STATUS
;
2113 static void isr_rxdata(struct slgt_info
*info
)
2115 unsigned int count
= info
->rbuf_fill_count
;
2116 unsigned int i
= info
->rbuf_fill_index
;
2119 while (rd_reg16(info
, SSR
) & IRQ_RXDATA
) {
2120 reg
= rd_reg16(info
, RDR
);
2121 DBGISR(("isr_rxdata %s RDR=%04X\n", info
->device_name
, reg
));
2122 if (desc_complete(info
->rbufs
[i
])) {
2123 /* all buffers full */
2125 info
->rx_restart
= 1;
2128 info
->rbufs
[i
].buf
[count
++] = (unsigned char)reg
;
2129 /* async mode saves status byte to buffer for each data byte */
2130 if (info
->params
.mode
== MGSL_MODE_ASYNC
)
2131 info
->rbufs
[i
].buf
[count
++] = (unsigned char)(reg
>> 8);
2132 if (count
== info
->rbuf_fill_level
|| (reg
& BIT10
)) {
2133 /* buffer full or end of frame */
2134 set_desc_count(info
->rbufs
[i
], count
);
2135 set_desc_status(info
->rbufs
[i
], BIT15
| (reg
>> 8));
2136 info
->rbuf_fill_count
= count
= 0;
2137 if (++i
== info
->rbuf_count
)
2139 info
->pending_bh
|= BH_RECEIVE
;
2143 info
->rbuf_fill_index
= i
;
2144 info
->rbuf_fill_count
= count
;
2147 static void isr_serial(struct slgt_info
*info
)
2149 unsigned short status
= rd_reg16(info
, SSR
);
2151 DBGISR(("%s isr_serial status=%04X\n", info
->device_name
, status
));
2153 wr_reg16(info
, SSR
, status
); /* clear pending */
2155 info
->irq_occurred
= true;
2157 if (info
->params
.mode
== MGSL_MODE_ASYNC
) {
2158 if (status
& IRQ_TXIDLE
) {
2159 if (info
->tx_active
)
2160 isr_txeom(info
, status
);
2162 if (info
->rx_pio
&& (status
& IRQ_RXDATA
))
2164 if ((status
& IRQ_RXBREAK
) && (status
& RXBREAK
)) {
2166 /* process break detection if tty control allows */
2167 if (info
->port
.tty
) {
2168 if (!(status
& info
->ignore_status_mask
)) {
2169 if (info
->read_status_mask
& MASK_BREAK
) {
2170 tty_insert_flip_char(&info
->port
, 0, TTY_BREAK
);
2171 if (info
->port
.flags
& ASYNC_SAK
)
2172 do_SAK(info
->port
.tty
);
2178 if (status
& (IRQ_TXIDLE
+ IRQ_TXUNDER
))
2179 isr_txeom(info
, status
);
2180 if (info
->rx_pio
&& (status
& IRQ_RXDATA
))
2182 if (status
& IRQ_RXIDLE
) {
2183 if (status
& RXIDLE
)
2184 info
->icount
.rxidle
++;
2186 info
->icount
.exithunt
++;
2187 wake_up_interruptible(&info
->event_wait_q
);
2190 if (status
& IRQ_RXOVER
)
2194 if (status
& IRQ_DSR
)
2195 dsr_change(info
, status
);
2196 if (status
& IRQ_CTS
)
2197 cts_change(info
, status
);
2198 if (status
& IRQ_DCD
)
2199 dcd_change(info
, status
);
2200 if (status
& IRQ_RI
)
2201 ri_change(info
, status
);
2204 static void isr_rdma(struct slgt_info
*info
)
2206 unsigned int status
= rd_reg32(info
, RDCSR
);
2208 DBGISR(("%s isr_rdma status=%08x\n", info
->device_name
, status
));
2210 /* RDCSR (rx DMA control/status)
2213 * 06 save status byte to DMA buffer
2215 * 04 eol (end of list)
2216 * 03 eob (end of buffer)
2221 wr_reg32(info
, RDCSR
, status
); /* clear pending */
2223 if (status
& (BIT5
+ BIT4
)) {
2224 DBGISR(("%s isr_rdma rx_restart=1\n", info
->device_name
));
2225 info
->rx_restart
= true;
2227 info
->pending_bh
|= BH_RECEIVE
;
2230 static void isr_tdma(struct slgt_info
*info
)
2232 unsigned int status
= rd_reg32(info
, TDCSR
);
2234 DBGISR(("%s isr_tdma status=%08x\n", info
->device_name
, status
));
2236 /* TDCSR (tx DMA control/status)
2240 * 04 eol (end of list)
2241 * 03 eob (end of buffer)
2246 wr_reg32(info
, TDCSR
, status
); /* clear pending */
2248 if (status
& (BIT5
+ BIT4
+ BIT3
)) {
2249 // another transmit buffer has completed
2250 // run bottom half to get more send data from user
2251 info
->pending_bh
|= BH_TRANSMIT
;
2256 * return true if there are unsent tx DMA buffers, otherwise false
2258 * if there are unsent buffers then info->tbuf_start
2259 * is set to index of first unsent buffer
2261 static bool unsent_tbufs(struct slgt_info
*info
)
2263 unsigned int i
= info
->tbuf_current
;
2267 * search backwards from last loaded buffer (precedes tbuf_current)
2268 * for first unsent buffer (desc_count > 0)
2275 i
= info
->tbuf_count
- 1;
2276 if (!desc_count(info
->tbufs
[i
]))
2278 info
->tbuf_start
= i
;
2280 } while (i
!= info
->tbuf_current
);
2285 static void isr_txeom(struct slgt_info
*info
, unsigned short status
)
2287 DBGISR(("%s txeom status=%04x\n", info
->device_name
, status
));
2289 slgt_irq_off(info
, IRQ_TXDATA
+ IRQ_TXIDLE
+ IRQ_TXUNDER
);
2291 if (status
& IRQ_TXUNDER
) {
2292 unsigned short val
= rd_reg16(info
, TCR
);
2293 wr_reg16(info
, TCR
, (unsigned short)(val
| BIT2
)); /* set reset bit */
2294 wr_reg16(info
, TCR
, val
); /* clear reset bit */
2297 if (info
->tx_active
) {
2298 if (info
->params
.mode
!= MGSL_MODE_ASYNC
) {
2299 if (status
& IRQ_TXUNDER
)
2300 info
->icount
.txunder
++;
2301 else if (status
& IRQ_TXIDLE
)
2302 info
->icount
.txok
++;
2305 if (unsent_tbufs(info
)) {
2307 update_tx_timer(info
);
2310 info
->tx_active
= false;
2312 del_timer(&info
->tx_timer
);
2314 if (info
->params
.mode
!= MGSL_MODE_ASYNC
&& info
->drop_rts_on_tx_done
) {
2315 info
->signals
&= ~SerialSignal_RTS
;
2316 info
->drop_rts_on_tx_done
= false;
2320 #if SYNCLINK_GENERIC_HDLC
2322 hdlcdev_tx_done(info
);
2326 if (info
->port
.tty
&& (info
->port
.tty
->stopped
|| info
->port
.tty
->hw_stopped
)) {
2330 info
->pending_bh
|= BH_TRANSMIT
;
2335 static void isr_gpio(struct slgt_info
*info
, unsigned int changed
, unsigned int state
)
2337 struct cond_wait
*w
, *prev
;
2339 /* wake processes waiting for specific transitions */
2340 for (w
= info
->gpio_wait_q
, prev
= NULL
; w
!= NULL
; w
= w
->next
) {
2341 if (w
->data
& changed
) {
2343 wake_up_interruptible(&w
->q
);
2345 prev
->next
= w
->next
;
2347 info
->gpio_wait_q
= w
->next
;
2353 /* interrupt service routine
2355 * irq interrupt number
2356 * dev_id device ID supplied during interrupt registration
2358 static irqreturn_t
slgt_interrupt(int dummy
, void *dev_id
)
2360 struct slgt_info
*info
= dev_id
;
2364 DBGISR(("slgt_interrupt irq=%d entry\n", info
->irq_level
));
2366 while((gsr
= rd_reg32(info
, GSR
) & 0xffffff00)) {
2367 DBGISR(("%s gsr=%08x\n", info
->device_name
, gsr
));
2368 info
->irq_occurred
= true;
2369 for(i
=0; i
< info
->port_count
; i
++) {
2370 if (info
->port_array
[i
] == NULL
)
2372 spin_lock(&info
->port_array
[i
]->lock
);
2373 if (gsr
& (BIT8
<< i
))
2374 isr_serial(info
->port_array
[i
]);
2375 if (gsr
& (BIT16
<< (i
*2)))
2376 isr_rdma(info
->port_array
[i
]);
2377 if (gsr
& (BIT17
<< (i
*2)))
2378 isr_tdma(info
->port_array
[i
]);
2379 spin_unlock(&info
->port_array
[i
]->lock
);
2383 if (info
->gpio_present
) {
2385 unsigned int changed
;
2386 spin_lock(&info
->lock
);
2387 while ((changed
= rd_reg32(info
, IOSR
)) != 0) {
2388 DBGISR(("%s iosr=%08x\n", info
->device_name
, changed
));
2389 /* read latched state of GPIO signals */
2390 state
= rd_reg32(info
, IOVR
);
2391 /* clear pending GPIO interrupt bits */
2392 wr_reg32(info
, IOSR
, changed
);
2393 for (i
=0 ; i
< info
->port_count
; i
++) {
2394 if (info
->port_array
[i
] != NULL
)
2395 isr_gpio(info
->port_array
[i
], changed
, state
);
2398 spin_unlock(&info
->lock
);
2401 for(i
=0; i
< info
->port_count
; i
++) {
2402 struct slgt_info
*port
= info
->port_array
[i
];
2405 spin_lock(&port
->lock
);
2406 if ((port
->port
.count
|| port
->netcount
) &&
2407 port
->pending_bh
&& !port
->bh_running
&&
2408 !port
->bh_requested
) {
2409 DBGISR(("%s bh queued\n", port
->device_name
));
2410 schedule_work(&port
->task
);
2411 port
->bh_requested
= true;
2413 spin_unlock(&port
->lock
);
2416 DBGISR(("slgt_interrupt irq=%d exit\n", info
->irq_level
));
2420 static int startup(struct slgt_info
*info
)
2422 DBGINFO(("%s startup\n", info
->device_name
));
2424 if (tty_port_initialized(&info
->port
))
2427 if (!info
->tx_buf
) {
2428 info
->tx_buf
= kmalloc(info
->max_frame_size
, GFP_KERNEL
);
2429 if (!info
->tx_buf
) {
2430 DBGERR(("%s can't allocate tx buffer\n", info
->device_name
));
2435 info
->pending_bh
= 0;
2437 memset(&info
->icount
, 0, sizeof(info
->icount
));
2439 /* program hardware for current parameters */
2440 change_params(info
);
2443 clear_bit(TTY_IO_ERROR
, &info
->port
.tty
->flags
);
2445 tty_port_set_initialized(&info
->port
, 1);
2451 * called by close() and hangup() to shutdown hardware
2453 static void shutdown(struct slgt_info
*info
)
2455 unsigned long flags
;
2457 if (!tty_port_initialized(&info
->port
))
2460 DBGINFO(("%s shutdown\n", info
->device_name
));
2462 /* clear status wait queue because status changes */
2463 /* can't happen after shutting down the hardware */
2464 wake_up_interruptible(&info
->status_event_wait_q
);
2465 wake_up_interruptible(&info
->event_wait_q
);
2467 del_timer_sync(&info
->tx_timer
);
2468 del_timer_sync(&info
->rx_timer
);
2470 kfree(info
->tx_buf
);
2471 info
->tx_buf
= NULL
;
2473 spin_lock_irqsave(&info
->lock
,flags
);
2478 slgt_irq_off(info
, IRQ_ALL
| IRQ_MASTER
);
2480 if (!info
->port
.tty
|| info
->port
.tty
->termios
.c_cflag
& HUPCL
) {
2481 info
->signals
&= ~(SerialSignal_RTS
| SerialSignal_DTR
);
2485 flush_cond_wait(&info
->gpio_wait_q
);
2487 spin_unlock_irqrestore(&info
->lock
,flags
);
2490 set_bit(TTY_IO_ERROR
, &info
->port
.tty
->flags
);
2492 tty_port_set_initialized(&info
->port
, 0);
2495 static void program_hw(struct slgt_info
*info
)
2497 unsigned long flags
;
2499 spin_lock_irqsave(&info
->lock
,flags
);
2504 if (info
->params
.mode
!= MGSL_MODE_ASYNC
||
2512 info
->dcd_chkcount
= 0;
2513 info
->cts_chkcount
= 0;
2514 info
->ri_chkcount
= 0;
2515 info
->dsr_chkcount
= 0;
2517 slgt_irq_on(info
, IRQ_DCD
| IRQ_CTS
| IRQ_DSR
| IRQ_RI
);
2520 if (info
->netcount
||
2521 (info
->port
.tty
&& info
->port
.tty
->termios
.c_cflag
& CREAD
))
2524 spin_unlock_irqrestore(&info
->lock
,flags
);
2528 * reconfigure adapter based on new parameters
2530 static void change_params(struct slgt_info
*info
)
2535 if (!info
->port
.tty
)
2537 DBGINFO(("%s change_params\n", info
->device_name
));
2539 cflag
= info
->port
.tty
->termios
.c_cflag
;
2541 /* if B0 rate (hangup) specified then negate RTS and DTR */
2542 /* otherwise assert RTS and DTR */
2544 info
->signals
|= SerialSignal_RTS
| SerialSignal_DTR
;
2546 info
->signals
&= ~(SerialSignal_RTS
| SerialSignal_DTR
);
2548 /* byte size and parity */
2550 switch (cflag
& CSIZE
) {
2551 case CS5
: info
->params
.data_bits
= 5; break;
2552 case CS6
: info
->params
.data_bits
= 6; break;
2553 case CS7
: info
->params
.data_bits
= 7; break;
2554 case CS8
: info
->params
.data_bits
= 8; break;
2555 default: info
->params
.data_bits
= 7; break;
2558 info
->params
.stop_bits
= (cflag
& CSTOPB
) ? 2 : 1;
2561 info
->params
.parity
= (cflag
& PARODD
) ? ASYNC_PARITY_ODD
: ASYNC_PARITY_EVEN
;
2563 info
->params
.parity
= ASYNC_PARITY_NONE
;
2565 /* calculate number of jiffies to transmit a full
2566 * FIFO (32 bytes) at specified data rate
2568 bits_per_char
= info
->params
.data_bits
+
2569 info
->params
.stop_bits
+ 1;
2571 info
->params
.data_rate
= tty_get_baud_rate(info
->port
.tty
);
2573 if (info
->params
.data_rate
) {
2574 info
->timeout
= (32*HZ
*bits_per_char
) /
2575 info
->params
.data_rate
;
2577 info
->timeout
+= HZ
/50; /* Add .02 seconds of slop */
2579 tty_port_set_cts_flow(&info
->port
, cflag
& CRTSCTS
);
2580 tty_port_set_check_carrier(&info
->port
, ~cflag
& CLOCAL
);
2582 /* process tty input control flags */
2584 info
->read_status_mask
= IRQ_RXOVER
;
2585 if (I_INPCK(info
->port
.tty
))
2586 info
->read_status_mask
|= MASK_PARITY
| MASK_FRAMING
;
2587 if (I_BRKINT(info
->port
.tty
) || I_PARMRK(info
->port
.tty
))
2588 info
->read_status_mask
|= MASK_BREAK
;
2589 if (I_IGNPAR(info
->port
.tty
))
2590 info
->ignore_status_mask
|= MASK_PARITY
| MASK_FRAMING
;
2591 if (I_IGNBRK(info
->port
.tty
)) {
2592 info
->ignore_status_mask
|= MASK_BREAK
;
2593 /* If ignoring parity and break indicators, ignore
2594 * overruns too. (For real raw support).
2596 if (I_IGNPAR(info
->port
.tty
))
2597 info
->ignore_status_mask
|= MASK_OVERRUN
;
2603 static int get_stats(struct slgt_info
*info
, struct mgsl_icount __user
*user_icount
)
2605 DBGINFO(("%s get_stats\n", info
->device_name
));
2607 memset(&info
->icount
, 0, sizeof(info
->icount
));
2609 if (copy_to_user(user_icount
, &info
->icount
, sizeof(struct mgsl_icount
)))
2615 static int get_params(struct slgt_info
*info
, MGSL_PARAMS __user
*user_params
)
2617 DBGINFO(("%s get_params\n", info
->device_name
));
2618 if (copy_to_user(user_params
, &info
->params
, sizeof(MGSL_PARAMS
)))
2623 static int set_params(struct slgt_info
*info
, MGSL_PARAMS __user
*new_params
)
2625 unsigned long flags
;
2626 MGSL_PARAMS tmp_params
;
2628 DBGINFO(("%s set_params\n", info
->device_name
));
2629 if (copy_from_user(&tmp_params
, new_params
, sizeof(MGSL_PARAMS
)))
2632 spin_lock_irqsave(&info
->lock
, flags
);
2633 if (tmp_params
.mode
== MGSL_MODE_BASE_CLOCK
)
2634 info
->base_clock
= tmp_params
.clock_speed
;
2636 memcpy(&info
->params
, &tmp_params
, sizeof(MGSL_PARAMS
));
2637 spin_unlock_irqrestore(&info
->lock
, flags
);
2644 static int get_txidle(struct slgt_info
*info
, int __user
*idle_mode
)
2646 DBGINFO(("%s get_txidle=%d\n", info
->device_name
, info
->idle_mode
));
2647 if (put_user(info
->idle_mode
, idle_mode
))
2652 static int set_txidle(struct slgt_info
*info
, int idle_mode
)
2654 unsigned long flags
;
2655 DBGINFO(("%s set_txidle(%d)\n", info
->device_name
, idle_mode
));
2656 spin_lock_irqsave(&info
->lock
,flags
);
2657 info
->idle_mode
= idle_mode
;
2658 if (info
->params
.mode
!= MGSL_MODE_ASYNC
)
2660 spin_unlock_irqrestore(&info
->lock
,flags
);
2664 static int tx_enable(struct slgt_info
*info
, int enable
)
2666 unsigned long flags
;
2667 DBGINFO(("%s tx_enable(%d)\n", info
->device_name
, enable
));
2668 spin_lock_irqsave(&info
->lock
,flags
);
2670 if (!info
->tx_enabled
)
2673 if (info
->tx_enabled
)
2676 spin_unlock_irqrestore(&info
->lock
,flags
);
2681 * abort transmit HDLC frame
2683 static int tx_abort(struct slgt_info
*info
)
2685 unsigned long flags
;
2686 DBGINFO(("%s tx_abort\n", info
->device_name
));
2687 spin_lock_irqsave(&info
->lock
,flags
);
2689 spin_unlock_irqrestore(&info
->lock
,flags
);
2693 static int rx_enable(struct slgt_info
*info
, int enable
)
2695 unsigned long flags
;
2696 unsigned int rbuf_fill_level
;
2697 DBGINFO(("%s rx_enable(%08x)\n", info
->device_name
, enable
));
2698 spin_lock_irqsave(&info
->lock
,flags
);
2700 * enable[31..16] = receive DMA buffer fill level
2701 * 0 = noop (leave fill level unchanged)
2702 * fill level must be multiple of 4 and <= buffer size
2704 rbuf_fill_level
= ((unsigned int)enable
) >> 16;
2705 if (rbuf_fill_level
) {
2706 if ((rbuf_fill_level
> DMABUFSIZE
) || (rbuf_fill_level
% 4)) {
2707 spin_unlock_irqrestore(&info
->lock
, flags
);
2710 info
->rbuf_fill_level
= rbuf_fill_level
;
2711 if (rbuf_fill_level
< 128)
2712 info
->rx_pio
= 1; /* PIO mode */
2714 info
->rx_pio
= 0; /* DMA mode */
2715 rx_stop(info
); /* restart receiver to use new fill level */
2719 * enable[1..0] = receiver enable command
2722 * 2 = enable or force hunt mode if already enabled
2726 if (!info
->rx_enabled
)
2728 else if (enable
== 2) {
2729 /* force hunt mode (write 1 to RCR[3]) */
2730 wr_reg16(info
, RCR
, rd_reg16(info
, RCR
) | BIT3
);
2733 if (info
->rx_enabled
)
2736 spin_unlock_irqrestore(&info
->lock
,flags
);
2741 * wait for specified event to occur
2743 static int wait_mgsl_event(struct slgt_info
*info
, int __user
*mask_ptr
)
2745 unsigned long flags
;
2748 struct mgsl_icount cprev
, cnow
;
2751 struct _input_signal_events oldsigs
, newsigs
;
2752 DECLARE_WAITQUEUE(wait
, current
);
2754 if (get_user(mask
, mask_ptr
))
2757 DBGINFO(("%s wait_mgsl_event(%d)\n", info
->device_name
, mask
));
2759 spin_lock_irqsave(&info
->lock
,flags
);
2761 /* return immediately if state matches requested events */
2766 ( ((s
& SerialSignal_DSR
) ? MgslEvent_DsrActive
:MgslEvent_DsrInactive
) +
2767 ((s
& SerialSignal_DCD
) ? MgslEvent_DcdActive
:MgslEvent_DcdInactive
) +
2768 ((s
& SerialSignal_CTS
) ? MgslEvent_CtsActive
:MgslEvent_CtsInactive
) +
2769 ((s
& SerialSignal_RI
) ? MgslEvent_RiActive
:MgslEvent_RiInactive
) );
2771 spin_unlock_irqrestore(&info
->lock
,flags
);
2775 /* save current irq counts */
2776 cprev
= info
->icount
;
2777 oldsigs
= info
->input_signal_events
;
2779 /* enable hunt and idle irqs if needed */
2780 if (mask
& (MgslEvent_ExitHuntMode
+MgslEvent_IdleReceived
)) {
2781 unsigned short val
= rd_reg16(info
, SCR
);
2782 if (!(val
& IRQ_RXIDLE
))
2783 wr_reg16(info
, SCR
, (unsigned short)(val
| IRQ_RXIDLE
));
2786 set_current_state(TASK_INTERRUPTIBLE
);
2787 add_wait_queue(&info
->event_wait_q
, &wait
);
2789 spin_unlock_irqrestore(&info
->lock
,flags
);
2793 if (signal_pending(current
)) {
2798 /* get current irq counts */
2799 spin_lock_irqsave(&info
->lock
,flags
);
2800 cnow
= info
->icount
;
2801 newsigs
= info
->input_signal_events
;
2802 set_current_state(TASK_INTERRUPTIBLE
);
2803 spin_unlock_irqrestore(&info
->lock
,flags
);
2805 /* if no change, wait aborted for some reason */
2806 if (newsigs
.dsr_up
== oldsigs
.dsr_up
&&
2807 newsigs
.dsr_down
== oldsigs
.dsr_down
&&
2808 newsigs
.dcd_up
== oldsigs
.dcd_up
&&
2809 newsigs
.dcd_down
== oldsigs
.dcd_down
&&
2810 newsigs
.cts_up
== oldsigs
.cts_up
&&
2811 newsigs
.cts_down
== oldsigs
.cts_down
&&
2812 newsigs
.ri_up
== oldsigs
.ri_up
&&
2813 newsigs
.ri_down
== oldsigs
.ri_down
&&
2814 cnow
.exithunt
== cprev
.exithunt
&&
2815 cnow
.rxidle
== cprev
.rxidle
) {
2821 ( (newsigs
.dsr_up
!= oldsigs
.dsr_up
? MgslEvent_DsrActive
:0) +
2822 (newsigs
.dsr_down
!= oldsigs
.dsr_down
? MgslEvent_DsrInactive
:0) +
2823 (newsigs
.dcd_up
!= oldsigs
.dcd_up
? MgslEvent_DcdActive
:0) +
2824 (newsigs
.dcd_down
!= oldsigs
.dcd_down
? MgslEvent_DcdInactive
:0) +
2825 (newsigs
.cts_up
!= oldsigs
.cts_up
? MgslEvent_CtsActive
:0) +
2826 (newsigs
.cts_down
!= oldsigs
.cts_down
? MgslEvent_CtsInactive
:0) +
2827 (newsigs
.ri_up
!= oldsigs
.ri_up
? MgslEvent_RiActive
:0) +
2828 (newsigs
.ri_down
!= oldsigs
.ri_down
? MgslEvent_RiInactive
:0) +
2829 (cnow
.exithunt
!= cprev
.exithunt
? MgslEvent_ExitHuntMode
:0) +
2830 (cnow
.rxidle
!= cprev
.rxidle
? MgslEvent_IdleReceived
:0) );
2838 remove_wait_queue(&info
->event_wait_q
, &wait
);
2839 set_current_state(TASK_RUNNING
);
2842 if (mask
& (MgslEvent_ExitHuntMode
+ MgslEvent_IdleReceived
)) {
2843 spin_lock_irqsave(&info
->lock
,flags
);
2844 if (!waitqueue_active(&info
->event_wait_q
)) {
2845 /* disable enable exit hunt mode/idle rcvd IRQs */
2847 (unsigned short)(rd_reg16(info
, SCR
) & ~IRQ_RXIDLE
));
2849 spin_unlock_irqrestore(&info
->lock
,flags
);
2853 rc
= put_user(events
, mask_ptr
);
2857 static int get_interface(struct slgt_info
*info
, int __user
*if_mode
)
2859 DBGINFO(("%s get_interface=%x\n", info
->device_name
, info
->if_mode
));
2860 if (put_user(info
->if_mode
, if_mode
))
2865 static int set_interface(struct slgt_info
*info
, int if_mode
)
2867 unsigned long flags
;
2870 DBGINFO(("%s set_interface=%x)\n", info
->device_name
, if_mode
));
2871 spin_lock_irqsave(&info
->lock
,flags
);
2872 info
->if_mode
= if_mode
;
2876 /* TCR (tx control) 07 1=RTS driver control */
2877 val
= rd_reg16(info
, TCR
);
2878 if (info
->if_mode
& MGSL_INTERFACE_RTS_EN
)
2882 wr_reg16(info
, TCR
, val
);
2884 spin_unlock_irqrestore(&info
->lock
,flags
);
2888 static int get_xsync(struct slgt_info
*info
, int __user
*xsync
)
2890 DBGINFO(("%s get_xsync=%x\n", info
->device_name
, info
->xsync
));
2891 if (put_user(info
->xsync
, xsync
))
2897 * set extended sync pattern (1 to 4 bytes) for extended sync mode
2899 * sync pattern is contained in least significant bytes of value
2900 * most significant byte of sync pattern is oldest (1st sent/detected)
2902 static int set_xsync(struct slgt_info
*info
, int xsync
)
2904 unsigned long flags
;
2906 DBGINFO(("%s set_xsync=%x)\n", info
->device_name
, xsync
));
2907 spin_lock_irqsave(&info
->lock
, flags
);
2908 info
->xsync
= xsync
;
2909 wr_reg32(info
, XSR
, xsync
);
2910 spin_unlock_irqrestore(&info
->lock
, flags
);
2914 static int get_xctrl(struct slgt_info
*info
, int __user
*xctrl
)
2916 DBGINFO(("%s get_xctrl=%x\n", info
->device_name
, info
->xctrl
));
2917 if (put_user(info
->xctrl
, xctrl
))
2923 * set extended control options
2925 * xctrl[31:19] reserved, must be zero
2926 * xctrl[18:17] extended sync pattern length in bytes
2927 * 00 = 1 byte in xsr[7:0]
2928 * 01 = 2 bytes in xsr[15:0]
2929 * 10 = 3 bytes in xsr[23:0]
2930 * 11 = 4 bytes in xsr[31:0]
2931 * xctrl[16] 1 = enable terminal count, 0=disabled
2932 * xctrl[15:0] receive terminal count for fixed length packets
2933 * value is count minus one (0 = 1 byte packet)
2934 * when terminal count is reached, receiver
2935 * automatically returns to hunt mode and receive
2936 * FIFO contents are flushed to DMA buffers with
2937 * end of frame (EOF) status
2939 static int set_xctrl(struct slgt_info
*info
, int xctrl
)
2941 unsigned long flags
;
2943 DBGINFO(("%s set_xctrl=%x)\n", info
->device_name
, xctrl
));
2944 spin_lock_irqsave(&info
->lock
, flags
);
2945 info
->xctrl
= xctrl
;
2946 wr_reg32(info
, XCR
, xctrl
);
2947 spin_unlock_irqrestore(&info
->lock
, flags
);
2952 * set general purpose IO pin state and direction
2955 * state each bit indicates a pin state
2956 * smask set bit indicates pin state to set
2957 * dir each bit indicates a pin direction (0=input, 1=output)
2958 * dmask set bit indicates pin direction to set
2960 static int set_gpio(struct slgt_info
*info
, struct gpio_desc __user
*user_gpio
)
2962 unsigned long flags
;
2963 struct gpio_desc gpio
;
2966 if (!info
->gpio_present
)
2968 if (copy_from_user(&gpio
, user_gpio
, sizeof(gpio
)))
2970 DBGINFO(("%s set_gpio state=%08x smask=%08x dir=%08x dmask=%08x\n",
2971 info
->device_name
, gpio
.state
, gpio
.smask
,
2972 gpio
.dir
, gpio
.dmask
));
2974 spin_lock_irqsave(&info
->port_array
[0]->lock
, flags
);
2976 data
= rd_reg32(info
, IODR
);
2977 data
|= gpio
.dmask
& gpio
.dir
;
2978 data
&= ~(gpio
.dmask
& ~gpio
.dir
);
2979 wr_reg32(info
, IODR
, data
);
2982 data
= rd_reg32(info
, IOVR
);
2983 data
|= gpio
.smask
& gpio
.state
;
2984 data
&= ~(gpio
.smask
& ~gpio
.state
);
2985 wr_reg32(info
, IOVR
, data
);
2987 spin_unlock_irqrestore(&info
->port_array
[0]->lock
, flags
);
2993 * get general purpose IO pin state and direction
2995 static int get_gpio(struct slgt_info
*info
, struct gpio_desc __user
*user_gpio
)
2997 struct gpio_desc gpio
;
2998 if (!info
->gpio_present
)
3000 gpio
.state
= rd_reg32(info
, IOVR
);
3001 gpio
.smask
= 0xffffffff;
3002 gpio
.dir
= rd_reg32(info
, IODR
);
3003 gpio
.dmask
= 0xffffffff;
3004 if (copy_to_user(user_gpio
, &gpio
, sizeof(gpio
)))
3006 DBGINFO(("%s get_gpio state=%08x dir=%08x\n",
3007 info
->device_name
, gpio
.state
, gpio
.dir
));
3012 * conditional wait facility
3014 static void init_cond_wait(struct cond_wait
*w
, unsigned int data
)
3016 init_waitqueue_head(&w
->q
);
3017 init_waitqueue_entry(&w
->wait
, current
);
3021 static void add_cond_wait(struct cond_wait
**head
, struct cond_wait
*w
)
3023 set_current_state(TASK_INTERRUPTIBLE
);
3024 add_wait_queue(&w
->q
, &w
->wait
);
3029 static void remove_cond_wait(struct cond_wait
**head
, struct cond_wait
*cw
)
3031 struct cond_wait
*w
, *prev
;
3032 remove_wait_queue(&cw
->q
, &cw
->wait
);
3033 set_current_state(TASK_RUNNING
);
3034 for (w
= *head
, prev
= NULL
; w
!= NULL
; prev
= w
, w
= w
->next
) {
3037 prev
->next
= w
->next
;
3045 static void flush_cond_wait(struct cond_wait
**head
)
3047 while (*head
!= NULL
) {
3048 wake_up_interruptible(&(*head
)->q
);
3049 *head
= (*head
)->next
;
3054 * wait for general purpose I/O pin(s) to enter specified state
3057 * state - bit indicates target pin state
3058 * smask - set bit indicates watched pin
3060 * The wait ends when at least one watched pin enters the specified
3061 * state. When 0 (no error) is returned, user_gpio->state is set to the
3062 * state of all GPIO pins when the wait ends.
3064 * Note: Each pin may be a dedicated input, dedicated output, or
3065 * configurable input/output. The number and configuration of pins
3066 * varies with the specific adapter model. Only input pins (dedicated
3067 * or configured) can be monitored with this function.
3069 static int wait_gpio(struct slgt_info
*info
, struct gpio_desc __user
*user_gpio
)
3071 unsigned long flags
;
3073 struct gpio_desc gpio
;
3074 struct cond_wait wait
;
3077 if (!info
->gpio_present
)
3079 if (copy_from_user(&gpio
, user_gpio
, sizeof(gpio
)))
3081 DBGINFO(("%s wait_gpio() state=%08x smask=%08x\n",
3082 info
->device_name
, gpio
.state
, gpio
.smask
));
3083 /* ignore output pins identified by set IODR bit */
3084 if ((gpio
.smask
&= ~rd_reg32(info
, IODR
)) == 0)
3086 init_cond_wait(&wait
, gpio
.smask
);
3088 spin_lock_irqsave(&info
->port_array
[0]->lock
, flags
);
3089 /* enable interrupts for watched pins */
3090 wr_reg32(info
, IOER
, rd_reg32(info
, IOER
) | gpio
.smask
);
3091 /* get current pin states */
3092 state
= rd_reg32(info
, IOVR
);
3094 if (gpio
.smask
& ~(state
^ gpio
.state
)) {
3095 /* already in target state */
3098 /* wait for target state */
3099 add_cond_wait(&info
->gpio_wait_q
, &wait
);
3100 spin_unlock_irqrestore(&info
->port_array
[0]->lock
, flags
);
3102 if (signal_pending(current
))
3105 gpio
.state
= wait
.data
;
3106 spin_lock_irqsave(&info
->port_array
[0]->lock
, flags
);
3107 remove_cond_wait(&info
->gpio_wait_q
, &wait
);
3110 /* disable all GPIO interrupts if no waiting processes */
3111 if (info
->gpio_wait_q
== NULL
)
3112 wr_reg32(info
, IOER
, 0);
3113 spin_unlock_irqrestore(&info
->port_array
[0]->lock
, flags
);
3115 if ((rc
== 0) && copy_to_user(user_gpio
, &gpio
, sizeof(gpio
)))
3120 static int modem_input_wait(struct slgt_info
*info
,int arg
)
3122 unsigned long flags
;
3124 struct mgsl_icount cprev
, cnow
;
3125 DECLARE_WAITQUEUE(wait
, current
);
3127 /* save current irq counts */
3128 spin_lock_irqsave(&info
->lock
,flags
);
3129 cprev
= info
->icount
;
3130 add_wait_queue(&info
->status_event_wait_q
, &wait
);
3131 set_current_state(TASK_INTERRUPTIBLE
);
3132 spin_unlock_irqrestore(&info
->lock
,flags
);
3136 if (signal_pending(current
)) {
3141 /* get new irq counts */
3142 spin_lock_irqsave(&info
->lock
,flags
);
3143 cnow
= info
->icount
;
3144 set_current_state(TASK_INTERRUPTIBLE
);
3145 spin_unlock_irqrestore(&info
->lock
,flags
);
3147 /* if no change, wait aborted for some reason */
3148 if (cnow
.rng
== cprev
.rng
&& cnow
.dsr
== cprev
.dsr
&&
3149 cnow
.dcd
== cprev
.dcd
&& cnow
.cts
== cprev
.cts
) {
3154 /* check for change in caller specified modem input */
3155 if ((arg
& TIOCM_RNG
&& cnow
.rng
!= cprev
.rng
) ||
3156 (arg
& TIOCM_DSR
&& cnow
.dsr
!= cprev
.dsr
) ||
3157 (arg
& TIOCM_CD
&& cnow
.dcd
!= cprev
.dcd
) ||
3158 (arg
& TIOCM_CTS
&& cnow
.cts
!= cprev
.cts
)) {
3165 remove_wait_queue(&info
->status_event_wait_q
, &wait
);
3166 set_current_state(TASK_RUNNING
);
3171 * return state of serial control and status signals
3173 static int tiocmget(struct tty_struct
*tty
)
3175 struct slgt_info
*info
= tty
->driver_data
;
3176 unsigned int result
;
3177 unsigned long flags
;
3179 spin_lock_irqsave(&info
->lock
,flags
);
3181 spin_unlock_irqrestore(&info
->lock
,flags
);
3183 result
= ((info
->signals
& SerialSignal_RTS
) ? TIOCM_RTS
:0) +
3184 ((info
->signals
& SerialSignal_DTR
) ? TIOCM_DTR
:0) +
3185 ((info
->signals
& SerialSignal_DCD
) ? TIOCM_CAR
:0) +
3186 ((info
->signals
& SerialSignal_RI
) ? TIOCM_RNG
:0) +
3187 ((info
->signals
& SerialSignal_DSR
) ? TIOCM_DSR
:0) +
3188 ((info
->signals
& SerialSignal_CTS
) ? TIOCM_CTS
:0);
3190 DBGINFO(("%s tiocmget value=%08X\n", info
->device_name
, result
));
3195 * set modem control signals (DTR/RTS)
3197 * cmd signal command: TIOCMBIS = set bit TIOCMBIC = clear bit
3198 * TIOCMSET = set/clear signal values
3199 * value bit mask for command
3201 static int tiocmset(struct tty_struct
*tty
,
3202 unsigned int set
, unsigned int clear
)
3204 struct slgt_info
*info
= tty
->driver_data
;
3205 unsigned long flags
;
3207 DBGINFO(("%s tiocmset(%x,%x)\n", info
->device_name
, set
, clear
));
3209 if (set
& TIOCM_RTS
)
3210 info
->signals
|= SerialSignal_RTS
;
3211 if (set
& TIOCM_DTR
)
3212 info
->signals
|= SerialSignal_DTR
;
3213 if (clear
& TIOCM_RTS
)
3214 info
->signals
&= ~SerialSignal_RTS
;
3215 if (clear
& TIOCM_DTR
)
3216 info
->signals
&= ~SerialSignal_DTR
;
3218 spin_lock_irqsave(&info
->lock
,flags
);
3220 spin_unlock_irqrestore(&info
->lock
,flags
);
3224 static int carrier_raised(struct tty_port
*port
)
3226 unsigned long flags
;
3227 struct slgt_info
*info
= container_of(port
, struct slgt_info
, port
);
3229 spin_lock_irqsave(&info
->lock
,flags
);
3231 spin_unlock_irqrestore(&info
->lock
,flags
);
3232 return (info
->signals
& SerialSignal_DCD
) ? 1 : 0;
3235 static void dtr_rts(struct tty_port
*port
, int on
)
3237 unsigned long flags
;
3238 struct slgt_info
*info
= container_of(port
, struct slgt_info
, port
);
3240 spin_lock_irqsave(&info
->lock
,flags
);
3242 info
->signals
|= SerialSignal_RTS
| SerialSignal_DTR
;
3244 info
->signals
&= ~(SerialSignal_RTS
| SerialSignal_DTR
);
3246 spin_unlock_irqrestore(&info
->lock
,flags
);
3251 * block current process until the device is ready to open
3253 static int block_til_ready(struct tty_struct
*tty
, struct file
*filp
,
3254 struct slgt_info
*info
)
3256 DECLARE_WAITQUEUE(wait
, current
);
3258 bool do_clocal
= false;
3259 unsigned long flags
;
3261 struct tty_port
*port
= &info
->port
;
3263 DBGINFO(("%s block_til_ready\n", tty
->driver
->name
));
3265 if (filp
->f_flags
& O_NONBLOCK
|| tty_io_error(tty
)) {
3266 /* nonblock mode is set or port is not enabled */
3267 tty_port_set_active(port
, 1);
3274 /* Wait for carrier detect and the line to become
3275 * free (i.e., not in use by the callout). While we are in
3276 * this loop, port->count is dropped by one, so that
3277 * close() knows when to free things. We restore it upon
3278 * exit, either normal or abnormal.
3282 add_wait_queue(&port
->open_wait
, &wait
);
3284 spin_lock_irqsave(&info
->lock
, flags
);
3286 spin_unlock_irqrestore(&info
->lock
, flags
);
3287 port
->blocked_open
++;
3290 if (C_BAUD(tty
) && tty_port_initialized(port
))
3291 tty_port_raise_dtr_rts(port
);
3293 set_current_state(TASK_INTERRUPTIBLE
);
3295 if (tty_hung_up_p(filp
) || !tty_port_initialized(port
)) {
3296 retval
= (port
->flags
& ASYNC_HUP_NOTIFY
) ?
3297 -EAGAIN
: -ERESTARTSYS
;
3301 cd
= tty_port_carrier_raised(port
);
3302 if (do_clocal
|| cd
)
3305 if (signal_pending(current
)) {
3306 retval
= -ERESTARTSYS
;
3310 DBGINFO(("%s block_til_ready wait\n", tty
->driver
->name
));
3316 set_current_state(TASK_RUNNING
);
3317 remove_wait_queue(&port
->open_wait
, &wait
);
3319 if (!tty_hung_up_p(filp
))
3321 port
->blocked_open
--;
3324 tty_port_set_active(port
, 1);
3326 DBGINFO(("%s block_til_ready ready, rc=%d\n", tty
->driver
->name
, retval
));
3331 * allocate buffers used for calling line discipline receive_buf
3332 * directly in synchronous mode
3333 * note: add 5 bytes to max frame size to allow appending
3334 * 32-bit CRC and status byte when configured to do so
3336 static int alloc_tmp_rbuf(struct slgt_info
*info
)
3338 info
->tmp_rbuf
= kmalloc(info
->max_frame_size
+ 5, GFP_KERNEL
);
3339 if (info
->tmp_rbuf
== NULL
)
3341 /* unused flag buffer to satisfy receive_buf calling interface */
3342 info
->flag_buf
= kzalloc(info
->max_frame_size
+ 5, GFP_KERNEL
);
3343 if (!info
->flag_buf
) {
3344 kfree(info
->tmp_rbuf
);
3345 info
->tmp_rbuf
= NULL
;
3351 static void free_tmp_rbuf(struct slgt_info
*info
)
3353 kfree(info
->tmp_rbuf
);
3354 info
->tmp_rbuf
= NULL
;
3355 kfree(info
->flag_buf
);
3356 info
->flag_buf
= NULL
;
3360 * allocate DMA descriptor lists.
3362 static int alloc_desc(struct slgt_info
*info
)
3367 /* allocate memory to hold descriptor lists */
3368 info
->bufs
= pci_zalloc_consistent(info
->pdev
, DESC_LIST_SIZE
,
3369 &info
->bufs_dma_addr
);
3370 if (info
->bufs
== NULL
)
3373 info
->rbufs
= (struct slgt_desc
*)info
->bufs
;
3374 info
->tbufs
= ((struct slgt_desc
*)info
->bufs
) + info
->rbuf_count
;
3376 pbufs
= (unsigned int)info
->bufs_dma_addr
;
3379 * Build circular lists of descriptors
3382 for (i
=0; i
< info
->rbuf_count
; i
++) {
3383 /* physical address of this descriptor */
3384 info
->rbufs
[i
].pdesc
= pbufs
+ (i
* sizeof(struct slgt_desc
));
3386 /* physical address of next descriptor */
3387 if (i
== info
->rbuf_count
- 1)
3388 info
->rbufs
[i
].next
= cpu_to_le32(pbufs
);
3390 info
->rbufs
[i
].next
= cpu_to_le32(pbufs
+ ((i
+1) * sizeof(struct slgt_desc
)));
3391 set_desc_count(info
->rbufs
[i
], DMABUFSIZE
);
3394 for (i
=0; i
< info
->tbuf_count
; i
++) {
3395 /* physical address of this descriptor */
3396 info
->tbufs
[i
].pdesc
= pbufs
+ ((info
->rbuf_count
+ i
) * sizeof(struct slgt_desc
));
3398 /* physical address of next descriptor */
3399 if (i
== info
->tbuf_count
- 1)
3400 info
->tbufs
[i
].next
= cpu_to_le32(pbufs
+ info
->rbuf_count
* sizeof(struct slgt_desc
));
3402 info
->tbufs
[i
].next
= cpu_to_le32(pbufs
+ ((info
->rbuf_count
+ i
+ 1) * sizeof(struct slgt_desc
)));
3408 static void free_desc(struct slgt_info
*info
)
3410 if (info
->bufs
!= NULL
) {
3411 pci_free_consistent(info
->pdev
, DESC_LIST_SIZE
, info
->bufs
, info
->bufs_dma_addr
);
3418 static int alloc_bufs(struct slgt_info
*info
, struct slgt_desc
*bufs
, int count
)
3421 for (i
=0; i
< count
; i
++) {
3422 if ((bufs
[i
].buf
= pci_alloc_consistent(info
->pdev
, DMABUFSIZE
, &bufs
[i
].buf_dma_addr
)) == NULL
)
3424 bufs
[i
].pbuf
= cpu_to_le32((unsigned int)bufs
[i
].buf_dma_addr
);
3429 static void free_bufs(struct slgt_info
*info
, struct slgt_desc
*bufs
, int count
)
3432 for (i
=0; i
< count
; i
++) {
3433 if (bufs
[i
].buf
== NULL
)
3435 pci_free_consistent(info
->pdev
, DMABUFSIZE
, bufs
[i
].buf
, bufs
[i
].buf_dma_addr
);
3440 static int alloc_dma_bufs(struct slgt_info
*info
)
3442 info
->rbuf_count
= 32;
3443 info
->tbuf_count
= 32;
3445 if (alloc_desc(info
) < 0 ||
3446 alloc_bufs(info
, info
->rbufs
, info
->rbuf_count
) < 0 ||
3447 alloc_bufs(info
, info
->tbufs
, info
->tbuf_count
) < 0 ||
3448 alloc_tmp_rbuf(info
) < 0) {
3449 DBGERR(("%s DMA buffer alloc fail\n", info
->device_name
));
3456 static void free_dma_bufs(struct slgt_info
*info
)
3459 free_bufs(info
, info
->rbufs
, info
->rbuf_count
);
3460 free_bufs(info
, info
->tbufs
, info
->tbuf_count
);
3463 free_tmp_rbuf(info
);
3466 static int claim_resources(struct slgt_info
*info
)
3468 if (request_mem_region(info
->phys_reg_addr
, SLGT_REG_SIZE
, "synclink_gt") == NULL
) {
3469 DBGERR(("%s reg addr conflict, addr=%08X\n",
3470 info
->device_name
, info
->phys_reg_addr
));
3471 info
->init_error
= DiagStatus_AddressConflict
;
3475 info
->reg_addr_requested
= true;
3477 info
->reg_addr
= ioremap_nocache(info
->phys_reg_addr
, SLGT_REG_SIZE
);
3478 if (!info
->reg_addr
) {
3479 DBGERR(("%s can't map device registers, addr=%08X\n",
3480 info
->device_name
, info
->phys_reg_addr
));
3481 info
->init_error
= DiagStatus_CantAssignPciResources
;
3487 release_resources(info
);
3491 static void release_resources(struct slgt_info
*info
)
3493 if (info
->irq_requested
) {
3494 free_irq(info
->irq_level
, info
);
3495 info
->irq_requested
= false;
3498 if (info
->reg_addr_requested
) {
3499 release_mem_region(info
->phys_reg_addr
, SLGT_REG_SIZE
);
3500 info
->reg_addr_requested
= false;
3503 if (info
->reg_addr
) {
3504 iounmap(info
->reg_addr
);
3505 info
->reg_addr
= NULL
;
3509 /* Add the specified device instance data structure to the
3510 * global linked list of devices and increment the device count.
3512 static void add_device(struct slgt_info
*info
)
3516 info
->next_device
= NULL
;
3517 info
->line
= slgt_device_count
;
3518 sprintf(info
->device_name
, "%s%d", tty_dev_prefix
, info
->line
);
3520 if (info
->line
< MAX_DEVICES
) {
3521 if (maxframe
[info
->line
])
3522 info
->max_frame_size
= maxframe
[info
->line
];
3525 slgt_device_count
++;
3527 if (!slgt_device_list
)
3528 slgt_device_list
= info
;
3530 struct slgt_info
*current_dev
= slgt_device_list
;
3531 while(current_dev
->next_device
)
3532 current_dev
= current_dev
->next_device
;
3533 current_dev
->next_device
= info
;
3536 if (info
->max_frame_size
< 4096)
3537 info
->max_frame_size
= 4096;
3538 else if (info
->max_frame_size
> 65535)
3539 info
->max_frame_size
= 65535;
3541 switch(info
->pdev
->device
) {
3542 case SYNCLINK_GT_DEVICE_ID
:
3545 case SYNCLINK_GT2_DEVICE_ID
:
3548 case SYNCLINK_GT4_DEVICE_ID
:
3551 case SYNCLINK_AC_DEVICE_ID
:
3553 info
->params
.mode
= MGSL_MODE_ASYNC
;
3556 devstr
= "(unknown model)";
3558 printk("SyncLink %s %s IO=%08x IRQ=%d MaxFrameSize=%u\n",
3559 devstr
, info
->device_name
, info
->phys_reg_addr
,
3560 info
->irq_level
, info
->max_frame_size
);
3562 #if SYNCLINK_GENERIC_HDLC
3567 static const struct tty_port_operations slgt_port_ops
= {
3568 .carrier_raised
= carrier_raised
,
3573 * allocate device instance structure, return NULL on failure
3575 static struct slgt_info
*alloc_dev(int adapter_num
, int port_num
, struct pci_dev
*pdev
)
3577 struct slgt_info
*info
;
3579 info
= kzalloc(sizeof(struct slgt_info
), GFP_KERNEL
);
3582 DBGERR(("%s device alloc failed adapter=%d port=%d\n",
3583 driver_name
, adapter_num
, port_num
));
3585 tty_port_init(&info
->port
);
3586 info
->port
.ops
= &slgt_port_ops
;
3587 info
->magic
= MGSL_MAGIC
;
3588 INIT_WORK(&info
->task
, bh_handler
);
3589 info
->max_frame_size
= 4096;
3590 info
->base_clock
= 14745600;
3591 info
->rbuf_fill_level
= DMABUFSIZE
;
3592 info
->port
.close_delay
= 5*HZ
/10;
3593 info
->port
.closing_wait
= 30*HZ
;
3594 init_waitqueue_head(&info
->status_event_wait_q
);
3595 init_waitqueue_head(&info
->event_wait_q
);
3596 spin_lock_init(&info
->netlock
);
3597 memcpy(&info
->params
,&default_params
,sizeof(MGSL_PARAMS
));
3598 info
->idle_mode
= HDLC_TXIDLE_FLAGS
;
3599 info
->adapter_num
= adapter_num
;
3600 info
->port_num
= port_num
;
3602 setup_timer(&info
->tx_timer
, tx_timeout
, (unsigned long)info
);
3603 setup_timer(&info
->rx_timer
, rx_timeout
, (unsigned long)info
);
3605 /* Copy configuration info to device instance data */
3607 info
->irq_level
= pdev
->irq
;
3608 info
->phys_reg_addr
= pci_resource_start(pdev
,0);
3610 info
->bus_type
= MGSL_BUS_TYPE_PCI
;
3611 info
->irq_flags
= IRQF_SHARED
;
3613 info
->init_error
= -1; /* assume error, set to 0 on successful init */
3619 static void device_init(int adapter_num
, struct pci_dev
*pdev
)
3621 struct slgt_info
*port_array
[SLGT_MAX_PORTS
];
3625 if (pdev
->device
== SYNCLINK_GT2_DEVICE_ID
)
3627 else if (pdev
->device
== SYNCLINK_GT4_DEVICE_ID
)
3630 /* allocate device instances for all ports */
3631 for (i
=0; i
< port_count
; ++i
) {
3632 port_array
[i
] = alloc_dev(adapter_num
, i
, pdev
);
3633 if (port_array
[i
] == NULL
) {
3634 for (--i
; i
>= 0; --i
) {
3635 tty_port_destroy(&port_array
[i
]->port
);
3636 kfree(port_array
[i
]);
3642 /* give copy of port_array to all ports and add to device list */
3643 for (i
=0; i
< port_count
; ++i
) {
3644 memcpy(port_array
[i
]->port_array
, port_array
, sizeof(port_array
));
3645 add_device(port_array
[i
]);
3646 port_array
[i
]->port_count
= port_count
;
3647 spin_lock_init(&port_array
[i
]->lock
);
3650 /* Allocate and claim adapter resources */
3651 if (!claim_resources(port_array
[0])) {
3653 alloc_dma_bufs(port_array
[0]);
3655 /* copy resource information from first port to others */
3656 for (i
= 1; i
< port_count
; ++i
) {
3657 port_array
[i
]->irq_level
= port_array
[0]->irq_level
;
3658 port_array
[i
]->reg_addr
= port_array
[0]->reg_addr
;
3659 alloc_dma_bufs(port_array
[i
]);
3662 if (request_irq(port_array
[0]->irq_level
,
3664 port_array
[0]->irq_flags
,
3665 port_array
[0]->device_name
,
3666 port_array
[0]) < 0) {
3667 DBGERR(("%s request_irq failed IRQ=%d\n",
3668 port_array
[0]->device_name
,
3669 port_array
[0]->irq_level
));
3671 port_array
[0]->irq_requested
= true;
3672 adapter_test(port_array
[0]);
3673 for (i
=1 ; i
< port_count
; i
++) {
3674 port_array
[i
]->init_error
= port_array
[0]->init_error
;
3675 port_array
[i
]->gpio_present
= port_array
[0]->gpio_present
;
3680 for (i
= 0; i
< port_count
; ++i
) {
3681 struct slgt_info
*info
= port_array
[i
];
3682 tty_port_register_device(&info
->port
, serial_driver
, info
->line
,
3687 static int init_one(struct pci_dev
*dev
,
3688 const struct pci_device_id
*ent
)
3690 if (pci_enable_device(dev
)) {
3691 printk("error enabling pci device %p\n", dev
);
3694 pci_set_master(dev
);
3695 device_init(slgt_device_count
, dev
);
3699 static void remove_one(struct pci_dev
*dev
)
3703 static const struct tty_operations ops
= {
3707 .put_char
= put_char
,
3708 .flush_chars
= flush_chars
,
3709 .write_room
= write_room
,
3710 .chars_in_buffer
= chars_in_buffer
,
3711 .flush_buffer
= flush_buffer
,
3713 .compat_ioctl
= slgt_compat_ioctl
,
3714 .throttle
= throttle
,
3715 .unthrottle
= unthrottle
,
3716 .send_xchar
= send_xchar
,
3717 .break_ctl
= set_break
,
3718 .wait_until_sent
= wait_until_sent
,
3719 .set_termios
= set_termios
,
3721 .start
= tx_release
,
3723 .tiocmget
= tiocmget
,
3724 .tiocmset
= tiocmset
,
3725 .get_icount
= get_icount
,
3726 .proc_fops
= &synclink_gt_proc_fops
,
3729 static void slgt_cleanup(void)
3732 struct slgt_info
*info
;
3733 struct slgt_info
*tmp
;
3735 printk(KERN_INFO
"unload %s\n", driver_name
);
3737 if (serial_driver
) {
3738 for (info
=slgt_device_list
; info
!= NULL
; info
=info
->next_device
)
3739 tty_unregister_device(serial_driver
, info
->line
);
3740 rc
= tty_unregister_driver(serial_driver
);
3742 DBGERR(("tty_unregister_driver error=%d\n", rc
));
3743 put_tty_driver(serial_driver
);
3747 info
= slgt_device_list
;
3750 info
= info
->next_device
;
3753 /* release devices */
3754 info
= slgt_device_list
;
3756 #if SYNCLINK_GENERIC_HDLC
3759 free_dma_bufs(info
);
3760 free_tmp_rbuf(info
);
3761 if (info
->port_num
== 0)
3762 release_resources(info
);
3764 info
= info
->next_device
;
3765 tty_port_destroy(&tmp
->port
);
3770 pci_unregister_driver(&pci_driver
);
3774 * Driver initialization entry point.
3776 static int __init
slgt_init(void)
3780 printk(KERN_INFO
"%s\n", driver_name
);
3782 serial_driver
= alloc_tty_driver(MAX_DEVICES
);
3783 if (!serial_driver
) {
3784 printk("%s can't allocate tty driver\n", driver_name
);
3788 /* Initialize the tty_driver structure */
3790 serial_driver
->driver_name
= slgt_driver_name
;
3791 serial_driver
->name
= tty_dev_prefix
;
3792 serial_driver
->major
= ttymajor
;
3793 serial_driver
->minor_start
= 64;
3794 serial_driver
->type
= TTY_DRIVER_TYPE_SERIAL
;
3795 serial_driver
->subtype
= SERIAL_TYPE_NORMAL
;
3796 serial_driver
->init_termios
= tty_std_termios
;
3797 serial_driver
->init_termios
.c_cflag
=
3798 B9600
| CS8
| CREAD
| HUPCL
| CLOCAL
;
3799 serial_driver
->init_termios
.c_ispeed
= 9600;
3800 serial_driver
->init_termios
.c_ospeed
= 9600;
3801 serial_driver
->flags
= TTY_DRIVER_REAL_RAW
| TTY_DRIVER_DYNAMIC_DEV
;
3802 tty_set_operations(serial_driver
, &ops
);
3803 if ((rc
= tty_register_driver(serial_driver
)) < 0) {
3804 DBGERR(("%s can't register serial driver\n", driver_name
));
3805 put_tty_driver(serial_driver
);
3806 serial_driver
= NULL
;
3810 printk(KERN_INFO
"%s, tty major#%d\n",
3811 driver_name
, serial_driver
->major
);
3813 slgt_device_count
= 0;
3814 if ((rc
= pci_register_driver(&pci_driver
)) < 0) {
3815 printk("%s pci_register_driver error=%d\n", driver_name
, rc
);
3818 pci_registered
= true;
3820 if (!slgt_device_list
)
3821 printk("%s no devices found\n",driver_name
);
3830 static void __exit
slgt_exit(void)
3835 module_init(slgt_init
);
3836 module_exit(slgt_exit
);
3839 * register access routines
3842 #define CALC_REGADDR() \
3843 unsigned long reg_addr = ((unsigned long)info->reg_addr) + addr; \
3845 reg_addr += (info->port_num) * 32; \
3846 else if (addr >= 0x40) \
3847 reg_addr += (info->port_num) * 16;
3849 static __u8
rd_reg8(struct slgt_info
*info
, unsigned int addr
)
3852 return readb((void __iomem
*)reg_addr
);
3855 static void wr_reg8(struct slgt_info
*info
, unsigned int addr
, __u8 value
)
3858 writeb(value
, (void __iomem
*)reg_addr
);
3861 static __u16
rd_reg16(struct slgt_info
*info
, unsigned int addr
)
3864 return readw((void __iomem
*)reg_addr
);
3867 static void wr_reg16(struct slgt_info
*info
, unsigned int addr
, __u16 value
)
3870 writew(value
, (void __iomem
*)reg_addr
);
3873 static __u32
rd_reg32(struct slgt_info
*info
, unsigned int addr
)
3876 return readl((void __iomem
*)reg_addr
);
3879 static void wr_reg32(struct slgt_info
*info
, unsigned int addr
, __u32 value
)
3882 writel(value
, (void __iomem
*)reg_addr
);
3885 static void rdma_reset(struct slgt_info
*info
)
3890 wr_reg32(info
, RDCSR
, BIT1
);
3892 /* wait for enable bit cleared */
3893 for(i
=0 ; i
< 1000 ; i
++)
3894 if (!(rd_reg32(info
, RDCSR
) & BIT0
))
3898 static void tdma_reset(struct slgt_info
*info
)
3903 wr_reg32(info
, TDCSR
, BIT1
);
3905 /* wait for enable bit cleared */
3906 for(i
=0 ; i
< 1000 ; i
++)
3907 if (!(rd_reg32(info
, TDCSR
) & BIT0
))
3912 * enable internal loopback
3913 * TxCLK and RxCLK are generated from BRG
3914 * and TxD is looped back to RxD internally.
3916 static void enable_loopback(struct slgt_info
*info
)
3918 /* SCR (serial control) BIT2=loopback enable */
3919 wr_reg16(info
, SCR
, (unsigned short)(rd_reg16(info
, SCR
) | BIT2
));
3921 if (info
->params
.mode
!= MGSL_MODE_ASYNC
) {
3922 /* CCR (clock control)
3923 * 07..05 tx clock source (010 = BRG)
3924 * 04..02 rx clock source (010 = BRG)
3925 * 01 auxclk enable (0 = disable)
3926 * 00 BRG enable (1 = enable)
3930 wr_reg8(info
, CCR
, 0x49);
3932 /* set speed if available, otherwise use default */
3933 if (info
->params
.clock_speed
)
3934 set_rate(info
, info
->params
.clock_speed
);
3936 set_rate(info
, 3686400);
3941 * set baud rate generator to specified rate
3943 static void set_rate(struct slgt_info
*info
, u32 rate
)
3946 unsigned int osc
= info
->base_clock
;
3948 /* div = osc/rate - 1
3950 * Round div up if osc/rate is not integer to
3951 * force to next slowest rate.
3956 if (!(osc
% rate
) && div
)
3958 wr_reg16(info
, BDR
, (unsigned short)div
);
3962 static void rx_stop(struct slgt_info
*info
)
3966 /* disable and reset receiver */
3967 val
= rd_reg16(info
, RCR
) & ~BIT1
; /* clear enable bit */
3968 wr_reg16(info
, RCR
, (unsigned short)(val
| BIT2
)); /* set reset bit */
3969 wr_reg16(info
, RCR
, val
); /* clear reset bit */
3971 slgt_irq_off(info
, IRQ_RXOVER
+ IRQ_RXDATA
+ IRQ_RXIDLE
);
3973 /* clear pending rx interrupts */
3974 wr_reg16(info
, SSR
, IRQ_RXIDLE
+ IRQ_RXOVER
);
3978 info
->rx_enabled
= false;
3979 info
->rx_restart
= false;
3982 static void rx_start(struct slgt_info
*info
)
3986 slgt_irq_off(info
, IRQ_RXOVER
+ IRQ_RXDATA
);
3988 /* clear pending rx overrun IRQ */
3989 wr_reg16(info
, SSR
, IRQ_RXOVER
);
3991 /* reset and disable receiver */
3992 val
= rd_reg16(info
, RCR
) & ~BIT1
; /* clear enable bit */
3993 wr_reg16(info
, RCR
, (unsigned short)(val
| BIT2
)); /* set reset bit */
3994 wr_reg16(info
, RCR
, val
); /* clear reset bit */
4000 /* rx request when rx FIFO not empty */
4001 wr_reg16(info
, SCR
, (unsigned short)(rd_reg16(info
, SCR
) & ~BIT14
));
4002 slgt_irq_on(info
, IRQ_RXDATA
);
4003 if (info
->params
.mode
== MGSL_MODE_ASYNC
) {
4004 /* enable saving of rx status */
4005 wr_reg32(info
, RDCSR
, BIT6
);
4008 /* rx request when rx FIFO half full */
4009 wr_reg16(info
, SCR
, (unsigned short)(rd_reg16(info
, SCR
) | BIT14
));
4010 /* set 1st descriptor address */
4011 wr_reg32(info
, RDDAR
, info
->rbufs
[0].pdesc
);
4013 if (info
->params
.mode
!= MGSL_MODE_ASYNC
) {
4014 /* enable rx DMA and DMA interrupt */
4015 wr_reg32(info
, RDCSR
, (BIT2
+ BIT0
));
4017 /* enable saving of rx status, rx DMA and DMA interrupt */
4018 wr_reg32(info
, RDCSR
, (BIT6
+ BIT2
+ BIT0
));
4022 slgt_irq_on(info
, IRQ_RXOVER
);
4024 /* enable receiver */
4025 wr_reg16(info
, RCR
, (unsigned short)(rd_reg16(info
, RCR
) | BIT1
));
4027 info
->rx_restart
= false;
4028 info
->rx_enabled
= true;
4031 static void tx_start(struct slgt_info
*info
)
4033 if (!info
->tx_enabled
) {
4035 (unsigned short)((rd_reg16(info
, TCR
) | BIT1
) & ~BIT2
));
4036 info
->tx_enabled
= true;
4039 if (desc_count(info
->tbufs
[info
->tbuf_start
])) {
4040 info
->drop_rts_on_tx_done
= false;
4042 if (info
->params
.mode
!= MGSL_MODE_ASYNC
) {
4043 if (info
->params
.flags
& HDLC_FLAG_AUTO_RTS
) {
4045 if (!(info
->signals
& SerialSignal_RTS
)) {
4046 info
->signals
|= SerialSignal_RTS
;
4048 info
->drop_rts_on_tx_done
= true;
4052 slgt_irq_off(info
, IRQ_TXDATA
);
4053 slgt_irq_on(info
, IRQ_TXUNDER
+ IRQ_TXIDLE
);
4054 /* clear tx idle and underrun status bits */
4055 wr_reg16(info
, SSR
, (unsigned short)(IRQ_TXIDLE
+ IRQ_TXUNDER
));
4057 slgt_irq_off(info
, IRQ_TXDATA
);
4058 slgt_irq_on(info
, IRQ_TXIDLE
);
4059 /* clear tx idle status bit */
4060 wr_reg16(info
, SSR
, IRQ_TXIDLE
);
4062 /* set 1st descriptor address and start DMA */
4063 wr_reg32(info
, TDDAR
, info
->tbufs
[info
->tbuf_start
].pdesc
);
4064 wr_reg32(info
, TDCSR
, BIT2
+ BIT0
);
4065 info
->tx_active
= true;
4069 static void tx_stop(struct slgt_info
*info
)
4073 del_timer(&info
->tx_timer
);
4077 /* reset and disable transmitter */
4078 val
= rd_reg16(info
, TCR
) & ~BIT1
; /* clear enable bit */
4079 wr_reg16(info
, TCR
, (unsigned short)(val
| BIT2
)); /* set reset bit */
4081 slgt_irq_off(info
, IRQ_TXDATA
+ IRQ_TXIDLE
+ IRQ_TXUNDER
);
4083 /* clear tx idle and underrun status bit */
4084 wr_reg16(info
, SSR
, (unsigned short)(IRQ_TXIDLE
+ IRQ_TXUNDER
));
4088 info
->tx_enabled
= false;
4089 info
->tx_active
= false;
4092 static void reset_port(struct slgt_info
*info
)
4094 if (!info
->reg_addr
)
4100 info
->signals
&= ~(SerialSignal_RTS
| SerialSignal_DTR
);
4103 slgt_irq_off(info
, IRQ_ALL
| IRQ_MASTER
);
4106 static void reset_adapter(struct slgt_info
*info
)
4109 for (i
=0; i
< info
->port_count
; ++i
) {
4110 if (info
->port_array
[i
])
4111 reset_port(info
->port_array
[i
]);
4115 static void async_mode(struct slgt_info
*info
)
4119 slgt_irq_off(info
, IRQ_ALL
| IRQ_MASTER
);
4125 * 15..13 mode, 010=async
4126 * 12..10 encoding, 000=NRZ
4128 * 08 1=odd parity, 0=even parity
4129 * 07 1=RTS driver control
4131 * 05..04 character length
4136 * 03 0=1 stop bit, 1=2 stop bits
4139 * 00 auto-CTS enable
4143 if (info
->if_mode
& MGSL_INTERFACE_RTS_EN
)
4146 if (info
->params
.parity
!= ASYNC_PARITY_NONE
) {
4148 if (info
->params
.parity
== ASYNC_PARITY_ODD
)
4152 switch (info
->params
.data_bits
)
4154 case 6: val
|= BIT4
; break;
4155 case 7: val
|= BIT5
; break;
4156 case 8: val
|= BIT5
+ BIT4
; break;
4159 if (info
->params
.stop_bits
!= 1)
4162 if (info
->params
.flags
& HDLC_FLAG_AUTO_CTS
)
4165 wr_reg16(info
, TCR
, val
);
4169 * 15..13 mode, 010=async
4170 * 12..10 encoding, 000=NRZ
4172 * 08 1=odd parity, 0=even parity
4173 * 07..06 reserved, must be 0
4174 * 05..04 character length
4179 * 03 reserved, must be zero
4182 * 00 auto-DCD enable
4186 if (info
->params
.parity
!= ASYNC_PARITY_NONE
) {
4188 if (info
->params
.parity
== ASYNC_PARITY_ODD
)
4192 switch (info
->params
.data_bits
)
4194 case 6: val
|= BIT4
; break;
4195 case 7: val
|= BIT5
; break;
4196 case 8: val
|= BIT5
+ BIT4
; break;
4199 if (info
->params
.flags
& HDLC_FLAG_AUTO_DCD
)
4202 wr_reg16(info
, RCR
, val
);
4204 /* CCR (clock control)
4206 * 07..05 011 = tx clock source is BRG/16
4207 * 04..02 010 = rx clock source is BRG
4208 * 01 0 = auxclk disabled
4209 * 00 1 = BRG enabled
4213 wr_reg8(info
, CCR
, 0x69);
4217 /* SCR (serial control)
4219 * 15 1=tx req on FIFO half empty
4220 * 14 1=rx req on FIFO half full
4221 * 13 tx data IRQ enable
4222 * 12 tx idle IRQ enable
4223 * 11 rx break on IRQ enable
4224 * 10 rx data IRQ enable
4225 * 09 rx break off IRQ enable
4226 * 08 overrun IRQ enable
4231 * 03 0=16x sampling, 1=8x sampling
4232 * 02 1=txd->rxd internal loopback enable
4233 * 01 reserved, must be zero
4234 * 00 1=master IRQ enable
4236 val
= BIT15
+ BIT14
+ BIT0
;
4237 /* JCR[8] : 1 = x8 async mode feature available */
4238 if ((rd_reg32(info
, JCR
) & BIT8
) && info
->params
.data_rate
&&
4239 ((info
->base_clock
< (info
->params
.data_rate
* 16)) ||
4240 (info
->base_clock
% (info
->params
.data_rate
* 16)))) {
4241 /* use 8x sampling */
4243 set_rate(info
, info
->params
.data_rate
* 8);
4245 /* use 16x sampling */
4246 set_rate(info
, info
->params
.data_rate
* 16);
4248 wr_reg16(info
, SCR
, val
);
4250 slgt_irq_on(info
, IRQ_RXBREAK
| IRQ_RXOVER
);
4252 if (info
->params
.loopback
)
4253 enable_loopback(info
);
4256 static void sync_mode(struct slgt_info
*info
)
4260 slgt_irq_off(info
, IRQ_ALL
| IRQ_MASTER
);
4268 * 001=raw bit synchronous
4269 * 010=asynchronous/isochronous
4270 * 011=monosync byte synchronous
4271 * 100=bisync byte synchronous
4272 * 101=xsync byte synchronous
4276 * 07 1=RTS driver control
4277 * 06 preamble enable
4278 * 05..04 preamble length
4279 * 03 share open/close flag
4282 * 00 auto-CTS enable
4286 switch(info
->params
.mode
) {
4287 case MGSL_MODE_XSYNC
:
4288 val
|= BIT15
+ BIT13
;
4290 case MGSL_MODE_MONOSYNC
: val
|= BIT14
+ BIT13
; break;
4291 case MGSL_MODE_BISYNC
: val
|= BIT15
; break;
4292 case MGSL_MODE_RAW
: val
|= BIT13
; break;
4294 if (info
->if_mode
& MGSL_INTERFACE_RTS_EN
)
4297 switch(info
->params
.encoding
)
4299 case HDLC_ENCODING_NRZB
: val
|= BIT10
; break;
4300 case HDLC_ENCODING_NRZI_MARK
: val
|= BIT11
; break;
4301 case HDLC_ENCODING_NRZI
: val
|= BIT11
+ BIT10
; break;
4302 case HDLC_ENCODING_BIPHASE_MARK
: val
|= BIT12
; break;
4303 case HDLC_ENCODING_BIPHASE_SPACE
: val
|= BIT12
+ BIT10
; break;
4304 case HDLC_ENCODING_BIPHASE_LEVEL
: val
|= BIT12
+ BIT11
; break;
4305 case HDLC_ENCODING_DIFF_BIPHASE_LEVEL
: val
|= BIT12
+ BIT11
+ BIT10
; break;
4308 switch (info
->params
.crc_type
& HDLC_CRC_MASK
)
4310 case HDLC_CRC_16_CCITT
: val
|= BIT9
; break;
4311 case HDLC_CRC_32_CCITT
: val
|= BIT9
+ BIT8
; break;
4314 if (info
->params
.preamble
!= HDLC_PREAMBLE_PATTERN_NONE
)
4317 switch (info
->params
.preamble_length
)
4319 case HDLC_PREAMBLE_LENGTH_16BITS
: val
|= BIT5
; break;
4320 case HDLC_PREAMBLE_LENGTH_32BITS
: val
|= BIT4
; break;
4321 case HDLC_PREAMBLE_LENGTH_64BITS
: val
|= BIT5
+ BIT4
; break;
4324 if (info
->params
.flags
& HDLC_FLAG_AUTO_CTS
)
4327 wr_reg16(info
, TCR
, val
);
4329 /* TPR (transmit preamble) */
4331 switch (info
->params
.preamble
)
4333 case HDLC_PREAMBLE_PATTERN_FLAGS
: val
= 0x7e; break;
4334 case HDLC_PREAMBLE_PATTERN_ONES
: val
= 0xff; break;
4335 case HDLC_PREAMBLE_PATTERN_ZEROS
: val
= 0x00; break;
4336 case HDLC_PREAMBLE_PATTERN_10
: val
= 0x55; break;
4337 case HDLC_PREAMBLE_PATTERN_01
: val
= 0xaa; break;
4338 default: val
= 0x7e; break;
4340 wr_reg8(info
, TPR
, (unsigned char)val
);
4346 * 001=raw bit synchronous
4347 * 010=asynchronous/isochronous
4348 * 011=monosync byte synchronous
4349 * 100=bisync byte synchronous
4350 * 101=xsync byte synchronous
4354 * 07..03 reserved, must be 0
4357 * 00 auto-DCD enable
4361 switch(info
->params
.mode
) {
4362 case MGSL_MODE_XSYNC
:
4363 val
|= BIT15
+ BIT13
;
4365 case MGSL_MODE_MONOSYNC
: val
|= BIT14
+ BIT13
; break;
4366 case MGSL_MODE_BISYNC
: val
|= BIT15
; break;
4367 case MGSL_MODE_RAW
: val
|= BIT13
; break;
4370 switch(info
->params
.encoding
)
4372 case HDLC_ENCODING_NRZB
: val
|= BIT10
; break;
4373 case HDLC_ENCODING_NRZI_MARK
: val
|= BIT11
; break;
4374 case HDLC_ENCODING_NRZI
: val
|= BIT11
+ BIT10
; break;
4375 case HDLC_ENCODING_BIPHASE_MARK
: val
|= BIT12
; break;
4376 case HDLC_ENCODING_BIPHASE_SPACE
: val
|= BIT12
+ BIT10
; break;
4377 case HDLC_ENCODING_BIPHASE_LEVEL
: val
|= BIT12
+ BIT11
; break;
4378 case HDLC_ENCODING_DIFF_BIPHASE_LEVEL
: val
|= BIT12
+ BIT11
+ BIT10
; break;
4381 switch (info
->params
.crc_type
& HDLC_CRC_MASK
)
4383 case HDLC_CRC_16_CCITT
: val
|= BIT9
; break;
4384 case HDLC_CRC_32_CCITT
: val
|= BIT9
+ BIT8
; break;
4387 if (info
->params
.flags
& HDLC_FLAG_AUTO_DCD
)
4390 wr_reg16(info
, RCR
, val
);
4392 /* CCR (clock control)
4394 * 07..05 tx clock source
4395 * 04..02 rx clock source
4401 if (info
->params
.flags
& HDLC_FLAG_TXC_BRG
)
4403 // when RxC source is DPLL, BRG generates 16X DPLL
4404 // reference clock, so take TxC from BRG/16 to get
4405 // transmit clock at actual data rate
4406 if (info
->params
.flags
& HDLC_FLAG_RXC_DPLL
)
4407 val
|= BIT6
+ BIT5
; /* 011, txclk = BRG/16 */
4409 val
|= BIT6
; /* 010, txclk = BRG */
4411 else if (info
->params
.flags
& HDLC_FLAG_TXC_DPLL
)
4412 val
|= BIT7
; /* 100, txclk = DPLL Input */
4413 else if (info
->params
.flags
& HDLC_FLAG_TXC_RXCPIN
)
4414 val
|= BIT5
; /* 001, txclk = RXC Input */
4416 if (info
->params
.flags
& HDLC_FLAG_RXC_BRG
)
4417 val
|= BIT3
; /* 010, rxclk = BRG */
4418 else if (info
->params
.flags
& HDLC_FLAG_RXC_DPLL
)
4419 val
|= BIT4
; /* 100, rxclk = DPLL */
4420 else if (info
->params
.flags
& HDLC_FLAG_RXC_TXCPIN
)
4421 val
|= BIT2
; /* 001, rxclk = TXC Input */
4423 if (info
->params
.clock_speed
)
4426 wr_reg8(info
, CCR
, (unsigned char)val
);
4428 if (info
->params
.flags
& (HDLC_FLAG_TXC_DPLL
+ HDLC_FLAG_RXC_DPLL
))
4430 // program DPLL mode
4431 switch(info
->params
.encoding
)
4433 case HDLC_ENCODING_BIPHASE_MARK
:
4434 case HDLC_ENCODING_BIPHASE_SPACE
:
4436 case HDLC_ENCODING_BIPHASE_LEVEL
:
4437 case HDLC_ENCODING_DIFF_BIPHASE_LEVEL
:
4438 val
= BIT7
+ BIT6
; break;
4439 default: val
= BIT6
; // NRZ encodings
4441 wr_reg16(info
, RCR
, (unsigned short)(rd_reg16(info
, RCR
) | val
));
4443 // DPLL requires a 16X reference clock from BRG
4444 set_rate(info
, info
->params
.clock_speed
* 16);
4447 set_rate(info
, info
->params
.clock_speed
);
4453 /* SCR (serial control)
4455 * 15 1=tx req on FIFO half empty
4456 * 14 1=rx req on FIFO half full
4457 * 13 tx data IRQ enable
4458 * 12 tx idle IRQ enable
4459 * 11 underrun IRQ enable
4460 * 10 rx data IRQ enable
4461 * 09 rx idle IRQ enable
4462 * 08 overrun IRQ enable
4467 * 03 reserved, must be zero
4468 * 02 1=txd->rxd internal loopback enable
4469 * 01 reserved, must be zero
4470 * 00 1=master IRQ enable
4472 wr_reg16(info
, SCR
, BIT15
+ BIT14
+ BIT0
);
4474 if (info
->params
.loopback
)
4475 enable_loopback(info
);
4479 * set transmit idle mode
4481 static void tx_set_idle(struct slgt_info
*info
)
4486 /* if preamble enabled (tcr[6] == 1) then tx idle size = 8 bits
4487 * else tcr[5:4] = tx idle size: 00 = 8 bits, 01 = 16 bits
4489 tcr
= rd_reg16(info
, TCR
);
4490 if (info
->idle_mode
& HDLC_TXIDLE_CUSTOM_16
) {
4491 /* disable preamble, set idle size to 16 bits */
4492 tcr
= (tcr
& ~(BIT6
+ BIT5
)) | BIT4
;
4493 /* MSB of 16 bit idle specified in tx preamble register (TPR) */
4494 wr_reg8(info
, TPR
, (unsigned char)((info
->idle_mode
>> 8) & 0xff));
4495 } else if (!(tcr
& BIT6
)) {
4496 /* preamble is disabled, set idle size to 8 bits */
4497 tcr
&= ~(BIT5
+ BIT4
);
4499 wr_reg16(info
, TCR
, tcr
);
4501 if (info
->idle_mode
& (HDLC_TXIDLE_CUSTOM_8
| HDLC_TXIDLE_CUSTOM_16
)) {
4502 /* LSB of custom tx idle specified in tx idle register */
4503 val
= (unsigned char)(info
->idle_mode
& 0xff);
4505 /* standard 8 bit idle patterns */
4506 switch(info
->idle_mode
)
4508 case HDLC_TXIDLE_FLAGS
: val
= 0x7e; break;
4509 case HDLC_TXIDLE_ALT_ZEROS_ONES
:
4510 case HDLC_TXIDLE_ALT_MARK_SPACE
: val
= 0xaa; break;
4511 case HDLC_TXIDLE_ZEROS
:
4512 case HDLC_TXIDLE_SPACE
: val
= 0x00; break;
4513 default: val
= 0xff;
4517 wr_reg8(info
, TIR
, val
);
4521 * get state of V24 status (input) signals
4523 static void get_signals(struct slgt_info
*info
)
4525 unsigned short status
= rd_reg16(info
, SSR
);
4527 /* clear all serial signals except RTS and DTR */
4528 info
->signals
&= SerialSignal_RTS
| SerialSignal_DTR
;
4531 info
->signals
|= SerialSignal_DSR
;
4533 info
->signals
|= SerialSignal_CTS
;
4535 info
->signals
|= SerialSignal_DCD
;
4537 info
->signals
|= SerialSignal_RI
;
4541 * set V.24 Control Register based on current configuration
4543 static void msc_set_vcr(struct slgt_info
*info
)
4545 unsigned char val
= 0;
4547 /* VCR (V.24 control)
4549 * 07..04 serial IF select
4556 switch(info
->if_mode
& MGSL_INTERFACE_MASK
)
4558 case MGSL_INTERFACE_RS232
:
4559 val
|= BIT5
; /* 0010 */
4561 case MGSL_INTERFACE_V35
:
4562 val
|= BIT7
+ BIT6
+ BIT5
; /* 1110 */
4564 case MGSL_INTERFACE_RS422
:
4565 val
|= BIT6
; /* 0100 */
4569 if (info
->if_mode
& MGSL_INTERFACE_MSB_FIRST
)
4571 if (info
->signals
& SerialSignal_DTR
)
4573 if (info
->signals
& SerialSignal_RTS
)
4575 if (info
->if_mode
& MGSL_INTERFACE_LL
)
4577 if (info
->if_mode
& MGSL_INTERFACE_RL
)
4579 wr_reg8(info
, VCR
, val
);
4583 * set state of V24 control (output) signals
4585 static void set_signals(struct slgt_info
*info
)
4587 unsigned char val
= rd_reg8(info
, VCR
);
4588 if (info
->signals
& SerialSignal_DTR
)
4592 if (info
->signals
& SerialSignal_RTS
)
4596 wr_reg8(info
, VCR
, val
);
4600 * free range of receive DMA buffers (i to last)
4602 static void free_rbufs(struct slgt_info
*info
, unsigned int i
, unsigned int last
)
4607 /* reset current buffer for reuse */
4608 info
->rbufs
[i
].status
= 0;
4609 set_desc_count(info
->rbufs
[i
], info
->rbuf_fill_level
);
4612 if (++i
== info
->rbuf_count
)
4615 info
->rbuf_current
= i
;
4619 * mark all receive DMA buffers as free
4621 static void reset_rbufs(struct slgt_info
*info
)
4623 free_rbufs(info
, 0, info
->rbuf_count
- 1);
4624 info
->rbuf_fill_index
= 0;
4625 info
->rbuf_fill_count
= 0;
4629 * pass receive HDLC frame to upper layer
4631 * return true if frame available, otherwise false
4633 static bool rx_get_frame(struct slgt_info
*info
)
4635 unsigned int start
, end
;
4636 unsigned short status
;
4637 unsigned int framesize
= 0;
4638 unsigned long flags
;
4639 struct tty_struct
*tty
= info
->port
.tty
;
4640 unsigned char addr_field
= 0xff;
4641 unsigned int crc_size
= 0;
4643 switch (info
->params
.crc_type
& HDLC_CRC_MASK
) {
4644 case HDLC_CRC_16_CCITT
: crc_size
= 2; break;
4645 case HDLC_CRC_32_CCITT
: crc_size
= 4; break;
4652 start
= end
= info
->rbuf_current
;
4655 if (!desc_complete(info
->rbufs
[end
]))
4658 if (framesize
== 0 && info
->params
.addr_filter
!= 0xff)
4659 addr_field
= info
->rbufs
[end
].buf
[0];
4661 framesize
+= desc_count(info
->rbufs
[end
]);
4663 if (desc_eof(info
->rbufs
[end
]))
4666 if (++end
== info
->rbuf_count
)
4669 if (end
== info
->rbuf_current
) {
4670 if (info
->rx_enabled
){
4671 spin_lock_irqsave(&info
->lock
,flags
);
4673 spin_unlock_irqrestore(&info
->lock
,flags
);
4681 * 15 buffer complete
4684 * 02 eof (end of frame)
4688 status
= desc_status(info
->rbufs
[end
]);
4690 /* ignore CRC bit if not using CRC (bit is undefined) */
4691 if ((info
->params
.crc_type
& HDLC_CRC_MASK
) == HDLC_CRC_NONE
)
4694 if (framesize
== 0 ||
4695 (addr_field
!= 0xff && addr_field
!= info
->params
.addr_filter
)) {
4696 free_rbufs(info
, start
, end
);
4700 if (framesize
< (2 + crc_size
) || status
& BIT0
) {
4701 info
->icount
.rxshort
++;
4703 } else if (status
& BIT1
) {
4704 info
->icount
.rxcrc
++;
4705 if (!(info
->params
.crc_type
& HDLC_CRC_RETURN_EX
))
4709 #if SYNCLINK_GENERIC_HDLC
4710 if (framesize
== 0) {
4711 info
->netdev
->stats
.rx_errors
++;
4712 info
->netdev
->stats
.rx_frame_errors
++;
4716 DBGBH(("%s rx frame status=%04X size=%d\n",
4717 info
->device_name
, status
, framesize
));
4718 DBGDATA(info
, info
->rbufs
[start
].buf
, min_t(int, framesize
, info
->rbuf_fill_level
), "rx");
4721 if (!(info
->params
.crc_type
& HDLC_CRC_RETURN_EX
)) {
4722 framesize
-= crc_size
;
4726 if (framesize
> info
->max_frame_size
+ crc_size
)
4727 info
->icount
.rxlong
++;
4729 /* copy dma buffer(s) to contiguous temp buffer */
4730 int copy_count
= framesize
;
4732 unsigned char *p
= info
->tmp_rbuf
;
4733 info
->tmp_rbuf_count
= framesize
;
4735 info
->icount
.rxok
++;
4738 int partial_count
= min_t(int, copy_count
, info
->rbuf_fill_level
);
4739 memcpy(p
, info
->rbufs
[i
].buf
, partial_count
);
4741 copy_count
-= partial_count
;
4742 if (++i
== info
->rbuf_count
)
4746 if (info
->params
.crc_type
& HDLC_CRC_RETURN_EX
) {
4747 *p
= (status
& BIT1
) ? RX_CRC_ERROR
: RX_OK
;
4751 #if SYNCLINK_GENERIC_HDLC
4753 hdlcdev_rx(info
,info
->tmp_rbuf
, framesize
);
4756 ldisc_receive_buf(tty
, info
->tmp_rbuf
, info
->flag_buf
, framesize
);
4759 free_rbufs(info
, start
, end
);
4767 * pass receive buffer (RAW synchronous mode) to tty layer
4768 * return true if buffer available, otherwise false
4770 static bool rx_get_buf(struct slgt_info
*info
)
4772 unsigned int i
= info
->rbuf_current
;
4775 if (!desc_complete(info
->rbufs
[i
]))
4777 count
= desc_count(info
->rbufs
[i
]);
4778 switch(info
->params
.mode
) {
4779 case MGSL_MODE_MONOSYNC
:
4780 case MGSL_MODE_BISYNC
:
4781 case MGSL_MODE_XSYNC
:
4782 /* ignore residue in byte synchronous modes */
4783 if (desc_residue(info
->rbufs
[i
]))
4787 DBGDATA(info
, info
->rbufs
[i
].buf
, count
, "rx");
4788 DBGINFO(("rx_get_buf size=%d\n", count
));
4790 ldisc_receive_buf(info
->port
.tty
, info
->rbufs
[i
].buf
,
4791 info
->flag_buf
, count
);
4792 free_rbufs(info
, i
, i
);
4796 static void reset_tbufs(struct slgt_info
*info
)
4799 info
->tbuf_current
= 0;
4800 for (i
=0 ; i
< info
->tbuf_count
; i
++) {
4801 info
->tbufs
[i
].status
= 0;
4802 info
->tbufs
[i
].count
= 0;
4807 * return number of free transmit DMA buffers
4809 static unsigned int free_tbuf_count(struct slgt_info
*info
)
4811 unsigned int count
= 0;
4812 unsigned int i
= info
->tbuf_current
;
4816 if (desc_count(info
->tbufs
[i
]))
4817 break; /* buffer in use */
4819 if (++i
== info
->tbuf_count
)
4821 } while (i
!= info
->tbuf_current
);
4823 /* if tx DMA active, last zero count buffer is in use */
4824 if (count
&& (rd_reg32(info
, TDCSR
) & BIT0
))
4831 * return number of bytes in unsent transmit DMA buffers
4832 * and the serial controller tx FIFO
4834 static unsigned int tbuf_bytes(struct slgt_info
*info
)
4836 unsigned int total_count
= 0;
4837 unsigned int i
= info
->tbuf_current
;
4838 unsigned int reg_value
;
4840 unsigned int active_buf_count
= 0;
4843 * Add descriptor counts for all tx DMA buffers.
4844 * If count is zero (cleared by DMA controller after read),
4845 * the buffer is complete or is actively being read from.
4847 * Record buf_count of last buffer with zero count starting
4848 * from current ring position. buf_count is mirror
4849 * copy of count and is not cleared by serial controller.
4850 * If DMA controller is active, that buffer is actively
4851 * being read so add to total.
4854 count
= desc_count(info
->tbufs
[i
]);
4856 total_count
+= count
;
4857 else if (!total_count
)
4858 active_buf_count
= info
->tbufs
[i
].buf_count
;
4859 if (++i
== info
->tbuf_count
)
4861 } while (i
!= info
->tbuf_current
);
4863 /* read tx DMA status register */
4864 reg_value
= rd_reg32(info
, TDCSR
);
4866 /* if tx DMA active, last zero count buffer is in use */
4867 if (reg_value
& BIT0
)
4868 total_count
+= active_buf_count
;
4870 /* add tx FIFO count = reg_value[15..8] */
4871 total_count
+= (reg_value
>> 8) & 0xff;
4873 /* if transmitter active add one byte for shift register */
4874 if (info
->tx_active
)
4881 * load data into transmit DMA buffer ring and start transmitter if needed
4882 * return true if data accepted, otherwise false (buffers full)
4884 static bool tx_load(struct slgt_info
*info
, const char *buf
, unsigned int size
)
4886 unsigned short count
;
4888 struct slgt_desc
*d
;
4890 /* check required buffer space */
4891 if (DIV_ROUND_UP(size
, DMABUFSIZE
) > free_tbuf_count(info
))
4894 DBGDATA(info
, buf
, size
, "tx");
4897 * copy data to one or more DMA buffers in circular ring
4898 * tbuf_start = first buffer for this data
4899 * tbuf_current = next free buffer
4901 * Copy all data before making data visible to DMA controller by
4902 * setting descriptor count of the first buffer.
4903 * This prevents an active DMA controller from reading the first DMA
4904 * buffers of a frame and stopping before the final buffers are filled.
4907 info
->tbuf_start
= i
= info
->tbuf_current
;
4910 d
= &info
->tbufs
[i
];
4912 count
= (unsigned short)((size
> DMABUFSIZE
) ? DMABUFSIZE
: size
);
4913 memcpy(d
->buf
, buf
, count
);
4919 * set EOF bit for last buffer of HDLC frame or
4920 * for every buffer in raw mode
4922 if ((!size
&& info
->params
.mode
== MGSL_MODE_HDLC
) ||
4923 info
->params
.mode
== MGSL_MODE_RAW
)
4924 set_desc_eof(*d
, 1);
4926 set_desc_eof(*d
, 0);
4928 /* set descriptor count for all but first buffer */
4929 if (i
!= info
->tbuf_start
)
4930 set_desc_count(*d
, count
);
4931 d
->buf_count
= count
;
4933 if (++i
== info
->tbuf_count
)
4937 info
->tbuf_current
= i
;
4939 /* set first buffer count to make new data visible to DMA controller */
4940 d
= &info
->tbufs
[info
->tbuf_start
];
4941 set_desc_count(*d
, d
->buf_count
);
4943 /* start transmitter if needed and update transmit timeout */
4944 if (!info
->tx_active
)
4946 update_tx_timer(info
);
4951 static int register_test(struct slgt_info
*info
)
4953 static unsigned short patterns
[] =
4954 {0x0000, 0xffff, 0xaaaa, 0x5555, 0x6969, 0x9696};
4955 static unsigned int count
= ARRAY_SIZE(patterns
);
4959 for (i
=0 ; i
< count
; i
++) {
4960 wr_reg16(info
, TIR
, patterns
[i
]);
4961 wr_reg16(info
, BDR
, patterns
[(i
+1)%count
]);
4962 if ((rd_reg16(info
, TIR
) != patterns
[i
]) ||
4963 (rd_reg16(info
, BDR
) != patterns
[(i
+1)%count
])) {
4968 info
->gpio_present
= (rd_reg32(info
, JCR
) & BIT5
) ? 1 : 0;
4969 info
->init_error
= rc
? 0 : DiagStatus_AddressFailure
;
4973 static int irq_test(struct slgt_info
*info
)
4975 unsigned long timeout
;
4976 unsigned long flags
;
4977 struct tty_struct
*oldtty
= info
->port
.tty
;
4978 u32 speed
= info
->params
.data_rate
;
4980 info
->params
.data_rate
= 921600;
4981 info
->port
.tty
= NULL
;
4983 spin_lock_irqsave(&info
->lock
, flags
);
4985 slgt_irq_on(info
, IRQ_TXIDLE
);
4987 /* enable transmitter */
4989 (unsigned short)(rd_reg16(info
, TCR
) | BIT1
));
4991 /* write one byte and wait for tx idle */
4992 wr_reg16(info
, TDR
, 0);
4994 /* assume failure */
4995 info
->init_error
= DiagStatus_IrqFailure
;
4996 info
->irq_occurred
= false;
4998 spin_unlock_irqrestore(&info
->lock
, flags
);
5001 while(timeout
-- && !info
->irq_occurred
)
5002 msleep_interruptible(10);
5004 spin_lock_irqsave(&info
->lock
,flags
);
5006 spin_unlock_irqrestore(&info
->lock
,flags
);
5008 info
->params
.data_rate
= speed
;
5009 info
->port
.tty
= oldtty
;
5011 info
->init_error
= info
->irq_occurred
? 0 : DiagStatus_IrqFailure
;
5012 return info
->irq_occurred
? 0 : -ENODEV
;
5015 static int loopback_test_rx(struct slgt_info
*info
)
5017 unsigned char *src
, *dest
;
5020 if (desc_complete(info
->rbufs
[0])) {
5021 count
= desc_count(info
->rbufs
[0]);
5022 src
= info
->rbufs
[0].buf
;
5023 dest
= info
->tmp_rbuf
;
5025 for( ; count
; count
-=2, src
+=2) {
5026 /* src=data byte (src+1)=status byte */
5027 if (!(*(src
+1) & (BIT9
+ BIT8
))) {
5030 info
->tmp_rbuf_count
++;
5033 DBGDATA(info
, info
->tmp_rbuf
, info
->tmp_rbuf_count
, "rx");
5039 static int loopback_test(struct slgt_info
*info
)
5041 #define TESTFRAMESIZE 20
5043 unsigned long timeout
;
5044 u16 count
= TESTFRAMESIZE
;
5045 unsigned char buf
[TESTFRAMESIZE
];
5047 unsigned long flags
;
5049 struct tty_struct
*oldtty
= info
->port
.tty
;
5052 memcpy(¶ms
, &info
->params
, sizeof(params
));
5054 info
->params
.mode
= MGSL_MODE_ASYNC
;
5055 info
->params
.data_rate
= 921600;
5056 info
->params
.loopback
= 1;
5057 info
->port
.tty
= NULL
;
5059 /* build and send transmit frame */
5060 for (count
= 0; count
< TESTFRAMESIZE
; ++count
)
5061 buf
[count
] = (unsigned char)count
;
5063 info
->tmp_rbuf_count
= 0;
5064 memset(info
->tmp_rbuf
, 0, TESTFRAMESIZE
);
5066 /* program hardware for HDLC and enabled receiver */
5067 spin_lock_irqsave(&info
->lock
,flags
);
5070 tx_load(info
, buf
, count
);
5071 spin_unlock_irqrestore(&info
->lock
, flags
);
5073 /* wait for receive complete */
5074 for (timeout
= 100; timeout
; --timeout
) {
5075 msleep_interruptible(10);
5076 if (loopback_test_rx(info
)) {
5082 /* verify received frame length and contents */
5083 if (!rc
&& (info
->tmp_rbuf_count
!= count
||
5084 memcmp(buf
, info
->tmp_rbuf
, count
))) {
5088 spin_lock_irqsave(&info
->lock
,flags
);
5089 reset_adapter(info
);
5090 spin_unlock_irqrestore(&info
->lock
,flags
);
5092 memcpy(&info
->params
, ¶ms
, sizeof(info
->params
));
5093 info
->port
.tty
= oldtty
;
5095 info
->init_error
= rc
? DiagStatus_DmaFailure
: 0;
5099 static int adapter_test(struct slgt_info
*info
)
5101 DBGINFO(("testing %s\n", info
->device_name
));
5102 if (register_test(info
) < 0) {
5103 printk("register test failure %s addr=%08X\n",
5104 info
->device_name
, info
->phys_reg_addr
);
5105 } else if (irq_test(info
) < 0) {
5106 printk("IRQ test failure %s IRQ=%d\n",
5107 info
->device_name
, info
->irq_level
);
5108 } else if (loopback_test(info
) < 0) {
5109 printk("loopback test failure %s\n", info
->device_name
);
5111 return info
->init_error
;
5115 * transmit timeout handler
5117 static void tx_timeout(unsigned long context
)
5119 struct slgt_info
*info
= (struct slgt_info
*)context
;
5120 unsigned long flags
;
5122 DBGINFO(("%s tx_timeout\n", info
->device_name
));
5123 if(info
->tx_active
&& info
->params
.mode
== MGSL_MODE_HDLC
) {
5124 info
->icount
.txtimeout
++;
5126 spin_lock_irqsave(&info
->lock
,flags
);
5128 spin_unlock_irqrestore(&info
->lock
,flags
);
5130 #if SYNCLINK_GENERIC_HDLC
5132 hdlcdev_tx_done(info
);
5139 * receive buffer polling timer
5141 static void rx_timeout(unsigned long context
)
5143 struct slgt_info
*info
= (struct slgt_info
*)context
;
5144 unsigned long flags
;
5146 DBGINFO(("%s rx_timeout\n", info
->device_name
));
5147 spin_lock_irqsave(&info
->lock
, flags
);
5148 info
->pending_bh
|= BH_RECEIVE
;
5149 spin_unlock_irqrestore(&info
->lock
, flags
);
5150 bh_handler(&info
->task
);