1 /* SPDX-License-Identifier: GPL-2.0 */
3 * Copyright (c) 2014 Samsung Electronics Co., Ltd.
4 * Author: Rahul Sharma <rahul.sharma@samsung.com>
6 * Provides Constants for Exynos5260 clocks.
9 #ifndef _DT_BINDINGS_CLK_EXYNOS5260_H
10 #define _DT_BINDINGS_CLK_EXYNOS5260_H
12 /* Clock names: <cmu><type><IP> */
14 /* List Of Clocks For CMU_TOP */
16 #define TOP_FOUT_DISP_PLL 1
17 #define TOP_FOUT_AUD_PLL 2
18 #define TOP_MOUT_AUDTOP_PLL_USER 3
19 #define TOP_MOUT_AUD_PLL 4
20 #define TOP_MOUT_DISP_PLL 5
21 #define TOP_MOUT_BUSTOP_PLL_USER 6
22 #define TOP_MOUT_MEMTOP_PLL_USER 7
23 #define TOP_MOUT_MEDIATOP_PLL_USER 8
24 #define TOP_MOUT_DISP_DISP_333 9
25 #define TOP_MOUT_ACLK_DISP_333 10
26 #define TOP_MOUT_DISP_DISP_222 11
27 #define TOP_MOUT_ACLK_DISP_222 12
28 #define TOP_MOUT_DISP_MEDIA_PIXEL 13
29 #define TOP_MOUT_FIMD1 14
30 #define TOP_MOUT_SCLK_PERI_SPI0_CLK 15
31 #define TOP_MOUT_SCLK_PERI_SPI1_CLK 16
32 #define TOP_MOUT_SCLK_PERI_SPI2_CLK 17
33 #define TOP_MOUT_SCLK_PERI_UART0_UCLK 18
34 #define TOP_MOUT_SCLK_PERI_UART2_UCLK 19
35 #define TOP_MOUT_SCLK_PERI_UART1_UCLK 20
36 #define TOP_MOUT_BUS4_BUSTOP_100 21
37 #define TOP_MOUT_BUS4_BUSTOP_400 22
38 #define TOP_MOUT_BUS3_BUSTOP_100 23
39 #define TOP_MOUT_BUS3_BUSTOP_400 24
40 #define TOP_MOUT_BUS2_BUSTOP_400 25
41 #define TOP_MOUT_BUS2_BUSTOP_100 26
42 #define TOP_MOUT_BUS1_BUSTOP_100 27
43 #define TOP_MOUT_BUS1_BUSTOP_400 28
44 #define TOP_MOUT_SCLK_FSYS_USB 29
45 #define TOP_MOUT_SCLK_FSYS_MMC0_SDCLKIN_A 30
46 #define TOP_MOUT_SCLK_FSYS_MMC1_SDCLKIN_A 31
47 #define TOP_MOUT_SCLK_FSYS_MMC2_SDCLKIN_A 32
48 #define TOP_MOUT_SCLK_FSYS_MMC0_SDCLKIN_B 33
49 #define TOP_MOUT_SCLK_FSYS_MMC1_SDCLKIN_B 34
50 #define TOP_MOUT_SCLK_FSYS_MMC2_SDCLKIN_B 35
51 #define TOP_MOUT_ACLK_ISP1_266 36
52 #define TOP_MOUT_ISP1_MEDIA_266 37
53 #define TOP_MOUT_ACLK_ISP1_400 38
54 #define TOP_MOUT_ISP1_MEDIA_400 39
55 #define TOP_MOUT_SCLK_ISP1_SPI0 40
56 #define TOP_MOUT_SCLK_ISP1_SPI1 41
57 #define TOP_MOUT_SCLK_ISP1_UART 42
58 #define TOP_MOUT_SCLK_ISP1_SENSOR2 43
59 #define TOP_MOUT_SCLK_ISP1_SENSOR1 44
60 #define TOP_MOUT_SCLK_ISP1_SENSOR0 45
61 #define TOP_MOUT_ACLK_MFC_333 46
62 #define TOP_MOUT_MFC_BUSTOP_333 47
63 #define TOP_MOUT_ACLK_G2D_333 48
64 #define TOP_MOUT_G2D_BUSTOP_333 49
65 #define TOP_MOUT_ACLK_GSCL_FIMC 50
66 #define TOP_MOUT_GSCL_BUSTOP_FIMC 51
67 #define TOP_MOUT_ACLK_GSCL_333 52
68 #define TOP_MOUT_GSCL_BUSTOP_333 53
69 #define TOP_MOUT_ACLK_GSCL_400 54
70 #define TOP_MOUT_M2M_MEDIATOP_400 55
71 #define TOP_DOUT_ACLK_MFC_333 56
72 #define TOP_DOUT_ACLK_G2D_333 57
73 #define TOP_DOUT_SCLK_ISP1_SENSOR2_A 58
74 #define TOP_DOUT_SCLK_ISP1_SENSOR1_A 59
75 #define TOP_DOUT_SCLK_ISP1_SENSOR0_A 60
76 #define TOP_DOUT_ACLK_GSCL_FIMC 61
77 #define TOP_DOUT_ACLK_GSCL_400 62
78 #define TOP_DOUT_ACLK_GSCL_333 63
79 #define TOP_DOUT_SCLK_ISP1_SPI0_B 64
80 #define TOP_DOUT_SCLK_ISP1_SPI0_A 65
81 #define TOP_DOUT_ACLK_ISP1_400 66
82 #define TOP_DOUT_ACLK_ISP1_266 67
83 #define TOP_DOUT_SCLK_ISP1_UART 68
84 #define TOP_DOUT_SCLK_ISP1_SPI1_B 69
85 #define TOP_DOUT_SCLK_ISP1_SPI1_A 70
86 #define TOP_DOUT_SCLK_ISP1_SENSOR2_B 71
87 #define TOP_DOUT_SCLK_ISP1_SENSOR1_B 72
88 #define TOP_DOUT_SCLK_ISP1_SENSOR0_B 73
89 #define TOP_DOUTTOP__SCLK_HPM_TARGETCLK 74
90 #define TOP_DOUT_SCLK_DISP_PIXEL 75
91 #define TOP_DOUT_ACLK_DISP_222 76
92 #define TOP_DOUT_ACLK_DISP_333 77
93 #define TOP_DOUT_ACLK_BUS4_100 78
94 #define TOP_DOUT_ACLK_BUS4_400 79
95 #define TOP_DOUT_ACLK_BUS3_100 80
96 #define TOP_DOUT_ACLK_BUS3_400 81
97 #define TOP_DOUT_ACLK_BUS2_100 82
98 #define TOP_DOUT_ACLK_BUS2_400 83
99 #define TOP_DOUT_ACLK_BUS1_100 84
100 #define TOP_DOUT_ACLK_BUS1_400 85
101 #define TOP_DOUT_SCLK_PERI_SPI1_B 86
102 #define TOP_DOUT_SCLK_PERI_SPI1_A 87
103 #define TOP_DOUT_SCLK_PERI_SPI0_B 88
104 #define TOP_DOUT_SCLK_PERI_SPI0_A 89
105 #define TOP_DOUT_SCLK_PERI_UART0 90
106 #define TOP_DOUT_SCLK_PERI_UART2 91
107 #define TOP_DOUT_SCLK_PERI_UART1 92
108 #define TOP_DOUT_SCLK_PERI_SPI2_B 93
109 #define TOP_DOUT_SCLK_PERI_SPI2_A 94
110 #define TOP_DOUT_ACLK_PERI_AUD 95
111 #define TOP_DOUT_ACLK_PERI_66 96
112 #define TOP_DOUT_SCLK_FSYS_MMC0_SDCLKIN_B 97
113 #define TOP_DOUT_SCLK_FSYS_MMC0_SDCLKIN_A 98
114 #define TOP_DOUT_SCLK_FSYS_USBDRD30_SUSPEND_CLK 99
115 #define TOP_DOUT_ACLK_FSYS_200 100
116 #define TOP_DOUT_SCLK_FSYS_MMC2_SDCLKIN_B 101
117 #define TOP_DOUT_SCLK_FSYS_MMC2_SDCLKIN_A 102
118 #define TOP_DOUT_SCLK_FSYS_MMC1_SDCLKIN_B 103
119 #define TOP_DOUT_SCLK_FSYS_MMC1_SDCLKIN_A 104
120 #define TOP_SCLK_FIMD1 105
121 #define TOP_SCLK_MMC2 106
122 #define TOP_SCLK_MMC1 107
123 #define TOP_SCLK_MMC0 108
124 #define PHYCLK_DPTX_PHY_CH3_TXD_CLK 109
125 #define PHYCLK_DPTX_PHY_CH2_TXD_CLK 110
126 #define PHYCLK_DPTX_PHY_CH1_TXD_CLK 111
127 #define PHYCLK_DPTX_PHY_CH0_TXD_CLK 112
128 #define phyclk_hdmi_phy_tmds_clko 113
129 #define PHYCLK_HDMI_PHY_PIXEL_CLKO 114
130 #define PHYCLK_HDMI_LINK_O_TMDS_CLKHI 115
131 #define PHYCLK_MIPI_DPHY_4L_M_TXBYTECLKHS 116
132 #define PHYCLK_DPTX_PHY_O_REF_CLK_24M 117
133 #define PHYCLK_DPTX_PHY_CLK_DIV2 118
134 #define PHYCLK_MIPI_DPHY_4L_M_RXCLKESC0 119
135 #define PHYCLK_USBHOST20_PHY_PHYCLOCK 120
136 #define PHYCLK_USBHOST20_PHY_FREECLK 121
137 #define PHYCLK_USBHOST20_PHY_CLK48MOHCI 122
138 #define PHYCLK_USBDRD30_UDRD30_PIPE_PCLK 123
139 #define PHYCLK_USBDRD30_UDRD30_PHYCLOCK 124
141 /* List Of Clocks For CMU_EGL */
143 #define EGL_FOUT_EGL_PLL 1
144 #define EGL_FOUT_EGL_DPLL 2
145 #define EGL_MOUT_EGL_B 3
146 #define EGL_MOUT_EGL_PLL 4
147 #define EGL_DOUT_EGL_PLL 5
148 #define EGL_DOUT_EGL_PCLK_DBG 6
149 #define EGL_DOUT_EGL_ATCLK 7
150 #define EGL_DOUT_PCLK_EGL 8
151 #define EGL_DOUT_ACLK_EGL 9
152 #define EGL_DOUT_EGL2 10
153 #define EGL_DOUT_EGL1 11
155 /* List Of Clocks For CMU_KFC */
157 #define KFC_FOUT_KFC_PLL 1
158 #define KFC_MOUT_KFC_PLL 2
159 #define KFC_MOUT_KFC 3
160 #define KFC_DOUT_KFC_PLL 4
161 #define KFC_DOUT_PCLK_KFC 5
162 #define KFC_DOUT_ACLK_KFC 6
163 #define KFC_DOUT_KFC_PCLK_DBG 7
164 #define KFC_DOUT_KFC_ATCLK 8
165 #define KFC_DOUT_KFC2 9
166 #define KFC_DOUT_KFC1 10
168 /* List Of Clocks For CMU_MIF */
170 #define MIF_FOUT_MEM_PLL 1
171 #define MIF_FOUT_MEDIA_PLL 2
172 #define MIF_FOUT_BUS_PLL 3
173 #define MIF_MOUT_CLK2X_PHY 4
174 #define MIF_MOUT_MIF_DREX2X 5
175 #define MIF_MOUT_CLKM_PHY 6
176 #define MIF_MOUT_MIF_DREX 7
177 #define MIF_MOUT_MEDIA_PLL 8
178 #define MIF_MOUT_BUS_PLL 9
179 #define MIF_MOUT_MEM_PLL 10
180 #define MIF_DOUT_ACLK_BUS_100 11
181 #define MIF_DOUT_ACLK_BUS_200 12
182 #define MIF_DOUT_ACLK_MIF_466 13
183 #define MIF_DOUT_CLK2X_PHY 14
184 #define MIF_DOUT_CLKM_PHY 15
185 #define MIF_DOUT_BUS_PLL 16
186 #define MIF_DOUT_MEM_PLL 17
187 #define MIF_DOUT_MEDIA_PLL 18
188 #define MIF_CLK_LPDDR3PHY_WRAP1 19
189 #define MIF_CLK_LPDDR3PHY_WRAP0 20
190 #define MIF_CLK_MONOCNT 21
191 #define MIF_CLK_MIF_RTC 22
192 #define MIF_CLK_DREX1 23
193 #define MIF_CLK_DREX0 24
194 #define MIF_CLK_INTMEM 25
195 #define MIF_SCLK_LPDDR3PHY_WRAP_U1 26
196 #define MIF_SCLK_LPDDR3PHY_WRAP_U0 27
198 /* List Of Clocks For CMU_G3D */
200 #define G3D_FOUT_G3D_PLL 1
201 #define G3D_MOUT_G3D_PLL 2
202 #define G3D_DOUT_PCLK_G3D 3
203 #define G3D_DOUT_ACLK_G3D 4
204 #define G3D_CLK_G3D_HPM 5
205 #define G3D_CLK_G3D 6
207 /* List Of Clocks For CMU_AUD */
209 #define AUD_MOUT_SCLK_AUD_PCM 1
210 #define AUD_MOUT_SCLK_AUD_I2S 2
211 #define AUD_MOUT_AUD_PLL_USER 3
212 #define AUD_DOUT_ACLK_AUD_131 4
213 #define AUD_DOUT_SCLK_AUD_UART 5
214 #define AUD_DOUT_SCLK_AUD_PCM 6
215 #define AUD_DOUT_SCLK_AUD_I2S 7
216 #define AUD_CLK_AUD_UART 8
217 #define AUD_CLK_PCM 9
218 #define AUD_CLK_I2S 10
219 #define AUD_CLK_DMAC 11
220 #define AUD_CLK_SRAMC 12
221 #define AUD_SCLK_AUD_UART 13
222 #define AUD_SCLK_PCM 14
223 #define AUD_SCLK_I2S 15
225 /* List Of Clocks For CMU_MFC */
227 #define MFC_MOUT_ACLK_MFC_333_USER 1
228 #define MFC_DOUT_PCLK_MFC_83 2
229 #define MFC_CLK_MFC 3
230 #define MFC_CLK_SMMU2_MFCM1 4
231 #define MFC_CLK_SMMU2_MFCM0 5
233 /* List Of Clocks For CMU_GSCL */
235 #define GSCL_MOUT_ACLK_CSIS 1
236 #define GSCL_MOUT_ACLK_GSCL_FIMC_USER 2
237 #define GSCL_MOUT_ACLK_M2M_400_USER 3
238 #define GSCL_MOUT_ACLK_GSCL_333_USER 4
239 #define GSCL_DOUT_ACLK_CSIS_200 5
240 #define GSCL_DOUT_PCLK_M2M_100 6
241 #define GSCL_CLK_PIXEL_GSCL1 7
242 #define GSCL_CLK_PIXEL_GSCL0 8
243 #define GSCL_CLK_MSCL1 9
244 #define GSCL_CLK_MSCL0 10
245 #define GSCL_CLK_GSCL1 11
246 #define GSCL_CLK_GSCL0 12
247 #define GSCL_CLK_FIMC_LITE_D 13
248 #define GSCL_CLK_FIMC_LITE_B 14
249 #define GSCL_CLK_FIMC_LITE_A 15
250 #define GSCL_CLK_CSIS1 16
251 #define GSCL_CLK_CSIS0 17
252 #define GSCL_CLK_SMMU3_LITE_D 18
253 #define GSCL_CLK_SMMU3_LITE_B 19
254 #define GSCL_CLK_SMMU3_LITE_A 20
255 #define GSCL_CLK_SMMU3_GSCL0 21
256 #define GSCL_CLK_SMMU3_GSCL1 22
257 #define GSCL_CLK_SMMU3_MSCL0 23
258 #define GSCL_CLK_SMMU3_MSCL1 24
259 #define GSCL_SCLK_CSIS1_WRAP 25
260 #define GSCL_SCLK_CSIS0_WRAP 26
262 /* List Of Clocks For CMU_FSYS */
264 #define FSYS_MOUT_PHYCLK_USBHOST20_PHYCLK_USER 1
265 #define FSYS_MOUT_PHYCLK_USBHOST20_FREECLK_USER 2
266 #define FSYS_MOUT_PHYCLK_USBHOST20_CLK48MOHCI_USER 3
267 #define FSYS_MOUT_PHYCLK_USBDRD30_PIPE_PCLK_USER 4
268 #define FSYS_MOUT_PHYCLK_USBDRD30_PHYCLOCK_USER 5
269 #define FSYS_CLK_TSI 6
270 #define FSYS_CLK_USBLINK 7
271 #define FSYS_CLK_USBHOST20 8
272 #define FSYS_CLK_USBDRD30 9
273 #define FSYS_CLK_SROMC 10
274 #define FSYS_CLK_PDMA 11
275 #define FSYS_CLK_MMC2 12
276 #define FSYS_CLK_MMC1 13
277 #define FSYS_CLK_MMC0 14
278 #define FSYS_CLK_RTIC 15
279 #define FSYS_CLK_SMMU_RTIC 16
280 #define FSYS_PHYCLK_USBDRD30 17
281 #define FSYS_PHYCLK_USBHOST20 18
283 /* List Of Clocks For CMU_PERI */
285 #define PERI_MOUT_SCLK_SPDIF 1
286 #define PERI_MOUT_SCLK_I2SCOD 2
287 #define PERI_MOUT_SCLK_PCM 3
288 #define PERI_DOUT_I2S 4
289 #define PERI_DOUT_PCM 5
290 #define PERI_CLK_WDT_KFC 6
291 #define PERI_CLK_WDT_EGL 7
292 #define PERI_CLK_HSIC3 8
293 #define PERI_CLK_HSIC2 9
294 #define PERI_CLK_HSIC1 10
295 #define PERI_CLK_HSIC0 11
296 #define PERI_CLK_PCM 12
297 #define PERI_CLK_MCT 13
298 #define PERI_CLK_I2S 14
299 #define PERI_CLK_I2CHDMI 15
300 #define PERI_CLK_I2C7 16
301 #define PERI_CLK_I2C6 17
302 #define PERI_CLK_I2C5 18
303 #define PERI_CLK_I2C4 19
304 #define PERI_CLK_I2C9 20
305 #define PERI_CLK_I2C8 21
306 #define PERI_CLK_I2C11 22
307 #define PERI_CLK_I2C10 23
308 #define PERI_CLK_HDMICEC 24
309 #define PERI_CLK_EFUSE_WRITER 25
310 #define PERI_CLK_ABB 26
311 #define PERI_CLK_UART2 27
312 #define PERI_CLK_UART1 28
313 #define PERI_CLK_UART0 29
314 #define PERI_CLK_ADC 30
315 #define PERI_CLK_TMU4 31
316 #define PERI_CLK_TMU3 32
317 #define PERI_CLK_TMU2 33
318 #define PERI_CLK_TMU1 34
319 #define PERI_CLK_TMU0 35
320 #define PERI_CLK_SPI2 36
321 #define PERI_CLK_SPI1 37
322 #define PERI_CLK_SPI0 38
323 #define PERI_CLK_SPDIF 39
324 #define PERI_CLK_PWM 40
325 #define PERI_CLK_UART4 41
326 #define PERI_CLK_CHIPID 42
327 #define PERI_CLK_PROVKEY0 43
328 #define PERI_CLK_PROVKEY1 44
329 #define PERI_CLK_SECKEY 45
330 #define PERI_CLK_TOP_RTC 46
331 #define PERI_CLK_TZPC10 47
332 #define PERI_CLK_TZPC9 48
333 #define PERI_CLK_TZPC8 49
334 #define PERI_CLK_TZPC7 50
335 #define PERI_CLK_TZPC6 51
336 #define PERI_CLK_TZPC5 52
337 #define PERI_CLK_TZPC4 53
338 #define PERI_CLK_TZPC3 54
339 #define PERI_CLK_TZPC2 55
340 #define PERI_CLK_TZPC1 56
341 #define PERI_CLK_TZPC0 57
342 #define PERI_SCLK_UART2 58
343 #define PERI_SCLK_UART1 59
344 #define PERI_SCLK_UART0 60
345 #define PERI_SCLK_SPI2 61
346 #define PERI_SCLK_SPI1 62
347 #define PERI_SCLK_SPI0 63
348 #define PERI_SCLK_SPDIF 64
349 #define PERI_SCLK_I2S 65
350 #define PERI_SCLK_PCM1 66
352 /* List Of Clocks For CMU_DISP */
354 #define DISP_MOUT_SCLK_HDMI_SPDIF 1
355 #define DISP_MOUT_SCLK_HDMI_PIXEL 2
356 #define DISP_MOUT_PHYCLK_MIPI_DPHY_4LMRXCLK_ESC0_USER 3
357 #define DISP_MOUT_PHYCLK_HDMI_PHY_TMDS_CLKO_USER 4
358 #define DISP_MOUT_PHYCLK_HDMI_PHY_REF_CLKO_USER 5
359 #define DISP_MOUT_HDMI_PHY_PIXEL 6
360 #define DISP_MOUT_PHYCLK_HDMI_LINK_O_TMDS_CLKHI_USER 7
361 #define DISP_MOUT_PHYCLK_MIPI_DPHY_4L_M_TXBYTE_CLKHS 8
362 #define DISP_MOUT_PHYCLK_DPTX_PHY_O_REF_CLK_24M_USER 9
363 #define DISP_MOUT_PHYCLK_DPTX_PHY_CLK_DIV2_USER 10
364 #define DISP_MOUT_PHYCLK_DPTX_PHY_CH3_TXD_CLK_USER 11
365 #define DISP_MOUT_PHYCLK_DPTX_PHY_CH2_TXD_CLK_USER 12
366 #define DISP_MOUT_PHYCLK_DPTX_PHY_CH1_TXD_CLK_USER 13
367 #define DISP_MOUT_PHYCLK_DPTX_PHY_CH0_TXD_CLK_USER 14
368 #define DISP_MOUT_ACLK_DISP_222_USER 15
369 #define DISP_MOUT_SCLK_DISP_PIXEL_USER 16
370 #define DISP_MOUT_ACLK_DISP_333_USER 17
371 #define DISP_DOUT_SCLK_HDMI_PHY_PIXEL_CLKI 18
372 #define DISP_DOUT_SCLK_FIMD1_EXTCLKPLL 19
373 #define DISP_DOUT_PCLK_DISP_111 20
374 #define DISP_CLK_SMMU_TV 21
375 #define DISP_CLK_SMMU_FIMD1M1 22
376 #define DISP_CLK_SMMU_FIMD1M0 23
377 #define DISP_CLK_PIXEL_MIXER 24
378 #define DISP_CLK_PIXEL_DISP 25
379 #define DISP_CLK_MIXER 26
380 #define DISP_CLK_MIPIPHY 27
381 #define DISP_CLK_HDMIPHY 28
382 #define DISP_CLK_HDMI 29
383 #define DISP_CLK_FIMD1 30
384 #define DISP_CLK_DSIM1 31
385 #define DISP_CLK_DPPHY 32
386 #define DISP_CLK_DP 33
387 #define DISP_SCLK_PIXEL 34
388 #define DISP_MOUT_HDMI_PHY_PIXEL_USER 35
390 /* List Of Clocks For CMU_G2D */
392 #define G2D_MOUT_ACLK_G2D_333_USER 1
393 #define G2D_DOUT_PCLK_G2D_83 2
394 #define G2D_CLK_SMMU3_JPEG 3
395 #define G2D_CLK_MDMA 4
396 #define G2D_CLK_JPEG 5
397 #define G2D_CLK_G2D 6
398 #define G2D_CLK_SSS 7
399 #define G2D_CLK_SLIM_SSS 8
400 #define G2D_CLK_SMMU_SLIM_SSS 9
401 #define G2D_CLK_SMMU_SSS 10
402 #define G2D_CLK_SMMU_MDMA 11
403 #define G2D_CLK_SMMU3_G2D 12
405 /* List Of Clocks For CMU_ISP */
407 #define ISP_MOUT_ISP_400_USER 1
408 #define ISP_MOUT_ISP_266_USER 2
409 #define ISP_DOUT_SCLK_MPWM 3
410 #define ISP_DOUT_CA5_PCLKDBG 4
411 #define ISP_DOUT_CA5_ATCLKIN 5
412 #define ISP_DOUT_PCLK_ISP_133 6
413 #define ISP_DOUT_PCLK_ISP_66 7
414 #define ISP_CLK_GIC 8
415 #define ISP_CLK_WDT 9
416 #define ISP_CLK_UART 10
417 #define ISP_CLK_SPI1 11
418 #define ISP_CLK_SPI0 12
419 #define ISP_CLK_SMMU_SCALERP 13
420 #define ISP_CLK_SMMU_SCALERC 14
421 #define ISP_CLK_SMMU_ISPCX 15
422 #define ISP_CLK_SMMU_ISP 16
423 #define ISP_CLK_SMMU_FD 17
424 #define ISP_CLK_SMMU_DRC 18
425 #define ISP_CLK_PWM 19
426 #define ISP_CLK_MTCADC 20
427 #define ISP_CLK_MPWM 21
428 #define ISP_CLK_MCUCTL 22
429 #define ISP_CLK_I2C1 23
430 #define ISP_CLK_I2C0 24
431 #define ISP_CLK_FIMC_SCALERP 25
432 #define ISP_CLK_FIMC_SCALERC 26
433 #define ISP_CLK_FIMC 27
434 #define ISP_CLK_FIMC_FD 28
435 #define ISP_CLK_FIMC_DRC 29
436 #define ISP_CLK_CA5 30
437 #define ISP_SCLK_SPI0_EXT 31
438 #define ISP_SCLK_SPI1_EXT 32
439 #define ISP_SCLK_UART_EXT 33