2 * Copyright (C) 2000-2001 Deep Blue Solutions
3 * Copyright (C) 2002 Shane Nay (shane@minirl.com)
4 * Copyright (C) 2006-2007 Pavel Pisa (ppisa@pikron.com)
5 * Copyright (C) 2008 Juergen Beisert (kernel@pengutronix.de)
6 * Copyright (C) 2010 Freescale Semiconductor, Inc. All Rights Reserved.
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License
10 * as published by the Free Software Foundation; either version 2
11 * of the License, or (at your option) any later version.
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
23 #include <linux/err.h>
24 #include <linux/interrupt.h>
25 #include <linux/irq.h>
26 #include <linux/clockchips.h>
27 #include <linux/clk.h>
29 #include <linux/of_address.h>
30 #include <linux/of_irq.h>
31 #include <linux/stmp_device.h>
32 #include <linux/sched_clock.h>
34 #include <asm/mach/time.h>
37 * There are 2 versions of the timrot on Freescale MXS-based SoCs.
38 * The v1 on MX23 only gets 16 bits counter, while v2 on MX28
39 * extends the counter to 32 bits.
41 * The implementation uses two timers, one for clock_event and
42 * another for clocksource. MX28 uses timrot 0 and 1, while MX23
46 #define MX23_TIMROT_VERSION_OFFSET 0x0a0
47 #define MX28_TIMROT_VERSION_OFFSET 0x120
48 #define BP_TIMROT_MAJOR_VERSION 24
49 #define BV_TIMROT_VERSION_1 0x01
50 #define BV_TIMROT_VERSION_2 0x02
51 #define timrot_is_v1() (timrot_major_version == BV_TIMROT_VERSION_1)
54 * There are 4 registers for each timrotv2 instance, and 2 registers
55 * for each timrotv1. So address step 0x40 in macros below strides
56 * one instance of timrotv2 while two instances of timrotv1.
58 * As the result, HW_TIMROT_XXXn(1) defines the address of timrot1
59 * on MX28 while timrot2 on MX23.
61 /* common between v1 and v2 */
62 #define HW_TIMROT_ROTCTRL 0x00
63 #define HW_TIMROT_TIMCTRLn(n) (0x20 + (n) * 0x40)
65 #define HW_TIMROT_TIMCOUNTn(n) (0x30 + (n) * 0x40)
67 #define HW_TIMROT_RUNNING_COUNTn(n) (0x30 + (n) * 0x40)
68 #define HW_TIMROT_FIXED_COUNTn(n) (0x40 + (n) * 0x40)
70 #define BM_TIMROT_TIMCTRLn_RELOAD (1 << 6)
71 #define BM_TIMROT_TIMCTRLn_UPDATE (1 << 7)
72 #define BM_TIMROT_TIMCTRLn_IRQ_EN (1 << 14)
73 #define BM_TIMROT_TIMCTRLn_IRQ (1 << 15)
74 #define BP_TIMROT_TIMCTRLn_SELECT 0
75 #define BV_TIMROTv1_TIMCTRLn_SELECT__32KHZ_XTAL 0x8
76 #define BV_TIMROTv2_TIMCTRLn_SELECT__32KHZ_XTAL 0xb
77 #define BV_TIMROTv2_TIMCTRLn_SELECT__TICK_ALWAYS 0xf
79 static struct clock_event_device mxs_clockevent_device
;
81 static void __iomem
*mxs_timrot_base
;
82 static u32 timrot_major_version
;
84 static inline void timrot_irq_disable(void)
86 __raw_writel(BM_TIMROT_TIMCTRLn_IRQ_EN
, mxs_timrot_base
+
87 HW_TIMROT_TIMCTRLn(0) + STMP_OFFSET_REG_CLR
);
90 static inline void timrot_irq_enable(void)
92 __raw_writel(BM_TIMROT_TIMCTRLn_IRQ_EN
, mxs_timrot_base
+
93 HW_TIMROT_TIMCTRLn(0) + STMP_OFFSET_REG_SET
);
96 static void timrot_irq_acknowledge(void)
98 __raw_writel(BM_TIMROT_TIMCTRLn_IRQ
, mxs_timrot_base
+
99 HW_TIMROT_TIMCTRLn(0) + STMP_OFFSET_REG_CLR
);
102 static cycle_t
timrotv1_get_cycles(struct clocksource
*cs
)
104 return ~((__raw_readl(mxs_timrot_base
+ HW_TIMROT_TIMCOUNTn(1))
105 & 0xffff0000) >> 16);
108 static int timrotv1_set_next_event(unsigned long evt
,
109 struct clock_event_device
*dev
)
111 /* timrot decrements the count */
112 __raw_writel(evt
, mxs_timrot_base
+ HW_TIMROT_TIMCOUNTn(0));
117 static int timrotv2_set_next_event(unsigned long evt
,
118 struct clock_event_device
*dev
)
120 /* timrot decrements the count */
121 __raw_writel(evt
, mxs_timrot_base
+ HW_TIMROT_FIXED_COUNTn(0));
126 static irqreturn_t
mxs_timer_interrupt(int irq
, void *dev_id
)
128 struct clock_event_device
*evt
= dev_id
;
130 timrot_irq_acknowledge();
131 evt
->event_handler(evt
);
136 static struct irqaction mxs_timer_irq
= {
137 .name
= "MXS Timer Tick",
138 .dev_id
= &mxs_clockevent_device
,
139 .flags
= IRQF_TIMER
| IRQF_IRQPOLL
,
140 .handler
= mxs_timer_interrupt
,
143 static void mxs_irq_clear(char *state
)
145 /* Disable interrupt in timer module */
146 timrot_irq_disable();
148 /* Set event time into the furthest future */
150 __raw_writel(0xffff, mxs_timrot_base
+ HW_TIMROT_TIMCOUNTn(1));
152 __raw_writel(0xffffffff,
153 mxs_timrot_base
+ HW_TIMROT_FIXED_COUNTn(1));
155 /* Clear pending interrupt */
156 timrot_irq_acknowledge();
159 pr_info("%s: changing mode to %s\n", __func__
, state
)
163 static int mxs_shutdown(struct clock_event_device
*evt
)
165 mxs_irq_clear("shutdown");
170 static int mxs_set_oneshot(struct clock_event_device
*evt
)
172 if (clockevent_state_oneshot(evt
))
173 mxs_irq_clear("oneshot");
178 static struct clock_event_device mxs_clockevent_device
= {
179 .name
= "mxs_timrot",
180 .features
= CLOCK_EVT_FEAT_ONESHOT
,
181 .set_state_shutdown
= mxs_shutdown
,
182 .set_state_oneshot
= mxs_set_oneshot
,
183 .tick_resume
= mxs_shutdown
,
184 .set_next_event
= timrotv2_set_next_event
,
188 static int __init
mxs_clockevent_init(struct clk
*timer_clk
)
191 mxs_clockevent_device
.set_next_event
= timrotv1_set_next_event
;
192 mxs_clockevent_device
.cpumask
= cpumask_of(0);
193 clockevents_config_and_register(&mxs_clockevent_device
,
194 clk_get_rate(timer_clk
),
195 timrot_is_v1() ? 0xf : 0x2,
196 timrot_is_v1() ? 0xfffe : 0xfffffffe);
201 static struct clocksource clocksource_mxs
= {
204 .read
= timrotv1_get_cycles
,
205 .mask
= CLOCKSOURCE_MASK(16),
206 .flags
= CLOCK_SOURCE_IS_CONTINUOUS
,
209 static u64 notrace
mxs_read_sched_clock_v2(void)
211 return ~readl_relaxed(mxs_timrot_base
+ HW_TIMROT_RUNNING_COUNTn(1));
214 static int __init
mxs_clocksource_init(struct clk
*timer_clk
)
216 unsigned int c
= clk_get_rate(timer_clk
);
219 clocksource_register_hz(&clocksource_mxs
, c
);
221 clocksource_mmio_init(mxs_timrot_base
+ HW_TIMROT_RUNNING_COUNTn(1),
222 "mxs_timer", c
, 200, 32, clocksource_mmio_readl_down
);
223 sched_clock_register(mxs_read_sched_clock_v2
, 32, c
);
229 static void __init
mxs_timer_init(struct device_node
*np
)
231 struct clk
*timer_clk
;
234 mxs_timrot_base
= of_iomap(np
, 0);
235 WARN_ON(!mxs_timrot_base
);
237 timer_clk
= of_clk_get(np
, 0);
238 if (IS_ERR(timer_clk
)) {
239 pr_err("%s: failed to get clk\n", __func__
);
243 clk_prepare_enable(timer_clk
);
246 * Initialize timers to a known state
248 stmp_reset_block(mxs_timrot_base
+ HW_TIMROT_ROTCTRL
);
250 /* get timrot version */
251 timrot_major_version
= __raw_readl(mxs_timrot_base
+
252 (of_device_is_compatible(np
, "fsl,imx23-timrot") ?
253 MX23_TIMROT_VERSION_OFFSET
:
254 MX28_TIMROT_VERSION_OFFSET
));
255 timrot_major_version
>>= BP_TIMROT_MAJOR_VERSION
;
257 /* one for clock_event */
258 __raw_writel((timrot_is_v1() ?
259 BV_TIMROTv1_TIMCTRLn_SELECT__32KHZ_XTAL
:
260 BV_TIMROTv2_TIMCTRLn_SELECT__TICK_ALWAYS
) |
261 BM_TIMROT_TIMCTRLn_UPDATE
|
262 BM_TIMROT_TIMCTRLn_IRQ_EN
,
263 mxs_timrot_base
+ HW_TIMROT_TIMCTRLn(0));
265 /* another for clocksource */
266 __raw_writel((timrot_is_v1() ?
267 BV_TIMROTv1_TIMCTRLn_SELECT__32KHZ_XTAL
:
268 BV_TIMROTv2_TIMCTRLn_SELECT__TICK_ALWAYS
) |
269 BM_TIMROT_TIMCTRLn_RELOAD
,
270 mxs_timrot_base
+ HW_TIMROT_TIMCTRLn(1));
272 /* set clocksource timer fixed count to the maximum */
275 mxs_timrot_base
+ HW_TIMROT_TIMCOUNTn(1));
277 __raw_writel(0xffffffff,
278 mxs_timrot_base
+ HW_TIMROT_FIXED_COUNTn(1));
280 /* init and register the timer to the framework */
281 mxs_clocksource_init(timer_clk
);
282 mxs_clockevent_init(timer_clk
);
284 /* Make irqs happen */
285 irq
= irq_of_parse_and_map(np
, 0);
286 setup_irq(irq
, &mxs_timer_irq
);
288 CLOCKSOURCE_OF_DECLARE(mxs
, "fsl,timrot", mxs_timer_init
);