2 * Amlogic Meson6 SoCs timer handling.
4 * Copyright (C) 2014 Carlo Caione <carlo@caione.org>
6 * Based on code from Amlogic, Inc
8 * This file is licensed under the terms of the GNU General Public
9 * License version 2. This program is licensed "as is" without any
10 * warranty of any kind, whether express or implied.
13 #include <linux/clk.h>
14 #include <linux/clockchips.h>
15 #include <linux/interrupt.h>
16 #include <linux/irq.h>
17 #include <linux/irqreturn.h>
18 #include <linux/sched_clock.h>
20 #include <linux/of_address.h>
21 #include <linux/of_irq.h>
26 #define TIMER_ISA_MUX 0
27 #define TIMER_ISA_VAL(t) (((t) + 1) << 2)
29 #define TIMER_INPUT_BIT(t) (2 * (t))
30 #define TIMER_ENABLE_BIT(t) (16 + (t))
31 #define TIMER_PERIODIC_BIT(t) (12 + (t))
33 #define TIMER_CED_INPUT_MASK (3UL << TIMER_INPUT_BIT(CED_ID))
34 #define TIMER_CSD_INPUT_MASK (7UL << TIMER_INPUT_BIT(CSD_ID))
36 #define TIMER_CED_UNIT_1US 0
37 #define TIMER_CSD_UNIT_1US 1
39 static void __iomem
*timer_base
;
41 static u64 notrace
meson6_timer_sched_read(void)
43 return (u64
)readl(timer_base
+ TIMER_ISA_VAL(CSD_ID
));
46 static void meson6_clkevt_time_stop(unsigned char timer
)
48 u32 val
= readl(timer_base
+ TIMER_ISA_MUX
);
50 writel(val
& ~TIMER_ENABLE_BIT(timer
), timer_base
+ TIMER_ISA_MUX
);
53 static void meson6_clkevt_time_setup(unsigned char timer
, unsigned long delay
)
55 writel(delay
, timer_base
+ TIMER_ISA_VAL(timer
));
58 static void meson6_clkevt_time_start(unsigned char timer
, bool periodic
)
60 u32 val
= readl(timer_base
+ TIMER_ISA_MUX
);
63 val
|= TIMER_PERIODIC_BIT(timer
);
65 val
&= ~TIMER_PERIODIC_BIT(timer
);
67 writel(val
| TIMER_ENABLE_BIT(timer
), timer_base
+ TIMER_ISA_MUX
);
70 static int meson6_shutdown(struct clock_event_device
*evt
)
72 meson6_clkevt_time_stop(CED_ID
);
76 static int meson6_set_oneshot(struct clock_event_device
*evt
)
78 meson6_clkevt_time_stop(CED_ID
);
79 meson6_clkevt_time_start(CED_ID
, false);
83 static int meson6_set_periodic(struct clock_event_device
*evt
)
85 meson6_clkevt_time_stop(CED_ID
);
86 meson6_clkevt_time_setup(CED_ID
, USEC_PER_SEC
/ HZ
- 1);
87 meson6_clkevt_time_start(CED_ID
, true);
91 static int meson6_clkevt_next_event(unsigned long evt
,
92 struct clock_event_device
*unused
)
94 meson6_clkevt_time_stop(CED_ID
);
95 meson6_clkevt_time_setup(CED_ID
, evt
);
96 meson6_clkevt_time_start(CED_ID
, false);
101 static struct clock_event_device meson6_clockevent
= {
102 .name
= "meson6_tick",
104 .features
= CLOCK_EVT_FEAT_PERIODIC
|
105 CLOCK_EVT_FEAT_ONESHOT
,
106 .set_state_shutdown
= meson6_shutdown
,
107 .set_state_periodic
= meson6_set_periodic
,
108 .set_state_oneshot
= meson6_set_oneshot
,
109 .tick_resume
= meson6_shutdown
,
110 .set_next_event
= meson6_clkevt_next_event
,
113 static irqreturn_t
meson6_timer_interrupt(int irq
, void *dev_id
)
115 struct clock_event_device
*evt
= (struct clock_event_device
*)dev_id
;
117 evt
->event_handler(evt
);
122 static struct irqaction meson6_timer_irq
= {
123 .name
= "meson6_timer",
124 .flags
= IRQF_TIMER
| IRQF_IRQPOLL
,
125 .handler
= meson6_timer_interrupt
,
126 .dev_id
= &meson6_clockevent
,
129 static void __init
meson6_timer_init(struct device_node
*node
)
134 timer_base
= of_io_request_and_map(node
, 0, "meson6-timer");
135 if (IS_ERR(timer_base
))
136 panic("Can't map registers");
138 irq
= irq_of_parse_and_map(node
, 0);
140 panic("Can't parse IRQ");
142 /* Set 1us for timer E */
143 val
= readl(timer_base
+ TIMER_ISA_MUX
);
144 val
&= ~TIMER_CSD_INPUT_MASK
;
145 val
|= TIMER_CSD_UNIT_1US
<< TIMER_INPUT_BIT(CSD_ID
);
146 writel(val
, timer_base
+ TIMER_ISA_MUX
);
148 sched_clock_register(meson6_timer_sched_read
, 32, USEC_PER_SEC
);
149 clocksource_mmio_init(timer_base
+ TIMER_ISA_VAL(CSD_ID
), node
->name
,
150 1000 * 1000, 300, 32, clocksource_mmio_readl_up
);
152 /* Timer A base 1us */
153 val
&= ~TIMER_CED_INPUT_MASK
;
154 val
|= TIMER_CED_UNIT_1US
<< TIMER_INPUT_BIT(CED_ID
);
155 writel(val
, timer_base
+ TIMER_ISA_MUX
);
157 /* Stop the timer A */
158 meson6_clkevt_time_stop(CED_ID
);
160 ret
= setup_irq(irq
, &meson6_timer_irq
);
162 pr_warn("failed to setup irq %d\n", irq
);
164 meson6_clockevent
.cpumask
= cpu_possible_mask
;
165 meson6_clockevent
.irq
= irq
;
167 clockevents_config_and_register(&meson6_clockevent
, USEC_PER_SEC
,
170 CLOCKSOURCE_OF_DECLARE(meson6
, "amlogic,meson6-timer",