2 * SuperTrak EX Series Storage Controller driver for Linux
4 * Copyright (C) 2005-2015 Promise Technology Inc.
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version
9 * 2 of the License, or (at your option) any later version.
12 * Ed Lin <promise_linux@promise.com>
16 #include <linux/init.h>
17 #include <linux/errno.h>
18 #include <linux/kernel.h>
19 #include <linux/delay.h>
20 #include <linux/slab.h>
21 #include <linux/time.h>
22 #include <linux/pci.h>
23 #include <linux/blkdev.h>
24 #include <linux/interrupt.h>
25 #include <linux/types.h>
26 #include <linux/module.h>
27 #include <linux/spinlock.h>
28 #include <linux/ktime.h>
29 #include <linux/reboot.h>
32 #include <asm/byteorder.h>
33 #include <scsi/scsi.h>
34 #include <scsi/scsi_device.h>
35 #include <scsi/scsi_cmnd.h>
36 #include <scsi/scsi_host.h>
37 #include <scsi/scsi_tcq.h>
38 #include <scsi/scsi_dbg.h>
39 #include <scsi/scsi_eh.h>
41 #define DRV_NAME "stex"
42 #define ST_DRIVER_VERSION "6.02.0000.01"
43 #define ST_VER_MAJOR 6
44 #define ST_VER_MINOR 02
46 #define ST_BUILD_VER 01
49 /* MU register offset */
50 IMR0
= 0x10, /* MU_INBOUND_MESSAGE_REG0 */
51 IMR1
= 0x14, /* MU_INBOUND_MESSAGE_REG1 */
52 OMR0
= 0x18, /* MU_OUTBOUND_MESSAGE_REG0 */
53 OMR1
= 0x1c, /* MU_OUTBOUND_MESSAGE_REG1 */
54 IDBL
= 0x20, /* MU_INBOUND_DOORBELL */
55 IIS
= 0x24, /* MU_INBOUND_INTERRUPT_STATUS */
56 IIM
= 0x28, /* MU_INBOUND_INTERRUPT_MASK */
57 ODBL
= 0x2c, /* MU_OUTBOUND_DOORBELL */
58 OIS
= 0x30, /* MU_OUTBOUND_INTERRUPT_STATUS */
59 OIM
= 0x3c, /* MU_OUTBOUND_INTERRUPT_MASK */
73 MAILBOX_BASE
= 0x1000,
74 MAILBOX_HNDSHK_STS
= 0x0,
76 /* MU register value */
77 MU_INBOUND_DOORBELL_HANDSHAKE
= (1 << 0),
78 MU_INBOUND_DOORBELL_REQHEADCHANGED
= (1 << 1),
79 MU_INBOUND_DOORBELL_STATUSTAILCHANGED
= (1 << 2),
80 MU_INBOUND_DOORBELL_HMUSTOPPED
= (1 << 3),
81 MU_INBOUND_DOORBELL_RESET
= (1 << 4),
83 MU_OUTBOUND_DOORBELL_HANDSHAKE
= (1 << 0),
84 MU_OUTBOUND_DOORBELL_REQUESTTAILCHANGED
= (1 << 1),
85 MU_OUTBOUND_DOORBELL_STATUSHEADCHANGED
= (1 << 2),
86 MU_OUTBOUND_DOORBELL_BUSCHANGE
= (1 << 3),
87 MU_OUTBOUND_DOORBELL_HASEVENT
= (1 << 4),
88 MU_OUTBOUND_DOORBELL_REQUEST_RESET
= (1 << 27),
91 MU_STATE_STARTING
= 1,
93 MU_STATE_RESETTING
= 3,
96 MU_STATE_NOCONNECT
= 6,
99 MU_HANDSHAKE_SIGNATURE
= 0x55aaaa55,
100 MU_HANDSHAKE_SIGNATURE_HALF
= 0x5a5a0000,
101 MU_HARD_RESET_WAIT
= 30000,
102 HMU_PARTNER_TYPE
= 2,
104 /* firmware returned values */
105 SRB_STATUS_SUCCESS
= 0x01,
106 SRB_STATUS_ERROR
= 0x04,
107 SRB_STATUS_BUSY
= 0x05,
108 SRB_STATUS_INVALID_REQUEST
= 0x06,
109 SRB_STATUS_SELECTION_TIMEOUT
= 0x0A,
110 SRB_SEE_SENSE
= 0x80,
113 TASK_ATTRIBUTE_SIMPLE
= 0x0,
114 TASK_ATTRIBUTE_HEADOFQUEUE
= 0x1,
115 TASK_ATTRIBUTE_ORDERED
= 0x2,
116 TASK_ATTRIBUTE_ACA
= 0x4,
118 SS_STS_NORMAL
= 0x80000000,
119 SS_STS_DONE
= 0x40000000,
120 SS_STS_HANDSHAKE
= 0x20000000,
122 SS_HEAD_HANDSHAKE
= 0x80,
124 SS_H2I_INT_RESET
= 0x100,
126 SS_I2H_REQUEST_RESET
= 0x2000,
128 SS_MU_OPERATIONAL
= 0x80000000,
130 STEX_CDB_LENGTH
= 16,
131 STATUS_VAR_LEN
= 128,
134 SG_CF_EOT
= 0x80, /* end of table */
135 SG_CF_64B
= 0x40, /* 64 bit item */
136 SG_CF_HOST
= 0x20, /* sg in host memory */
139 MSG_DATA_DIR_OUT
= 2,
148 PASSTHRU_REQ_TYPE
= 0x00000001,
149 PASSTHRU_REQ_NO_WAKEUP
= 0x00000100,
150 ST_INTERNAL_TIMEOUT
= 180,
155 /* vendor specific commands of Promise */
157 SINBAND_MGT_CMD
= 0xd9,
159 CONTROLLER_CMD
= 0xe1,
160 DEBUGGING_CMD
= 0xe2,
163 PASSTHRU_GET_ADAPTER
= 0x05,
164 PASSTHRU_GET_DRVVER
= 0x10,
166 CTLR_CONFIG_CMD
= 0x03,
167 CTLR_SHUTDOWN
= 0x0d,
169 CTLR_POWER_STATE_CHANGE
= 0x0e,
170 CTLR_POWER_SAVING
= 0x01,
172 PASSTHRU_SIGNATURE
= 0x4e415041,
173 MGT_CMD_SIGNATURE
= 0xba,
177 ST_ADDITIONAL_MEM
= 0x200000,
178 ST_ADDITIONAL_MEM_MIN
= 0x80000,
179 PMIC_SHUTDOWN
= 0x0D,
190 u8 ctrl
; /* SG_CF_xxx */
196 struct st_ss_sgitem
{
208 struct st_msg_header
{
216 struct handshake_frame
{
217 __le64 rb_phy
; /* request payload queue physical address */
218 __le16 req_sz
; /* size of each request payload */
219 __le16 req_cnt
; /* count of reqs the buffer can hold */
220 __le16 status_sz
; /* size of each status payload */
221 __le16 status_cnt
; /* count of status the buffer can hold */
222 __le64 hosttime
; /* seconds from Jan 1, 1970 (GMT) */
223 u8 partner_type
; /* who sends this frame */
225 __le32 partner_ver_major
;
226 __le32 partner_ver_minor
;
227 __le32 partner_ver_oem
;
228 __le32 partner_ver_build
;
229 __le32 extra_offset
; /* NEW */
230 __le32 extra_size
; /* NEW */
242 u8 payload_sz
; /* payload size in 4-byte, not used */
243 u8 cdb
[STEX_CDB_LENGTH
];
254 u8 payload_sz
; /* payload size in 4-byte */
255 u8 variable
[STATUS_VAR_LEN
];
270 struct ver_info drv_ver
;
271 struct ver_info bios_ver
;
302 struct scsi_cmnd
*cmd
;
305 unsigned int sense_bufflen
;
315 void __iomem
*mmio_base
; /* iomapped PCI memory space */
317 dma_addr_t dma_handle
;
320 struct Scsi_Host
*host
;
321 struct pci_dev
*pdev
;
323 struct req_msg
* (*alloc_rq
) (struct st_hba
*);
324 int (*map_sg
)(struct st_hba
*, struct req_msg
*, struct st_ccb
*);
325 void (*send
) (struct st_hba
*, struct req_msg
*, u16
);
332 struct status_msg
*status_buffer
;
333 void *copy_buffer
; /* temp buffer for driver-handled commands */
335 struct st_ccb
*wait_ccb
;
338 char work_q_name
[20];
339 struct workqueue_struct
*work_q
;
340 struct work_struct reset_work
;
341 wait_queue_head_t reset_waitq
;
342 unsigned int mu_status
;
343 unsigned int cardtype
;
354 struct st_card_info
{
355 struct req_msg
* (*alloc_rq
) (struct st_hba
*);
356 int (*map_sg
)(struct st_hba
*, struct req_msg
*, struct st_ccb
*);
357 void (*send
) (struct st_hba
*, struct req_msg
*, u16
);
359 unsigned int max_lun
;
360 unsigned int max_channel
;
367 static int stex_halt(struct notifier_block
*nb
, ulong event
, void *buf
);
368 static struct notifier_block stex_notifier
= {
373 module_param(msi
, int, 0);
374 MODULE_PARM_DESC(msi
, "Enable Message Signaled Interrupts(0=off, 1=on)");
376 static const char console_inq_page
[] =
378 0x03,0x00,0x03,0x03,0xFA,0x00,0x00,0x30,
379 0x50,0x72,0x6F,0x6D,0x69,0x73,0x65,0x20, /* "Promise " */
380 0x52,0x41,0x49,0x44,0x20,0x43,0x6F,0x6E, /* "RAID Con" */
381 0x73,0x6F,0x6C,0x65,0x20,0x20,0x20,0x20, /* "sole " */
382 0x31,0x2E,0x30,0x30,0x20,0x20,0x20,0x20, /* "1.00 " */
383 0x53,0x58,0x2F,0x52,0x53,0x41,0x46,0x2D, /* "SX/RSAF-" */
384 0x54,0x45,0x31,0x2E,0x30,0x30,0x20,0x20, /* "TE1.00 " */
385 0x0C,0x20,0x20,0x20,0x20,0x20,0x20,0x20
388 MODULE_AUTHOR("Ed Lin");
389 MODULE_DESCRIPTION("Promise Technology SuperTrak EX Controllers");
390 MODULE_LICENSE("GPL");
391 MODULE_VERSION(ST_DRIVER_VERSION
);
393 static struct status_msg
*stex_get_status(struct st_hba
*hba
)
395 struct status_msg
*status
= hba
->status_buffer
+ hba
->status_tail
;
398 hba
->status_tail
%= hba
->sts_count
+1;
403 static void stex_invalid_field(struct scsi_cmnd
*cmd
,
404 void (*done
)(struct scsi_cmnd
*))
406 cmd
->result
= (DRIVER_SENSE
<< 24) | SAM_STAT_CHECK_CONDITION
;
408 /* "Invalid field in cdb" */
409 scsi_build_sense_buffer(0, cmd
->sense_buffer
, ILLEGAL_REQUEST
, 0x24,
414 static struct req_msg
*stex_alloc_req(struct st_hba
*hba
)
416 struct req_msg
*req
= hba
->dma_mem
+ hba
->req_head
* hba
->rq_size
;
419 hba
->req_head
%= hba
->rq_count
+1;
424 static struct req_msg
*stex_ss_alloc_req(struct st_hba
*hba
)
426 return (struct req_msg
*)(hba
->dma_mem
+
427 hba
->req_head
* hba
->rq_size
+ sizeof(struct st_msg_header
));
430 static int stex_map_sg(struct st_hba
*hba
,
431 struct req_msg
*req
, struct st_ccb
*ccb
)
433 struct scsi_cmnd
*cmd
;
434 struct scatterlist
*sg
;
435 struct st_sgtable
*dst
;
436 struct st_sgitem
*table
;
440 nseg
= scsi_dma_map(cmd
);
443 dst
= (struct st_sgtable
*)req
->variable
;
445 ccb
->sg_count
= nseg
;
446 dst
->sg_count
= cpu_to_le16((u16
)nseg
);
447 dst
->max_sg_count
= cpu_to_le16(hba
->host
->sg_tablesize
);
448 dst
->sz_in_byte
= cpu_to_le32(scsi_bufflen(cmd
));
450 table
= (struct st_sgitem
*)(dst
+ 1);
451 scsi_for_each_sg(cmd
, sg
, nseg
, i
) {
452 table
[i
].count
= cpu_to_le32((u32
)sg_dma_len(sg
));
453 table
[i
].addr
= cpu_to_le64(sg_dma_address(sg
));
454 table
[i
].ctrl
= SG_CF_64B
| SG_CF_HOST
;
456 table
[--i
].ctrl
|= SG_CF_EOT
;
462 static int stex_ss_map_sg(struct st_hba
*hba
,
463 struct req_msg
*req
, struct st_ccb
*ccb
)
465 struct scsi_cmnd
*cmd
;
466 struct scatterlist
*sg
;
467 struct st_sgtable
*dst
;
468 struct st_ss_sgitem
*table
;
472 nseg
= scsi_dma_map(cmd
);
475 dst
= (struct st_sgtable
*)req
->variable
;
477 ccb
->sg_count
= nseg
;
478 dst
->sg_count
= cpu_to_le16((u16
)nseg
);
479 dst
->max_sg_count
= cpu_to_le16(hba
->host
->sg_tablesize
);
480 dst
->sz_in_byte
= cpu_to_le32(scsi_bufflen(cmd
));
482 table
= (struct st_ss_sgitem
*)(dst
+ 1);
483 scsi_for_each_sg(cmd
, sg
, nseg
, i
) {
484 table
[i
].count
= cpu_to_le32((u32
)sg_dma_len(sg
));
486 cpu_to_le32(sg_dma_address(sg
) & 0xffffffff);
488 cpu_to_le32((sg_dma_address(sg
) >> 16) >> 16);
495 static void stex_controller_info(struct st_hba
*hba
, struct st_ccb
*ccb
)
498 size_t count
= sizeof(struct st_frame
);
500 p
= hba
->copy_buffer
;
501 scsi_sg_copy_to_buffer(ccb
->cmd
, p
, count
);
502 memset(p
->base
, 0, sizeof(u32
)*6);
503 *(unsigned long *)(p
->base
) = pci_resource_start(hba
->pdev
, 0);
506 p
->drv_ver
.major
= ST_VER_MAJOR
;
507 p
->drv_ver
.minor
= ST_VER_MINOR
;
508 p
->drv_ver
.oem
= ST_OEM
;
509 p
->drv_ver
.build
= ST_BUILD_VER
;
511 p
->bus
= hba
->pdev
->bus
->number
;
512 p
->slot
= hba
->pdev
->devfn
;
514 p
->irq_vec
= hba
->pdev
->irq
;
515 p
->id
= hba
->pdev
->vendor
<< 16 | hba
->pdev
->device
;
517 hba
->pdev
->subsystem_vendor
<< 16 | hba
->pdev
->subsystem_device
;
519 scsi_sg_copy_from_buffer(ccb
->cmd
, p
, count
);
523 stex_send_cmd(struct st_hba
*hba
, struct req_msg
*req
, u16 tag
)
525 req
->tag
= cpu_to_le16(tag
);
527 hba
->ccb
[tag
].req
= req
;
530 writel(hba
->req_head
, hba
->mmio_base
+ IMR0
);
531 writel(MU_INBOUND_DOORBELL_REQHEADCHANGED
, hba
->mmio_base
+ IDBL
);
532 readl(hba
->mmio_base
+ IDBL
); /* flush */
536 stex_ss_send_cmd(struct st_hba
*hba
, struct req_msg
*req
, u16 tag
)
538 struct scsi_cmnd
*cmd
;
539 struct st_msg_header
*msg_h
;
542 req
->tag
= cpu_to_le16(tag
);
544 hba
->ccb
[tag
].req
= req
;
547 cmd
= hba
->ccb
[tag
].cmd
;
548 msg_h
= (struct st_msg_header
*)req
- 1;
550 msg_h
->channel
= (u8
)cmd
->device
->channel
;
551 msg_h
->timeout
= cpu_to_le16(cmd
->request
->timeout
/HZ
);
553 addr
= hba
->dma_handle
+ hba
->req_head
* hba
->rq_size
;
554 addr
+= (hba
->ccb
[tag
].sg_count
+4)/11;
555 msg_h
->handle
= cpu_to_le64(addr
);
558 hba
->req_head
%= hba
->rq_count
+1;
559 if (hba
->cardtype
== st_P3
) {
560 writel((addr
>> 16) >> 16, hba
->mmio_base
+ YH2I_REQ_HI
);
561 writel(addr
, hba
->mmio_base
+ YH2I_REQ
);
563 writel((addr
>> 16) >> 16, hba
->mmio_base
+ YH2I_REQ_HI
);
564 readl(hba
->mmio_base
+ YH2I_REQ_HI
); /* flush */
565 writel(addr
, hba
->mmio_base
+ YH2I_REQ
);
566 readl(hba
->mmio_base
+ YH2I_REQ
); /* flush */
570 static void return_abnormal_state(struct st_hba
*hba
, int status
)
576 spin_lock_irqsave(hba
->host
->host_lock
, flags
);
577 for (tag
= 0; tag
< hba
->host
->can_queue
; tag
++) {
578 ccb
= &hba
->ccb
[tag
];
579 if (ccb
->req
== NULL
)
583 scsi_dma_unmap(ccb
->cmd
);
584 ccb
->cmd
->result
= status
<< 16;
585 ccb
->cmd
->scsi_done(ccb
->cmd
);
589 spin_unlock_irqrestore(hba
->host
->host_lock
, flags
);
592 stex_slave_config(struct scsi_device
*sdev
)
594 sdev
->use_10_for_rw
= 1;
595 sdev
->use_10_for_ms
= 1;
596 blk_queue_rq_timeout(sdev
->request_queue
, 60 * HZ
);
602 stex_queuecommand_lck(struct scsi_cmnd
*cmd
, void (*done
)(struct scsi_cmnd
*))
605 struct Scsi_Host
*host
;
606 unsigned int id
, lun
;
610 host
= cmd
->device
->host
;
611 id
= cmd
->device
->id
;
612 lun
= cmd
->device
->lun
;
613 hba
= (struct st_hba
*) &host
->hostdata
[0];
614 if (hba
->mu_status
== MU_STATE_NOCONNECT
) {
615 cmd
->result
= DID_NO_CONNECT
;
619 if (unlikely(hba
->mu_status
!= MU_STATE_STARTED
))
620 return SCSI_MLQUEUE_HOST_BUSY
;
622 switch (cmd
->cmnd
[0]) {
625 static char ms10_caching_page
[12] =
626 { 0, 0x12, 0, 0, 0, 0, 0, 0, 0x8, 0xa, 0x4, 0 };
629 page
= cmd
->cmnd
[2] & 0x3f;
630 if (page
== 0x8 || page
== 0x3f) {
631 scsi_sg_copy_from_buffer(cmd
, ms10_caching_page
,
632 sizeof(ms10_caching_page
));
633 cmd
->result
= DID_OK
<< 16 | COMMAND_COMPLETE
<< 8;
636 stex_invalid_field(cmd
, done
);
641 * The shasta firmware does not report actual luns in the
642 * target, so fail the command to force sequential lun scan.
643 * Also, the console device does not support this command.
645 if (hba
->cardtype
== st_shasta
|| id
== host
->max_id
- 1) {
646 stex_invalid_field(cmd
, done
);
650 case TEST_UNIT_READY
:
651 if (id
== host
->max_id
- 1) {
652 cmd
->result
= DID_OK
<< 16 | COMMAND_COMPLETE
<< 8;
658 if (lun
>= host
->max_lun
) {
659 cmd
->result
= DID_NO_CONNECT
<< 16;
663 if (id
!= host
->max_id
- 1)
665 if (!lun
&& !cmd
->device
->channel
&&
666 (cmd
->cmnd
[1] & INQUIRY_EVPD
) == 0) {
667 scsi_sg_copy_from_buffer(cmd
, (void *)console_inq_page
,
668 sizeof(console_inq_page
));
669 cmd
->result
= DID_OK
<< 16 | COMMAND_COMPLETE
<< 8;
672 stex_invalid_field(cmd
, done
);
675 if (cmd
->cmnd
[1] == PASSTHRU_GET_DRVVER
) {
676 struct st_drvver ver
;
677 size_t cp_len
= sizeof(ver
);
679 ver
.major
= ST_VER_MAJOR
;
680 ver
.minor
= ST_VER_MINOR
;
682 ver
.build
= ST_BUILD_VER
;
683 ver
.signature
[0] = PASSTHRU_SIGNATURE
;
684 ver
.console_id
= host
->max_id
- 1;
685 ver
.host_no
= hba
->host
->host_no
;
686 cp_len
= scsi_sg_copy_from_buffer(cmd
, &ver
, cp_len
);
687 cmd
->result
= sizeof(ver
) == cp_len
?
688 DID_OK
<< 16 | COMMAND_COMPLETE
<< 8 :
689 DID_ERROR
<< 16 | COMMAND_COMPLETE
<< 8;
697 cmd
->scsi_done
= done
;
699 tag
= cmd
->request
->tag
;
701 if (unlikely(tag
>= host
->can_queue
))
702 return SCSI_MLQUEUE_HOST_BUSY
;
704 req
= hba
->alloc_rq(hba
);
710 memcpy(req
->cdb
, cmd
->cmnd
, STEX_CDB_LENGTH
);
712 if (cmd
->sc_data_direction
== DMA_FROM_DEVICE
)
713 req
->data_dir
= MSG_DATA_DIR_IN
;
714 else if (cmd
->sc_data_direction
== DMA_TO_DEVICE
)
715 req
->data_dir
= MSG_DATA_DIR_OUT
;
717 req
->data_dir
= MSG_DATA_DIR_ND
;
719 hba
->ccb
[tag
].cmd
= cmd
;
720 hba
->ccb
[tag
].sense_bufflen
= SCSI_SENSE_BUFFERSIZE
;
721 hba
->ccb
[tag
].sense_buffer
= cmd
->sense_buffer
;
723 if (!hba
->map_sg(hba
, req
, &hba
->ccb
[tag
])) {
724 hba
->ccb
[tag
].sg_count
= 0;
725 memset(&req
->variable
[0], 0, 8);
728 hba
->send(hba
, req
, tag
);
732 static DEF_SCSI_QCMD(stex_queuecommand
)
734 static void stex_scsi_done(struct st_ccb
*ccb
)
736 struct scsi_cmnd
*cmd
= ccb
->cmd
;
739 if (ccb
->srb_status
== SRB_STATUS_SUCCESS
|| ccb
->srb_status
== 0) {
740 result
= ccb
->scsi_status
;
741 switch (ccb
->scsi_status
) {
743 result
|= DID_OK
<< 16 | COMMAND_COMPLETE
<< 8;
745 case SAM_STAT_CHECK_CONDITION
:
746 result
|= DRIVER_SENSE
<< 24;
749 result
|= DID_BUS_BUSY
<< 16 | COMMAND_COMPLETE
<< 8;
752 result
|= DID_ERROR
<< 16 | COMMAND_COMPLETE
<< 8;
756 else if (ccb
->srb_status
& SRB_SEE_SENSE
)
757 result
= DRIVER_SENSE
<< 24 | SAM_STAT_CHECK_CONDITION
;
758 else switch (ccb
->srb_status
) {
759 case SRB_STATUS_SELECTION_TIMEOUT
:
760 result
= DID_NO_CONNECT
<< 16 | COMMAND_COMPLETE
<< 8;
762 case SRB_STATUS_BUSY
:
763 result
= DID_BUS_BUSY
<< 16 | COMMAND_COMPLETE
<< 8;
765 case SRB_STATUS_INVALID_REQUEST
:
766 case SRB_STATUS_ERROR
:
768 result
= DID_ERROR
<< 16 | COMMAND_COMPLETE
<< 8;
772 cmd
->result
= result
;
776 static void stex_copy_data(struct st_ccb
*ccb
,
777 struct status_msg
*resp
, unsigned int variable
)
779 if (resp
->scsi_status
!= SAM_STAT_GOOD
) {
780 if (ccb
->sense_buffer
!= NULL
)
781 memcpy(ccb
->sense_buffer
, resp
->variable
,
782 min(variable
, ccb
->sense_bufflen
));
786 if (ccb
->cmd
== NULL
)
788 scsi_sg_copy_from_buffer(ccb
->cmd
, resp
->variable
, variable
);
791 static void stex_check_cmd(struct st_hba
*hba
,
792 struct st_ccb
*ccb
, struct status_msg
*resp
)
794 if (ccb
->cmd
->cmnd
[0] == MGT_CMD
&&
795 resp
->scsi_status
!= SAM_STAT_CHECK_CONDITION
)
796 scsi_set_resid(ccb
->cmd
, scsi_bufflen(ccb
->cmd
) -
797 le32_to_cpu(*(__le32
*)&resp
->variable
[0]));
800 static void stex_mu_intr(struct st_hba
*hba
, u32 doorbell
)
802 void __iomem
*base
= hba
->mmio_base
;
803 struct status_msg
*resp
;
808 if (unlikely(!(doorbell
& MU_OUTBOUND_DOORBELL_STATUSHEADCHANGED
)))
811 /* status payloads */
812 hba
->status_head
= readl(base
+ OMR1
);
813 if (unlikely(hba
->status_head
> hba
->sts_count
)) {
814 printk(KERN_WARNING DRV_NAME
"(%s): invalid status head\n",
815 pci_name(hba
->pdev
));
820 * it's not a valid status payload if:
821 * 1. there are no pending requests(e.g. during init stage)
822 * 2. there are some pending requests, but the controller is in
823 * reset status, and its type is not st_yosemite
824 * firmware of st_yosemite in reset status will return pending requests
825 * to driver, so we allow it to pass
827 if (unlikely(hba
->out_req_cnt
<= 0 ||
828 (hba
->mu_status
== MU_STATE_RESETTING
&&
829 hba
->cardtype
!= st_yosemite
))) {
830 hba
->status_tail
= hba
->status_head
;
834 while (hba
->status_tail
!= hba
->status_head
) {
835 resp
= stex_get_status(hba
);
836 tag
= le16_to_cpu(resp
->tag
);
837 if (unlikely(tag
>= hba
->host
->can_queue
)) {
838 printk(KERN_WARNING DRV_NAME
839 "(%s): invalid tag\n", pci_name(hba
->pdev
));
844 ccb
= &hba
->ccb
[tag
];
845 if (unlikely(hba
->wait_ccb
== ccb
))
846 hba
->wait_ccb
= NULL
;
847 if (unlikely(ccb
->req
== NULL
)) {
848 printk(KERN_WARNING DRV_NAME
849 "(%s): lagging req\n", pci_name(hba
->pdev
));
853 size
= resp
->payload_sz
* sizeof(u32
); /* payload size */
854 if (unlikely(size
< sizeof(*resp
) - STATUS_VAR_LEN
||
855 size
> sizeof(*resp
))) {
856 printk(KERN_WARNING DRV_NAME
"(%s): bad status size\n",
857 pci_name(hba
->pdev
));
859 size
-= sizeof(*resp
) - STATUS_VAR_LEN
; /* copy size */
861 stex_copy_data(ccb
, resp
, size
);
865 ccb
->srb_status
= resp
->srb_status
;
866 ccb
->scsi_status
= resp
->scsi_status
;
868 if (likely(ccb
->cmd
!= NULL
)) {
869 if (hba
->cardtype
== st_yosemite
)
870 stex_check_cmd(hba
, ccb
, resp
);
872 if (unlikely(ccb
->cmd
->cmnd
[0] == PASSTHRU_CMD
&&
873 ccb
->cmd
->cmnd
[1] == PASSTHRU_GET_ADAPTER
))
874 stex_controller_info(hba
, ccb
);
876 scsi_dma_unmap(ccb
->cmd
);
883 writel(hba
->status_head
, base
+ IMR1
);
884 readl(base
+ IMR1
); /* flush */
887 static irqreturn_t
stex_intr(int irq
, void *__hba
)
889 struct st_hba
*hba
= __hba
;
890 void __iomem
*base
= hba
->mmio_base
;
894 spin_lock_irqsave(hba
->host
->host_lock
, flags
);
896 data
= readl(base
+ ODBL
);
898 if (data
&& data
!= 0xffffffff) {
899 /* clear the interrupt */
900 writel(data
, base
+ ODBL
);
901 readl(base
+ ODBL
); /* flush */
902 stex_mu_intr(hba
, data
);
903 spin_unlock_irqrestore(hba
->host
->host_lock
, flags
);
904 if (unlikely(data
& MU_OUTBOUND_DOORBELL_REQUEST_RESET
&&
905 hba
->cardtype
== st_shasta
))
906 queue_work(hba
->work_q
, &hba
->reset_work
);
910 spin_unlock_irqrestore(hba
->host
->host_lock
, flags
);
915 static void stex_ss_mu_intr(struct st_hba
*hba
)
917 struct status_msg
*resp
;
925 if (unlikely(hba
->out_req_cnt
<= 0 ||
926 hba
->mu_status
== MU_STATE_RESETTING
))
929 while (count
< hba
->sts_count
) {
930 scratch
= hba
->scratch
+ hba
->status_tail
;
931 value
= le32_to_cpu(*scratch
);
932 if (unlikely(!(value
& SS_STS_NORMAL
)))
935 resp
= hba
->status_buffer
+ hba
->status_tail
;
939 hba
->status_tail
%= hba
->sts_count
+1;
942 if (unlikely(tag
>= hba
->host
->can_queue
)) {
943 printk(KERN_WARNING DRV_NAME
944 "(%s): invalid tag\n", pci_name(hba
->pdev
));
949 ccb
= &hba
->ccb
[tag
];
950 if (unlikely(hba
->wait_ccb
== ccb
))
951 hba
->wait_ccb
= NULL
;
952 if (unlikely(ccb
->req
== NULL
)) {
953 printk(KERN_WARNING DRV_NAME
954 "(%s): lagging req\n", pci_name(hba
->pdev
));
959 if (likely(value
& SS_STS_DONE
)) { /* normal case */
960 ccb
->srb_status
= SRB_STATUS_SUCCESS
;
961 ccb
->scsi_status
= SAM_STAT_GOOD
;
963 ccb
->srb_status
= resp
->srb_status
;
964 ccb
->scsi_status
= resp
->scsi_status
;
965 size
= resp
->payload_sz
* sizeof(u32
);
966 if (unlikely(size
< sizeof(*resp
) - STATUS_VAR_LEN
||
967 size
> sizeof(*resp
))) {
968 printk(KERN_WARNING DRV_NAME
969 "(%s): bad status size\n",
970 pci_name(hba
->pdev
));
972 size
-= sizeof(*resp
) - STATUS_VAR_LEN
;
974 stex_copy_data(ccb
, resp
, size
);
976 if (likely(ccb
->cmd
!= NULL
))
977 stex_check_cmd(hba
, ccb
, resp
);
980 if (likely(ccb
->cmd
!= NULL
)) {
981 scsi_dma_unmap(ccb
->cmd
);
988 static irqreturn_t
stex_ss_intr(int irq
, void *__hba
)
990 struct st_hba
*hba
= __hba
;
991 void __iomem
*base
= hba
->mmio_base
;
995 spin_lock_irqsave(hba
->host
->host_lock
, flags
);
997 if (hba
->cardtype
== st_yel
) {
998 data
= readl(base
+ YI2H_INT
);
999 if (data
&& data
!= 0xffffffff) {
1000 /* clear the interrupt */
1001 writel(data
, base
+ YI2H_INT_C
);
1002 stex_ss_mu_intr(hba
);
1003 spin_unlock_irqrestore(hba
->host
->host_lock
, flags
);
1004 if (unlikely(data
& SS_I2H_REQUEST_RESET
))
1005 queue_work(hba
->work_q
, &hba
->reset_work
);
1009 data
= readl(base
+ PSCRATCH4
);
1010 if (data
!= 0xffffffff) {
1012 /* clear the interrupt */
1013 writel(data
, base
+ PSCRATCH1
);
1014 writel((1 << 22), base
+ YH2I_INT
);
1016 stex_ss_mu_intr(hba
);
1017 spin_unlock_irqrestore(hba
->host
->host_lock
, flags
);
1018 if (unlikely(data
& SS_I2H_REQUEST_RESET
))
1019 queue_work(hba
->work_q
, &hba
->reset_work
);
1024 spin_unlock_irqrestore(hba
->host
->host_lock
, flags
);
1029 static int stex_common_handshake(struct st_hba
*hba
)
1031 void __iomem
*base
= hba
->mmio_base
;
1032 struct handshake_frame
*h
;
1033 dma_addr_t status_phys
;
1035 unsigned long before
;
1037 if (readl(base
+ OMR0
) != MU_HANDSHAKE_SIGNATURE
) {
1038 writel(MU_INBOUND_DOORBELL_HANDSHAKE
, base
+ IDBL
);
1041 while (readl(base
+ OMR0
) != MU_HANDSHAKE_SIGNATURE
) {
1042 if (time_after(jiffies
, before
+ MU_MAX_DELAY
* HZ
)) {
1043 printk(KERN_ERR DRV_NAME
1044 "(%s): no handshake signature\n",
1045 pci_name(hba
->pdev
));
1055 data
= readl(base
+ OMR1
);
1056 if ((data
& 0xffff0000) == MU_HANDSHAKE_SIGNATURE_HALF
) {
1058 if (hba
->host
->can_queue
> data
) {
1059 hba
->host
->can_queue
= data
;
1060 hba
->host
->cmd_per_lun
= data
;
1064 h
= (struct handshake_frame
*)hba
->status_buffer
;
1065 h
->rb_phy
= cpu_to_le64(hba
->dma_handle
);
1066 h
->req_sz
= cpu_to_le16(hba
->rq_size
);
1067 h
->req_cnt
= cpu_to_le16(hba
->rq_count
+1);
1068 h
->status_sz
= cpu_to_le16(sizeof(struct status_msg
));
1069 h
->status_cnt
= cpu_to_le16(hba
->sts_count
+1);
1070 h
->hosttime
= cpu_to_le64(ktime_get_real_seconds());
1071 h
->partner_type
= HMU_PARTNER_TYPE
;
1072 if (hba
->extra_offset
) {
1073 h
->extra_offset
= cpu_to_le32(hba
->extra_offset
);
1074 h
->extra_size
= cpu_to_le32(hba
->dma_size
- hba
->extra_offset
);
1076 h
->extra_offset
= h
->extra_size
= 0;
1078 status_phys
= hba
->dma_handle
+ (hba
->rq_count
+1) * hba
->rq_size
;
1079 writel(status_phys
, base
+ IMR0
);
1081 writel((status_phys
>> 16) >> 16, base
+ IMR1
);
1084 writel((status_phys
>> 16) >> 16, base
+ OMR0
); /* old fw compatible */
1086 writel(MU_INBOUND_DOORBELL_HANDSHAKE
, base
+ IDBL
);
1087 readl(base
+ IDBL
); /* flush */
1091 while (readl(base
+ OMR0
) != MU_HANDSHAKE_SIGNATURE
) {
1092 if (time_after(jiffies
, before
+ MU_MAX_DELAY
* HZ
)) {
1093 printk(KERN_ERR DRV_NAME
1094 "(%s): no signature after handshake frame\n",
1095 pci_name(hba
->pdev
));
1102 writel(0, base
+ IMR0
);
1104 writel(0, base
+ OMR0
);
1106 writel(0, base
+ IMR1
);
1108 writel(0, base
+ OMR1
);
1109 readl(base
+ OMR1
); /* flush */
1113 static int stex_ss_handshake(struct st_hba
*hba
)
1115 void __iomem
*base
= hba
->mmio_base
;
1116 struct st_msg_header
*msg_h
;
1117 struct handshake_frame
*h
;
1119 u32 data
, scratch_size
, mailboxdata
, operationaldata
;
1120 unsigned long before
;
1125 if (hba
->cardtype
== st_yel
) {
1126 operationaldata
= readl(base
+ YIOA_STATUS
);
1127 while (operationaldata
!= SS_MU_OPERATIONAL
) {
1128 if (time_after(jiffies
, before
+ MU_MAX_DELAY
* HZ
)) {
1129 printk(KERN_ERR DRV_NAME
1130 "(%s): firmware not operational\n",
1131 pci_name(hba
->pdev
));
1135 operationaldata
= readl(base
+ YIOA_STATUS
);
1138 operationaldata
= readl(base
+ PSCRATCH3
);
1139 while (operationaldata
!= SS_MU_OPERATIONAL
) {
1140 if (time_after(jiffies
, before
+ MU_MAX_DELAY
* HZ
)) {
1141 printk(KERN_ERR DRV_NAME
1142 "(%s): firmware not operational\n",
1143 pci_name(hba
->pdev
));
1147 operationaldata
= readl(base
+ PSCRATCH3
);
1151 msg_h
= (struct st_msg_header
*)hba
->dma_mem
;
1152 msg_h
->handle
= cpu_to_le64(hba
->dma_handle
);
1153 msg_h
->flag
= SS_HEAD_HANDSHAKE
;
1155 h
= (struct handshake_frame
*)(msg_h
+ 1);
1156 h
->rb_phy
= cpu_to_le64(hba
->dma_handle
);
1157 h
->req_sz
= cpu_to_le16(hba
->rq_size
);
1158 h
->req_cnt
= cpu_to_le16(hba
->rq_count
+1);
1159 h
->status_sz
= cpu_to_le16(sizeof(struct status_msg
));
1160 h
->status_cnt
= cpu_to_le16(hba
->sts_count
+1);
1161 h
->hosttime
= cpu_to_le64(ktime_get_real_seconds());
1162 h
->partner_type
= HMU_PARTNER_TYPE
;
1163 h
->extra_offset
= h
->extra_size
= 0;
1164 scratch_size
= (hba
->sts_count
+1)*sizeof(u32
);
1165 h
->scratch_size
= cpu_to_le32(scratch_size
);
1167 if (hba
->cardtype
== st_yel
) {
1168 data
= readl(base
+ YINT_EN
);
1170 writel(data
, base
+ YINT_EN
);
1171 writel((hba
->dma_handle
>> 16) >> 16, base
+ YH2I_REQ_HI
);
1172 readl(base
+ YH2I_REQ_HI
);
1173 writel(hba
->dma_handle
, base
+ YH2I_REQ
);
1174 readl(base
+ YH2I_REQ
); /* flush */
1176 data
= readl(base
+ YINT_EN
);
1179 writel(data
, base
+ YINT_EN
);
1180 if (hba
->msi_lock
== 0) {
1181 /* P3 MSI Register cannot access twice */
1182 writel((1 << 6), base
+ YH2I_INT
);
1185 writel((hba
->dma_handle
>> 16) >> 16, base
+ YH2I_REQ_HI
);
1186 writel(hba
->dma_handle
, base
+ YH2I_REQ
);
1190 scratch
= hba
->scratch
;
1191 if (hba
->cardtype
== st_yel
) {
1192 while (!(le32_to_cpu(*scratch
) & SS_STS_HANDSHAKE
)) {
1193 if (time_after(jiffies
, before
+ MU_MAX_DELAY
* HZ
)) {
1194 printk(KERN_ERR DRV_NAME
1195 "(%s): no signature after handshake frame\n",
1196 pci_name(hba
->pdev
));
1204 mailboxdata
= readl(base
+ MAILBOX_BASE
+ MAILBOX_HNDSHK_STS
);
1205 while (mailboxdata
!= SS_STS_HANDSHAKE
) {
1206 if (time_after(jiffies
, before
+ MU_MAX_DELAY
* HZ
)) {
1207 printk(KERN_ERR DRV_NAME
1208 "(%s): no signature after handshake frame\n",
1209 pci_name(hba
->pdev
));
1215 mailboxdata
= readl(base
+ MAILBOX_BASE
+ MAILBOX_HNDSHK_STS
);
1218 memset(scratch
, 0, scratch_size
);
1224 static int stex_handshake(struct st_hba
*hba
)
1227 unsigned long flags
;
1228 unsigned int mu_status
;
1230 if (hba
->cardtype
== st_yel
|| hba
->cardtype
== st_P3
)
1231 err
= stex_ss_handshake(hba
);
1233 err
= stex_common_handshake(hba
);
1234 spin_lock_irqsave(hba
->host
->host_lock
, flags
);
1235 mu_status
= hba
->mu_status
;
1239 hba
->status_head
= 0;
1240 hba
->status_tail
= 0;
1241 hba
->out_req_cnt
= 0;
1242 hba
->mu_status
= MU_STATE_STARTED
;
1244 hba
->mu_status
= MU_STATE_FAILED
;
1245 if (mu_status
== MU_STATE_RESETTING
)
1246 wake_up_all(&hba
->reset_waitq
);
1247 spin_unlock_irqrestore(hba
->host
->host_lock
, flags
);
1251 static int stex_abort(struct scsi_cmnd
*cmd
)
1253 struct Scsi_Host
*host
= cmd
->device
->host
;
1254 struct st_hba
*hba
= (struct st_hba
*)host
->hostdata
;
1255 u16 tag
= cmd
->request
->tag
;
1258 int result
= SUCCESS
;
1259 unsigned long flags
;
1261 scmd_printk(KERN_INFO
, cmd
, "aborting command\n");
1263 base
= hba
->mmio_base
;
1264 spin_lock_irqsave(host
->host_lock
, flags
);
1265 if (tag
< host
->can_queue
&&
1266 hba
->ccb
[tag
].req
&& hba
->ccb
[tag
].cmd
== cmd
)
1267 hba
->wait_ccb
= &hba
->ccb
[tag
];
1271 if (hba
->cardtype
== st_yel
) {
1272 data
= readl(base
+ YI2H_INT
);
1273 if (data
== 0 || data
== 0xffffffff)
1276 writel(data
, base
+ YI2H_INT_C
);
1277 stex_ss_mu_intr(hba
);
1278 } else if (hba
->cardtype
== st_P3
) {
1279 data
= readl(base
+ PSCRATCH4
);
1280 if (data
== 0xffffffff)
1283 writel(data
, base
+ PSCRATCH1
);
1284 writel((1 << 22), base
+ YH2I_INT
);
1286 stex_ss_mu_intr(hba
);
1288 data
= readl(base
+ ODBL
);
1289 if (data
== 0 || data
== 0xffffffff)
1292 writel(data
, base
+ ODBL
);
1293 readl(base
+ ODBL
); /* flush */
1294 stex_mu_intr(hba
, data
);
1296 if (hba
->wait_ccb
== NULL
) {
1297 printk(KERN_WARNING DRV_NAME
1298 "(%s): lost interrupt\n", pci_name(hba
->pdev
));
1303 scsi_dma_unmap(cmd
);
1304 hba
->wait_ccb
->req
= NULL
; /* nullify the req's future return */
1305 hba
->wait_ccb
= NULL
;
1308 spin_unlock_irqrestore(host
->host_lock
, flags
);
1312 static void stex_hard_reset(struct st_hba
*hba
)
1314 struct pci_bus
*bus
;
1319 for (i
= 0; i
< 16; i
++)
1320 pci_read_config_dword(hba
->pdev
, i
* 4,
1321 &hba
->pdev
->saved_config_space
[i
]);
1323 /* Reset secondary bus. Our controller(MU/ATU) is the only device on
1324 secondary bus. Consult Intel 80331/3 developer's manual for detail */
1325 bus
= hba
->pdev
->bus
;
1326 pci_read_config_byte(bus
->self
, PCI_BRIDGE_CONTROL
, &pci_bctl
);
1327 pci_bctl
|= PCI_BRIDGE_CTL_BUS_RESET
;
1328 pci_write_config_byte(bus
->self
, PCI_BRIDGE_CONTROL
, pci_bctl
);
1331 * 1 ms may be enough for 8-port controllers. But 16-port controllers
1332 * require more time to finish bus reset. Use 100 ms here for safety
1335 pci_bctl
&= ~PCI_BRIDGE_CTL_BUS_RESET
;
1336 pci_write_config_byte(bus
->self
, PCI_BRIDGE_CONTROL
, pci_bctl
);
1338 for (i
= 0; i
< MU_HARD_RESET_WAIT
; i
++) {
1339 pci_read_config_word(hba
->pdev
, PCI_COMMAND
, &pci_cmd
);
1340 if (pci_cmd
!= 0xffff && (pci_cmd
& PCI_COMMAND_MASTER
))
1346 for (i
= 0; i
< 16; i
++)
1347 pci_write_config_dword(hba
->pdev
, i
* 4,
1348 hba
->pdev
->saved_config_space
[i
]);
1351 static int stex_yos_reset(struct st_hba
*hba
)
1354 unsigned long flags
, before
;
1357 base
= hba
->mmio_base
;
1358 writel(MU_INBOUND_DOORBELL_RESET
, base
+ IDBL
);
1359 readl(base
+ IDBL
); /* flush */
1361 while (hba
->out_req_cnt
> 0) {
1362 if (time_after(jiffies
, before
+ ST_INTERNAL_TIMEOUT
* HZ
)) {
1363 printk(KERN_WARNING DRV_NAME
1364 "(%s): reset timeout\n", pci_name(hba
->pdev
));
1371 spin_lock_irqsave(hba
->host
->host_lock
, flags
);
1373 hba
->mu_status
= MU_STATE_FAILED
;
1375 hba
->mu_status
= MU_STATE_STARTED
;
1376 wake_up_all(&hba
->reset_waitq
);
1377 spin_unlock_irqrestore(hba
->host
->host_lock
, flags
);
1382 static void stex_ss_reset(struct st_hba
*hba
)
1384 writel(SS_H2I_INT_RESET
, hba
->mmio_base
+ YH2I_INT
);
1385 readl(hba
->mmio_base
+ YH2I_INT
);
1389 static void stex_p3_reset(struct st_hba
*hba
)
1391 writel(SS_H2I_INT_RESET
, hba
->mmio_base
+ YH2I_INT
);
1395 static int stex_do_reset(struct st_hba
*hba
)
1397 unsigned long flags
;
1398 unsigned int mu_status
= MU_STATE_RESETTING
;
1400 spin_lock_irqsave(hba
->host
->host_lock
, flags
);
1401 if (hba
->mu_status
== MU_STATE_STARTING
) {
1402 spin_unlock_irqrestore(hba
->host
->host_lock
, flags
);
1403 printk(KERN_INFO DRV_NAME
"(%s): request reset during init\n",
1404 pci_name(hba
->pdev
));
1407 while (hba
->mu_status
== MU_STATE_RESETTING
) {
1408 spin_unlock_irqrestore(hba
->host
->host_lock
, flags
);
1409 wait_event_timeout(hba
->reset_waitq
,
1410 hba
->mu_status
!= MU_STATE_RESETTING
,
1412 spin_lock_irqsave(hba
->host
->host_lock
, flags
);
1413 mu_status
= hba
->mu_status
;
1416 if (mu_status
!= MU_STATE_RESETTING
) {
1417 spin_unlock_irqrestore(hba
->host
->host_lock
, flags
);
1418 return (mu_status
== MU_STATE_STARTED
) ? 0 : -1;
1421 hba
->mu_status
= MU_STATE_RESETTING
;
1422 spin_unlock_irqrestore(hba
->host
->host_lock
, flags
);
1424 if (hba
->cardtype
== st_yosemite
)
1425 return stex_yos_reset(hba
);
1427 if (hba
->cardtype
== st_shasta
)
1428 stex_hard_reset(hba
);
1429 else if (hba
->cardtype
== st_yel
)
1431 else if (hba
->cardtype
== st_P3
)
1434 return_abnormal_state(hba
, DID_RESET
);
1436 if (stex_handshake(hba
) == 0)
1439 printk(KERN_WARNING DRV_NAME
"(%s): resetting: handshake failed\n",
1440 pci_name(hba
->pdev
));
1444 static int stex_reset(struct scsi_cmnd
*cmd
)
1448 hba
= (struct st_hba
*) &cmd
->device
->host
->hostdata
[0];
1450 shost_printk(KERN_INFO
, cmd
->device
->host
,
1451 "resetting host\n");
1453 return stex_do_reset(hba
) ? FAILED
: SUCCESS
;
1456 static void stex_reset_work(struct work_struct
*work
)
1458 struct st_hba
*hba
= container_of(work
, struct st_hba
, reset_work
);
1463 static int stex_biosparam(struct scsi_device
*sdev
,
1464 struct block_device
*bdev
, sector_t capacity
, int geom
[])
1466 int heads
= 255, sectors
= 63;
1468 if (capacity
< 0x200000) {
1473 sector_div(capacity
, heads
* sectors
);
1482 static struct scsi_host_template driver_template
= {
1483 .module
= THIS_MODULE
,
1485 .proc_name
= DRV_NAME
,
1486 .bios_param
= stex_biosparam
,
1487 .queuecommand
= stex_queuecommand
,
1488 .slave_configure
= stex_slave_config
,
1489 .eh_abort_handler
= stex_abort
,
1490 .eh_host_reset_handler
= stex_reset
,
1494 static struct pci_device_id stex_pci_tbl
[] = {
1496 { 0x105a, 0x8350, PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
1497 st_shasta
}, /* SuperTrak EX8350/8300/16350/16300 */
1498 { 0x105a, 0xc350, PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
1499 st_shasta
}, /* SuperTrak EX12350 */
1500 { 0x105a, 0x4302, PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
1501 st_shasta
}, /* SuperTrak EX4350 */
1502 { 0x105a, 0xe350, PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
1503 st_shasta
}, /* SuperTrak EX24350 */
1506 { 0x105a, 0x7250, PCI_ANY_ID
, PCI_ANY_ID
, 0, 0, st_vsc
},
1509 { 0x105a, 0x8650, 0x105a, PCI_ANY_ID
, 0, 0, st_yosemite
},
1512 { 0x105a, 0x3360, PCI_ANY_ID
, PCI_ANY_ID
, 0, 0, st_seq
},
1515 { 0x105a, 0x8650, 0x1033, PCI_ANY_ID
, 0, 0, st_yel
},
1516 { 0x105a, 0x8760, PCI_ANY_ID
, PCI_ANY_ID
, 0, 0, st_yel
},
1519 { PCI_VENDOR_ID_PROMISE
, 0x8870, PCI_VENDOR_ID_PROMISE
,
1520 0x8870, 0, 0, st_P3
},
1522 { PCI_VENDOR_ID_PROMISE
, 0x8870, PCI_VENDOR_ID_PROMISE
,
1523 0x4300, 0, 0, st_P3
},
1525 /* st_P3, SymplyStor4E */
1526 { PCI_VENDOR_ID_PROMISE
, 0x8871, PCI_VENDOR_ID_PROMISE
,
1527 0x4311, 0, 0, st_P3
},
1528 /* st_P3, SymplyStor8E */
1529 { PCI_VENDOR_ID_PROMISE
, 0x8871, PCI_VENDOR_ID_PROMISE
,
1530 0x4312, 0, 0, st_P3
},
1531 /* st_P3, SymplyStor4 */
1532 { PCI_VENDOR_ID_PROMISE
, 0x8871, PCI_VENDOR_ID_PROMISE
,
1533 0x4321, 0, 0, st_P3
},
1534 /* st_P3, SymplyStor8 */
1535 { PCI_VENDOR_ID_PROMISE
, 0x8871, PCI_VENDOR_ID_PROMISE
,
1536 0x4322, 0, 0, st_P3
},
1537 { } /* terminate list */
1540 static struct st_card_info stex_card_info
[] = {
1549 .alloc_rq
= stex_alloc_req
,
1550 .map_sg
= stex_map_sg
,
1551 .send
= stex_send_cmd
,
1562 .alloc_rq
= stex_alloc_req
,
1563 .map_sg
= stex_map_sg
,
1564 .send
= stex_send_cmd
,
1575 .alloc_rq
= stex_alloc_req
,
1576 .map_sg
= stex_map_sg
,
1577 .send
= stex_send_cmd
,
1588 .alloc_rq
= stex_alloc_req
,
1589 .map_sg
= stex_map_sg
,
1590 .send
= stex_send_cmd
,
1601 .alloc_rq
= stex_ss_alloc_req
,
1602 .map_sg
= stex_ss_map_sg
,
1603 .send
= stex_ss_send_cmd
,
1614 .alloc_rq
= stex_ss_alloc_req
,
1615 .map_sg
= stex_ss_map_sg
,
1616 .send
= stex_ss_send_cmd
,
1620 static int stex_set_dma_mask(struct pci_dev
* pdev
)
1624 if (!pci_set_dma_mask(pdev
, DMA_BIT_MASK(64))
1625 && !pci_set_consistent_dma_mask(pdev
, DMA_BIT_MASK(64)))
1627 ret
= pci_set_dma_mask(pdev
, DMA_BIT_MASK(32));
1629 ret
= pci_set_consistent_dma_mask(pdev
, DMA_BIT_MASK(32));
1633 static int stex_request_irq(struct st_hba
*hba
)
1635 struct pci_dev
*pdev
= hba
->pdev
;
1638 if (msi
|| hba
->cardtype
== st_P3
) {
1639 status
= pci_enable_msi(pdev
);
1641 printk(KERN_ERR DRV_NAME
1642 "(%s): error %d setting up MSI\n",
1643 pci_name(pdev
), status
);
1645 hba
->msi_enabled
= 1;
1647 hba
->msi_enabled
= 0;
1649 status
= request_irq(pdev
->irq
,
1650 (hba
->cardtype
== st_yel
|| hba
->cardtype
== st_P3
) ?
1651 stex_ss_intr
: stex_intr
, IRQF_SHARED
, DRV_NAME
, hba
);
1654 if (hba
->msi_enabled
)
1655 pci_disable_msi(pdev
);
1660 static void stex_free_irq(struct st_hba
*hba
)
1662 struct pci_dev
*pdev
= hba
->pdev
;
1664 free_irq(pdev
->irq
, hba
);
1665 if (hba
->msi_enabled
)
1666 pci_disable_msi(pdev
);
1669 static int stex_probe(struct pci_dev
*pdev
, const struct pci_device_id
*id
)
1672 struct Scsi_Host
*host
;
1673 const struct st_card_info
*ci
= NULL
;
1674 u32 sts_offset
, cp_offset
, scratch_offset
;
1677 err
= pci_enable_device(pdev
);
1681 pci_set_master(pdev
);
1684 register_reboot_notifier(&stex_notifier
);
1686 host
= scsi_host_alloc(&driver_template
, sizeof(struct st_hba
));
1689 printk(KERN_ERR DRV_NAME
"(%s): scsi_host_alloc failed\n",
1695 hba
= (struct st_hba
*)host
->hostdata
;
1696 memset(hba
, 0, sizeof(struct st_hba
));
1698 err
= pci_request_regions(pdev
, DRV_NAME
);
1700 printk(KERN_ERR DRV_NAME
"(%s): request regions failed\n",
1702 goto out_scsi_host_put
;
1705 hba
->mmio_base
= pci_ioremap_bar(pdev
, 0);
1706 if ( !hba
->mmio_base
) {
1707 printk(KERN_ERR DRV_NAME
"(%s): memory map failed\n",
1710 goto out_release_regions
;
1713 err
= stex_set_dma_mask(pdev
);
1715 printk(KERN_ERR DRV_NAME
"(%s): set dma mask failed\n",
1720 hba
->cardtype
= (unsigned int) id
->driver_data
;
1721 ci
= &stex_card_info
[hba
->cardtype
];
1722 switch (id
->subdevice
) {
1737 if (hba
->cardtype
== st_yel
|| hba
->cardtype
== st_P3
)
1738 hba
->supports_pm
= 1;
1741 sts_offset
= scratch_offset
= (ci
->rq_count
+1) * ci
->rq_size
;
1742 if (hba
->cardtype
== st_yel
|| hba
->cardtype
== st_P3
)
1743 sts_offset
+= (ci
->sts_count
+1) * sizeof(u32
);
1744 cp_offset
= sts_offset
+ (ci
->sts_count
+1) * sizeof(struct status_msg
);
1745 hba
->dma_size
= cp_offset
+ sizeof(struct st_frame
);
1746 if (hba
->cardtype
== st_seq
||
1747 (hba
->cardtype
== st_vsc
&& (pdev
->subsystem_device
& 1))) {
1748 hba
->extra_offset
= hba
->dma_size
;
1749 hba
->dma_size
+= ST_ADDITIONAL_MEM
;
1751 hba
->dma_mem
= dma_alloc_coherent(&pdev
->dev
,
1752 hba
->dma_size
, &hba
->dma_handle
, GFP_KERNEL
);
1753 if (!hba
->dma_mem
) {
1754 /* Retry minimum coherent mapping for st_seq and st_vsc */
1755 if (hba
->cardtype
== st_seq
||
1756 (hba
->cardtype
== st_vsc
&& (pdev
->subsystem_device
& 1))) {
1757 printk(KERN_WARNING DRV_NAME
1758 "(%s): allocating min buffer for controller\n",
1760 hba
->dma_size
= hba
->extra_offset
1761 + ST_ADDITIONAL_MEM_MIN
;
1762 hba
->dma_mem
= dma_alloc_coherent(&pdev
->dev
,
1763 hba
->dma_size
, &hba
->dma_handle
, GFP_KERNEL
);
1766 if (!hba
->dma_mem
) {
1768 printk(KERN_ERR DRV_NAME
"(%s): dma mem alloc failed\n",
1774 hba
->ccb
= kcalloc(ci
->rq_count
, sizeof(struct st_ccb
), GFP_KERNEL
);
1777 printk(KERN_ERR DRV_NAME
"(%s): ccb alloc failed\n",
1782 if (hba
->cardtype
== st_yel
|| hba
->cardtype
== st_P3
)
1783 hba
->scratch
= (__le32
*)(hba
->dma_mem
+ scratch_offset
);
1784 hba
->status_buffer
= (struct status_msg
*)(hba
->dma_mem
+ sts_offset
);
1785 hba
->copy_buffer
= hba
->dma_mem
+ cp_offset
;
1786 hba
->rq_count
= ci
->rq_count
;
1787 hba
->rq_size
= ci
->rq_size
;
1788 hba
->sts_count
= ci
->sts_count
;
1789 hba
->alloc_rq
= ci
->alloc_rq
;
1790 hba
->map_sg
= ci
->map_sg
;
1791 hba
->send
= ci
->send
;
1792 hba
->mu_status
= MU_STATE_STARTING
;
1795 if (hba
->cardtype
== st_yel
|| hba
->cardtype
== st_P3
)
1796 host
->sg_tablesize
= 38;
1798 host
->sg_tablesize
= 32;
1799 host
->can_queue
= ci
->rq_count
;
1800 host
->cmd_per_lun
= ci
->rq_count
;
1801 host
->max_id
= ci
->max_id
;
1802 host
->max_lun
= ci
->max_lun
;
1803 host
->max_channel
= ci
->max_channel
;
1804 host
->unique_id
= host
->host_no
;
1805 host
->max_cmd_len
= STEX_CDB_LENGTH
;
1809 init_waitqueue_head(&hba
->reset_waitq
);
1811 snprintf(hba
->work_q_name
, sizeof(hba
->work_q_name
),
1812 "stex_wq_%d", host
->host_no
);
1813 hba
->work_q
= create_singlethread_workqueue(hba
->work_q_name
);
1815 printk(KERN_ERR DRV_NAME
"(%s): create workqueue failed\n",
1820 INIT_WORK(&hba
->reset_work
, stex_reset_work
);
1822 err
= stex_request_irq(hba
);
1824 printk(KERN_ERR DRV_NAME
"(%s): request irq failed\n",
1829 err
= stex_handshake(hba
);
1833 pci_set_drvdata(pdev
, hba
);
1835 err
= scsi_add_host(host
, &pdev
->dev
);
1837 printk(KERN_ERR DRV_NAME
"(%s): scsi_add_host failed\n",
1842 scsi_scan_host(host
);
1849 destroy_workqueue(hba
->work_q
);
1853 dma_free_coherent(&pdev
->dev
, hba
->dma_size
,
1854 hba
->dma_mem
, hba
->dma_handle
);
1856 iounmap(hba
->mmio_base
);
1857 out_release_regions
:
1858 pci_release_regions(pdev
);
1860 scsi_host_put(host
);
1862 pci_disable_device(pdev
);
1867 static void stex_hba_stop(struct st_hba
*hba
, int st_sleep_mic
)
1869 struct req_msg
*req
;
1870 struct st_msg_header
*msg_h
;
1871 unsigned long flags
;
1872 unsigned long before
;
1875 spin_lock_irqsave(hba
->host
->host_lock
, flags
);
1877 if ((hba
->cardtype
== st_yel
|| hba
->cardtype
== st_P3
) &&
1878 hba
->supports_pm
== 1) {
1879 if (st_sleep_mic
== ST_NOTHANDLED
) {
1880 spin_unlock_irqrestore(hba
->host
->host_lock
, flags
);
1884 req
= hba
->alloc_rq(hba
);
1885 if (hba
->cardtype
== st_yel
|| hba
->cardtype
== st_P3
) {
1886 msg_h
= (struct st_msg_header
*)req
- 1;
1887 memset(msg_h
, 0, hba
->rq_size
);
1889 memset(req
, 0, hba
->rq_size
);
1891 if ((hba
->cardtype
== st_yosemite
|| hba
->cardtype
== st_yel
1892 || hba
->cardtype
== st_P3
)
1893 && st_sleep_mic
== ST_IGNORED
) {
1894 req
->cdb
[0] = MGT_CMD
;
1895 req
->cdb
[1] = MGT_CMD_SIGNATURE
;
1896 req
->cdb
[2] = CTLR_CONFIG_CMD
;
1897 req
->cdb
[3] = CTLR_SHUTDOWN
;
1898 } else if ((hba
->cardtype
== st_yel
|| hba
->cardtype
== st_P3
)
1899 && st_sleep_mic
!= ST_IGNORED
) {
1900 req
->cdb
[0] = MGT_CMD
;
1901 req
->cdb
[1] = MGT_CMD_SIGNATURE
;
1902 req
->cdb
[2] = CTLR_CONFIG_CMD
;
1903 req
->cdb
[3] = PMIC_SHUTDOWN
;
1904 req
->cdb
[4] = st_sleep_mic
;
1906 req
->cdb
[0] = CONTROLLER_CMD
;
1907 req
->cdb
[1] = CTLR_POWER_STATE_CHANGE
;
1908 req
->cdb
[2] = CTLR_POWER_SAVING
;
1910 hba
->ccb
[tag
].cmd
= NULL
;
1911 hba
->ccb
[tag
].sg_count
= 0;
1912 hba
->ccb
[tag
].sense_bufflen
= 0;
1913 hba
->ccb
[tag
].sense_buffer
= NULL
;
1914 hba
->ccb
[tag
].req_type
= PASSTHRU_REQ_TYPE
;
1915 hba
->send(hba
, req
, tag
);
1916 spin_unlock_irqrestore(hba
->host
->host_lock
, flags
);
1918 while (hba
->ccb
[tag
].req_type
& PASSTHRU_REQ_TYPE
) {
1919 if (time_after(jiffies
, before
+ ST_INTERNAL_TIMEOUT
* HZ
)) {
1920 hba
->ccb
[tag
].req_type
= 0;
1921 hba
->mu_status
= MU_STATE_STOP
;
1926 hba
->mu_status
= MU_STATE_STOP
;
1929 static void stex_hba_free(struct st_hba
*hba
)
1933 destroy_workqueue(hba
->work_q
);
1935 iounmap(hba
->mmio_base
);
1937 pci_release_regions(hba
->pdev
);
1941 dma_free_coherent(&hba
->pdev
->dev
, hba
->dma_size
,
1942 hba
->dma_mem
, hba
->dma_handle
);
1945 static void stex_remove(struct pci_dev
*pdev
)
1947 struct st_hba
*hba
= pci_get_drvdata(pdev
);
1949 hba
->mu_status
= MU_STATE_NOCONNECT
;
1950 return_abnormal_state(hba
, DID_NO_CONNECT
);
1951 scsi_remove_host(hba
->host
);
1953 scsi_block_requests(hba
->host
);
1957 scsi_host_put(hba
->host
);
1959 pci_disable_device(pdev
);
1961 unregister_reboot_notifier(&stex_notifier
);
1964 static void stex_shutdown(struct pci_dev
*pdev
)
1966 struct st_hba
*hba
= pci_get_drvdata(pdev
);
1968 if (hba
->supports_pm
== 0) {
1969 stex_hba_stop(hba
, ST_IGNORED
);
1970 } else if (hba
->supports_pm
== 1 && S6flag
) {
1971 unregister_reboot_notifier(&stex_notifier
);
1972 stex_hba_stop(hba
, ST_S6
);
1974 stex_hba_stop(hba
, ST_S5
);
1977 static int stex_choice_sleep_mic(struct st_hba
*hba
, pm_message_t state
)
1979 switch (state
.event
) {
1980 case PM_EVENT_SUSPEND
:
1982 case PM_EVENT_HIBERNATE
:
1986 return ST_NOTHANDLED
;
1990 static int stex_suspend(struct pci_dev
*pdev
, pm_message_t state
)
1992 struct st_hba
*hba
= pci_get_drvdata(pdev
);
1994 if ((hba
->cardtype
== st_yel
|| hba
->cardtype
== st_P3
)
1995 && hba
->supports_pm
== 1)
1996 stex_hba_stop(hba
, stex_choice_sleep_mic(hba
, state
));
1998 stex_hba_stop(hba
, ST_IGNORED
);
2002 static int stex_resume(struct pci_dev
*pdev
)
2004 struct st_hba
*hba
= pci_get_drvdata(pdev
);
2006 hba
->mu_status
= MU_STATE_STARTING
;
2007 stex_handshake(hba
);
2011 static int stex_halt(struct notifier_block
*nb
, unsigned long event
, void *buf
)
2016 MODULE_DEVICE_TABLE(pci
, stex_pci_tbl
);
2018 static struct pci_driver stex_pci_driver
= {
2020 .id_table
= stex_pci_tbl
,
2021 .probe
= stex_probe
,
2022 .remove
= stex_remove
,
2023 .shutdown
= stex_shutdown
,
2024 .suspend
= stex_suspend
,
2025 .resume
= stex_resume
,
2028 static int __init
stex_init(void)
2030 printk(KERN_INFO DRV_NAME
2031 ": Promise SuperTrak EX Driver version: %s\n",
2034 return pci_register_driver(&stex_pci_driver
);
2037 static void __exit
stex_exit(void)
2039 pci_unregister_driver(&stex_pci_driver
);
2042 module_init(stex_init
);
2043 module_exit(stex_exit
);