2 * OMAP2/3 System Control Module register access
4 * Copyright (C) 2007 Texas Instruments, Inc.
5 * Copyright (C) 2007 Nokia Corporation
7 * Written by Paul Walmsley
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
15 #include <linux/kernel.h>
18 #include <plat/common.h>
19 #include <plat/sdrc.h>
21 #include "cm-regbits-34xx.h"
22 #include "prm-regbits-34xx.h"
23 #include "prm2xxx_3xxx.h"
24 #include "cm2xxx_3xxx.h"
29 /* Used by omap3_ctrl_save_padconf() */
30 #define START_PADCONF_SAVE 0x2
31 #define PADCONF_SAVE_DONE 0x1
33 static void __iomem
*omap2_ctrl_base
;
34 static void __iomem
*omap4_ctrl_pad_base
;
36 #if defined(CONFIG_ARCH_OMAP3) && defined(CONFIG_PM)
37 struct omap3_scratchpad
{
39 u32 public_restore_ptr
;
40 u32 secure_ram_restore_ptr
;
41 u32 sdrc_module_semaphore
;
42 u32 prcm_block_offset
;
43 u32 sdrc_block_offset
;
46 struct omap3_scratchpad_prcm_block
{
57 u32 cm_autoidle_pll_mpu
;
58 u32 cm_clksel1_pll_mpu
;
59 u32 cm_clksel2_pll_mpu
;
63 struct omap3_scratchpad_sdrc_block
{
95 void *omap3_secure_ram_storage
;
98 * This is used to store ARM registers in SDRAM before attempting
99 * an MPU OFF. The save and restore happens from the SRAM sleep code.
100 * The address is stored in scratchpad, so that it can be used
101 * during the restore path.
103 u32 omap3_arm_context
[128];
105 struct omap3_control_regs
{
132 u32 dss_dpll_spreading
;
133 u32 core_dpll_spreading
;
134 u32 per_dpll_spreading
;
135 u32 usbhost_dpll_spreading
;
141 u32 padconf_sys_nirq
;
144 static struct omap3_control_regs control_context
;
145 #endif /* CONFIG_ARCH_OMAP3 && CONFIG_PM */
147 #define OMAP_CTRL_REGADDR(reg) (omap2_ctrl_base + (reg))
148 #define OMAP4_CTRL_PAD_REGADDR(reg) (omap4_ctrl_pad_base + (reg))
150 void __init
omap2_set_globals_control(struct omap_globals
*omap2_globals
)
152 /* Static mapping, never released */
153 if (omap2_globals
->ctrl
) {
154 omap2_ctrl_base
= ioremap(omap2_globals
->ctrl
, SZ_4K
);
155 WARN_ON(!omap2_ctrl_base
);
158 /* Static mapping, never released */
159 if (omap2_globals
->ctrl_pad
) {
160 omap4_ctrl_pad_base
= ioremap(omap2_globals
->ctrl_pad
, SZ_4K
);
161 WARN_ON(!omap4_ctrl_pad_base
);
165 void __iomem
*omap_ctrl_base_get(void)
167 return omap2_ctrl_base
;
170 u8
omap_ctrl_readb(u16 offset
)
172 return __raw_readb(OMAP_CTRL_REGADDR(offset
));
175 u16
omap_ctrl_readw(u16 offset
)
177 return __raw_readw(OMAP_CTRL_REGADDR(offset
));
180 u32
omap_ctrl_readl(u16 offset
)
182 return __raw_readl(OMAP_CTRL_REGADDR(offset
));
185 void omap_ctrl_writeb(u8 val
, u16 offset
)
187 __raw_writeb(val
, OMAP_CTRL_REGADDR(offset
));
190 void omap_ctrl_writew(u16 val
, u16 offset
)
192 __raw_writew(val
, OMAP_CTRL_REGADDR(offset
));
195 void omap_ctrl_writel(u32 val
, u16 offset
)
197 __raw_writel(val
, OMAP_CTRL_REGADDR(offset
));
201 * On OMAP4 control pad are not addressable from control
202 * core base. So the common omap_ctrl_read/write APIs breaks
203 * Hence export separate APIs to manage the omap4 pad control
204 * registers. This APIs will work only for OMAP4
207 u32
omap4_ctrl_pad_readl(u16 offset
)
209 return __raw_readl(OMAP4_CTRL_PAD_REGADDR(offset
));
212 void omap4_ctrl_pad_writel(u32 val
, u16 offset
)
214 __raw_writel(val
, OMAP4_CTRL_PAD_REGADDR(offset
));
217 #ifdef CONFIG_ARCH_OMAP3
220 * omap3_ctrl_write_boot_mode - set scratchpad boot mode for the next boot
221 * @bootmode: 8-bit value to pass to some boot code
223 * Set the bootmode in the scratchpad RAM. This is used after the
224 * system restarts. Not sure what actually uses this - it may be the
225 * bootloader, rather than the boot ROM - contrary to the preserved
226 * comment below. No return value.
228 void omap3_ctrl_write_boot_mode(u8 bootmode
)
232 l
= ('B' << 24) | ('M' << 16) | bootmode
;
235 * Reserve the first word in scratchpad for communicating
236 * with the boot ROM. A pointer to a data structure
237 * describing the boot process can be stored there,
238 * cf. OMAP34xx TRM, Initialization / Software Booting
241 * XXX This should use some omap_ctrl_writel()-type function
243 __raw_writel(l
, OMAP2_L4_IO_ADDRESS(OMAP343X_SCRATCHPAD
+ 4));
248 #if defined(CONFIG_ARCH_OMAP3) && defined(CONFIG_PM)
250 * Clears the scratchpad contents in case of cold boot-
251 * called during bootup
253 void omap3_clear_scratchpad_contents(void)
255 u32 max_offset
= OMAP343X_SCRATCHPAD_ROM_OFFSET
;
256 void __iomem
*v_addr
;
258 v_addr
= OMAP2_L4_IO_ADDRESS(OMAP343X_SCRATCHPAD_ROM
);
259 if (omap2_prm_read_mod_reg(OMAP3430_GR_MOD
, OMAP3_PRM_RSTST_OFFSET
) &
260 OMAP3430_GLOBAL_COLD_RST_MASK
) {
261 for ( ; offset
<= max_offset
; offset
+= 0x4)
262 __raw_writel(0x0, (v_addr
+ offset
));
263 omap2_prm_set_mod_reg_bits(OMAP3430_GLOBAL_COLD_RST_MASK
,
265 OMAP3_PRM_RSTST_OFFSET
);
269 /* Populate the scratchpad structure with restore structure */
270 void omap3_save_scratchpad_contents(void)
272 void __iomem
*scratchpad_address
;
273 u32 arm_context_addr
;
274 struct omap3_scratchpad scratchpad_contents
;
275 struct omap3_scratchpad_prcm_block prcm_block_contents
;
276 struct omap3_scratchpad_sdrc_block sdrc_block_contents
;
279 * Populate the Scratchpad contents
281 * The "get_*restore_pointer" functions are used to provide a
282 * physical restore address where the ROM code jumps while waking
283 * up from MPU OFF/OSWR state.
284 * The restore pointer is stored into the scratchpad.
286 scratchpad_contents
.boot_config_ptr
= 0x0;
287 if (cpu_is_omap3630())
288 scratchpad_contents
.public_restore_ptr
=
289 virt_to_phys(omap3_restore_3630
);
290 else if (omap_rev() != OMAP3430_REV_ES3_0
&&
291 omap_rev() != OMAP3430_REV_ES3_1
)
292 scratchpad_contents
.public_restore_ptr
=
293 virt_to_phys(omap3_restore
);
295 scratchpad_contents
.public_restore_ptr
=
296 virt_to_phys(omap3_restore_es3
);
298 if (omap_type() == OMAP2_DEVICE_TYPE_GP
)
299 scratchpad_contents
.secure_ram_restore_ptr
= 0x0;
301 scratchpad_contents
.secure_ram_restore_ptr
=
302 (u32
) __pa(omap3_secure_ram_storage
);
303 scratchpad_contents
.sdrc_module_semaphore
= 0x0;
304 scratchpad_contents
.prcm_block_offset
= 0x2C;
305 scratchpad_contents
.sdrc_block_offset
= 0x64;
307 /* Populate the PRCM block contents */
308 prcm_block_contents
.prm_clksrc_ctrl
=
309 omap2_prm_read_mod_reg(OMAP3430_GR_MOD
,
310 OMAP3_PRM_CLKSRC_CTRL_OFFSET
);
311 prcm_block_contents
.prm_clksel
=
312 omap2_prm_read_mod_reg(OMAP3430_CCR_MOD
,
313 OMAP3_PRM_CLKSEL_OFFSET
);
314 prcm_block_contents
.cm_clksel_core
=
315 omap2_cm_read_mod_reg(CORE_MOD
, CM_CLKSEL
);
316 prcm_block_contents
.cm_clksel_wkup
=
317 omap2_cm_read_mod_reg(WKUP_MOD
, CM_CLKSEL
);
318 prcm_block_contents
.cm_clken_pll
=
319 omap2_cm_read_mod_reg(PLL_MOD
, CM_CLKEN
);
321 * As per erratum i671, ROM code does not respect the PER DPLL
322 * programming scheme if CM_AUTOIDLE_PLL..AUTO_PERIPH_DPLL == 1.
323 * Then, in anycase, clear these bits to avoid extra latencies.
325 prcm_block_contents
.cm_autoidle_pll
=
326 omap2_cm_read_mod_reg(PLL_MOD
, CM_AUTOIDLE
) &
327 ~OMAP3430_AUTO_PERIPH_DPLL_MASK
;
328 prcm_block_contents
.cm_clksel1_pll
=
329 omap2_cm_read_mod_reg(PLL_MOD
, OMAP3430_CM_CLKSEL1_PLL
);
330 prcm_block_contents
.cm_clksel2_pll
=
331 omap2_cm_read_mod_reg(PLL_MOD
, OMAP3430_CM_CLKSEL2_PLL
);
332 prcm_block_contents
.cm_clksel3_pll
=
333 omap2_cm_read_mod_reg(PLL_MOD
, OMAP3430_CM_CLKSEL3
);
334 prcm_block_contents
.cm_clken_pll_mpu
=
335 omap2_cm_read_mod_reg(MPU_MOD
, OMAP3430_CM_CLKEN_PLL
);
336 prcm_block_contents
.cm_autoidle_pll_mpu
=
337 omap2_cm_read_mod_reg(MPU_MOD
, OMAP3430_CM_AUTOIDLE_PLL
);
338 prcm_block_contents
.cm_clksel1_pll_mpu
=
339 omap2_cm_read_mod_reg(MPU_MOD
, OMAP3430_CM_CLKSEL1_PLL
);
340 prcm_block_contents
.cm_clksel2_pll_mpu
=
341 omap2_cm_read_mod_reg(MPU_MOD
, OMAP3430_CM_CLKSEL2_PLL
);
342 prcm_block_contents
.prcm_block_size
= 0x0;
344 /* Populate the SDRC block contents */
345 sdrc_block_contents
.sysconfig
=
346 (sdrc_read_reg(SDRC_SYSCONFIG
) & 0xFFFF);
347 sdrc_block_contents
.cs_cfg
=
348 (sdrc_read_reg(SDRC_CS_CFG
) & 0xFFFF);
349 sdrc_block_contents
.sharing
=
350 (sdrc_read_reg(SDRC_SHARING
) & 0xFFFF);
351 sdrc_block_contents
.err_type
=
352 (sdrc_read_reg(SDRC_ERR_TYPE
) & 0xFFFF);
353 sdrc_block_contents
.dll_a_ctrl
= sdrc_read_reg(SDRC_DLLA_CTRL
);
354 sdrc_block_contents
.dll_b_ctrl
= 0x0;
356 * Due to a OMAP3 errata (1.142), on EMU/HS devices SRDC should
357 * be programed to issue automatic self refresh on timeout
358 * of AUTO_CNT = 1 prior to any transition to OFF mode.
360 if ((omap_type() != OMAP2_DEVICE_TYPE_GP
)
361 && (omap_rev() >= OMAP3430_REV_ES3_0
))
362 sdrc_block_contents
.power
= (sdrc_read_reg(SDRC_POWER
) &
363 ~(SDRC_POWER_AUTOCOUNT_MASK
|
364 SDRC_POWER_CLKCTRL_MASK
)) |
365 (1 << SDRC_POWER_AUTOCOUNT_SHIFT
) |
366 SDRC_SELF_REFRESH_ON_AUTOCOUNT
;
368 sdrc_block_contents
.power
= sdrc_read_reg(SDRC_POWER
);
370 sdrc_block_contents
.cs_0
= 0x0;
371 sdrc_block_contents
.mcfg_0
= sdrc_read_reg(SDRC_MCFG_0
);
372 sdrc_block_contents
.mr_0
= (sdrc_read_reg(SDRC_MR_0
) & 0xFFFF);
373 sdrc_block_contents
.emr_1_0
= 0x0;
374 sdrc_block_contents
.emr_2_0
= 0x0;
375 sdrc_block_contents
.emr_3_0
= 0x0;
376 sdrc_block_contents
.actim_ctrla_0
=
377 sdrc_read_reg(SDRC_ACTIM_CTRL_A_0
);
378 sdrc_block_contents
.actim_ctrlb_0
=
379 sdrc_read_reg(SDRC_ACTIM_CTRL_B_0
);
380 sdrc_block_contents
.rfr_ctrl_0
=
381 sdrc_read_reg(SDRC_RFR_CTRL_0
);
382 sdrc_block_contents
.cs_1
= 0x0;
383 sdrc_block_contents
.mcfg_1
= sdrc_read_reg(SDRC_MCFG_1
);
384 sdrc_block_contents
.mr_1
= sdrc_read_reg(SDRC_MR_1
) & 0xFFFF;
385 sdrc_block_contents
.emr_1_1
= 0x0;
386 sdrc_block_contents
.emr_2_1
= 0x0;
387 sdrc_block_contents
.emr_3_1
= 0x0;
388 sdrc_block_contents
.actim_ctrla_1
=
389 sdrc_read_reg(SDRC_ACTIM_CTRL_A_1
);
390 sdrc_block_contents
.actim_ctrlb_1
=
391 sdrc_read_reg(SDRC_ACTIM_CTRL_B_1
);
392 sdrc_block_contents
.rfr_ctrl_1
=
393 sdrc_read_reg(SDRC_RFR_CTRL_1
);
394 sdrc_block_contents
.dcdl_1_ctrl
= 0x0;
395 sdrc_block_contents
.dcdl_2_ctrl
= 0x0;
396 sdrc_block_contents
.flags
= 0x0;
397 sdrc_block_contents
.block_size
= 0x0;
399 arm_context_addr
= virt_to_phys(omap3_arm_context
);
401 /* Copy all the contents to the scratchpad location */
402 scratchpad_address
= OMAP2_L4_IO_ADDRESS(OMAP343X_SCRATCHPAD
);
403 memcpy_toio(scratchpad_address
, &scratchpad_contents
,
404 sizeof(scratchpad_contents
));
405 /* Scratchpad contents being 32 bits, a divide by 4 done here */
406 memcpy_toio(scratchpad_address
+
407 scratchpad_contents
.prcm_block_offset
,
408 &prcm_block_contents
, sizeof(prcm_block_contents
));
409 memcpy_toio(scratchpad_address
+
410 scratchpad_contents
.sdrc_block_offset
,
411 &sdrc_block_contents
, sizeof(sdrc_block_contents
));
413 * Copies the address of the location in SDRAM where ARM
414 * registers get saved during a MPU OFF transition.
416 memcpy_toio(scratchpad_address
+
417 scratchpad_contents
.sdrc_block_offset
+
418 sizeof(sdrc_block_contents
), &arm_context_addr
, 4);
421 void omap3_control_save_context(void)
423 control_context
.sysconfig
= omap_ctrl_readl(OMAP2_CONTROL_SYSCONFIG
);
424 control_context
.devconf0
= omap_ctrl_readl(OMAP2_CONTROL_DEVCONF0
);
425 control_context
.mem_dftrw0
=
426 omap_ctrl_readl(OMAP343X_CONTROL_MEM_DFTRW0
);
427 control_context
.mem_dftrw1
=
428 omap_ctrl_readl(OMAP343X_CONTROL_MEM_DFTRW1
);
429 control_context
.msuspendmux_0
=
430 omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_0
);
431 control_context
.msuspendmux_1
=
432 omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_1
);
433 control_context
.msuspendmux_2
=
434 omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_2
);
435 control_context
.msuspendmux_3
=
436 omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_3
);
437 control_context
.msuspendmux_4
=
438 omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_4
);
439 control_context
.msuspendmux_5
=
440 omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_5
);
441 control_context
.sec_ctrl
= omap_ctrl_readl(OMAP2_CONTROL_SEC_CTRL
);
442 control_context
.devconf1
= omap_ctrl_readl(OMAP343X_CONTROL_DEVCONF1
);
443 control_context
.csirxfe
= omap_ctrl_readl(OMAP343X_CONTROL_CSIRXFE
);
444 control_context
.iva2_bootaddr
=
445 omap_ctrl_readl(OMAP343X_CONTROL_IVA2_BOOTADDR
);
446 control_context
.iva2_bootmod
=
447 omap_ctrl_readl(OMAP343X_CONTROL_IVA2_BOOTMOD
);
448 control_context
.debobs_0
= omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(0));
449 control_context
.debobs_1
= omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(1));
450 control_context
.debobs_2
= omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(2));
451 control_context
.debobs_3
= omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(3));
452 control_context
.debobs_4
= omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(4));
453 control_context
.debobs_5
= omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(5));
454 control_context
.debobs_6
= omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(6));
455 control_context
.debobs_7
= omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(7));
456 control_context
.debobs_8
= omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(8));
457 control_context
.prog_io0
= omap_ctrl_readl(OMAP343X_CONTROL_PROG_IO0
);
458 control_context
.prog_io1
= omap_ctrl_readl(OMAP343X_CONTROL_PROG_IO1
);
459 control_context
.dss_dpll_spreading
=
460 omap_ctrl_readl(OMAP343X_CONTROL_DSS_DPLL_SPREADING
);
461 control_context
.core_dpll_spreading
=
462 omap_ctrl_readl(OMAP343X_CONTROL_CORE_DPLL_SPREADING
);
463 control_context
.per_dpll_spreading
=
464 omap_ctrl_readl(OMAP343X_CONTROL_PER_DPLL_SPREADING
);
465 control_context
.usbhost_dpll_spreading
=
466 omap_ctrl_readl(OMAP343X_CONTROL_USBHOST_DPLL_SPREADING
);
467 control_context
.pbias_lite
=
468 omap_ctrl_readl(OMAP343X_CONTROL_PBIAS_LITE
);
469 control_context
.temp_sensor
=
470 omap_ctrl_readl(OMAP343X_CONTROL_TEMP_SENSOR
);
471 control_context
.sramldo4
= omap_ctrl_readl(OMAP343X_CONTROL_SRAMLDO4
);
472 control_context
.sramldo5
= omap_ctrl_readl(OMAP343X_CONTROL_SRAMLDO5
);
473 control_context
.csi
= omap_ctrl_readl(OMAP343X_CONTROL_CSI
);
474 control_context
.padconf_sys_nirq
=
475 omap_ctrl_readl(OMAP343X_CONTROL_PADCONF_SYSNIRQ
);
479 void omap3_control_restore_context(void)
481 omap_ctrl_writel(control_context
.sysconfig
, OMAP2_CONTROL_SYSCONFIG
);
482 omap_ctrl_writel(control_context
.devconf0
, OMAP2_CONTROL_DEVCONF0
);
483 omap_ctrl_writel(control_context
.mem_dftrw0
,
484 OMAP343X_CONTROL_MEM_DFTRW0
);
485 omap_ctrl_writel(control_context
.mem_dftrw1
,
486 OMAP343X_CONTROL_MEM_DFTRW1
);
487 omap_ctrl_writel(control_context
.msuspendmux_0
,
488 OMAP2_CONTROL_MSUSPENDMUX_0
);
489 omap_ctrl_writel(control_context
.msuspendmux_1
,
490 OMAP2_CONTROL_MSUSPENDMUX_1
);
491 omap_ctrl_writel(control_context
.msuspendmux_2
,
492 OMAP2_CONTROL_MSUSPENDMUX_2
);
493 omap_ctrl_writel(control_context
.msuspendmux_3
,
494 OMAP2_CONTROL_MSUSPENDMUX_3
);
495 omap_ctrl_writel(control_context
.msuspendmux_4
,
496 OMAP2_CONTROL_MSUSPENDMUX_4
);
497 omap_ctrl_writel(control_context
.msuspendmux_5
,
498 OMAP2_CONTROL_MSUSPENDMUX_5
);
499 omap_ctrl_writel(control_context
.sec_ctrl
, OMAP2_CONTROL_SEC_CTRL
);
500 omap_ctrl_writel(control_context
.devconf1
, OMAP343X_CONTROL_DEVCONF1
);
501 omap_ctrl_writel(control_context
.csirxfe
, OMAP343X_CONTROL_CSIRXFE
);
502 omap_ctrl_writel(control_context
.iva2_bootaddr
,
503 OMAP343X_CONTROL_IVA2_BOOTADDR
);
504 omap_ctrl_writel(control_context
.iva2_bootmod
,
505 OMAP343X_CONTROL_IVA2_BOOTMOD
);
506 omap_ctrl_writel(control_context
.debobs_0
, OMAP343X_CONTROL_DEBOBS(0));
507 omap_ctrl_writel(control_context
.debobs_1
, OMAP343X_CONTROL_DEBOBS(1));
508 omap_ctrl_writel(control_context
.debobs_2
, OMAP343X_CONTROL_DEBOBS(2));
509 omap_ctrl_writel(control_context
.debobs_3
, OMAP343X_CONTROL_DEBOBS(3));
510 omap_ctrl_writel(control_context
.debobs_4
, OMAP343X_CONTROL_DEBOBS(4));
511 omap_ctrl_writel(control_context
.debobs_5
, OMAP343X_CONTROL_DEBOBS(5));
512 omap_ctrl_writel(control_context
.debobs_6
, OMAP343X_CONTROL_DEBOBS(6));
513 omap_ctrl_writel(control_context
.debobs_7
, OMAP343X_CONTROL_DEBOBS(7));
514 omap_ctrl_writel(control_context
.debobs_8
, OMAP343X_CONTROL_DEBOBS(8));
515 omap_ctrl_writel(control_context
.prog_io0
, OMAP343X_CONTROL_PROG_IO0
);
516 omap_ctrl_writel(control_context
.prog_io1
, OMAP343X_CONTROL_PROG_IO1
);
517 omap_ctrl_writel(control_context
.dss_dpll_spreading
,
518 OMAP343X_CONTROL_DSS_DPLL_SPREADING
);
519 omap_ctrl_writel(control_context
.core_dpll_spreading
,
520 OMAP343X_CONTROL_CORE_DPLL_SPREADING
);
521 omap_ctrl_writel(control_context
.per_dpll_spreading
,
522 OMAP343X_CONTROL_PER_DPLL_SPREADING
);
523 omap_ctrl_writel(control_context
.usbhost_dpll_spreading
,
524 OMAP343X_CONTROL_USBHOST_DPLL_SPREADING
);
525 omap_ctrl_writel(control_context
.pbias_lite
,
526 OMAP343X_CONTROL_PBIAS_LITE
);
527 omap_ctrl_writel(control_context
.temp_sensor
,
528 OMAP343X_CONTROL_TEMP_SENSOR
);
529 omap_ctrl_writel(control_context
.sramldo4
, OMAP343X_CONTROL_SRAMLDO4
);
530 omap_ctrl_writel(control_context
.sramldo5
, OMAP343X_CONTROL_SRAMLDO5
);
531 omap_ctrl_writel(control_context
.csi
, OMAP343X_CONTROL_CSI
);
532 omap_ctrl_writel(control_context
.padconf_sys_nirq
,
533 OMAP343X_CONTROL_PADCONF_SYSNIRQ
);
537 void omap3630_ctrl_disable_rta(void)
539 if (!cpu_is_omap3630())
541 omap_ctrl_writel(OMAP36XX_RTA_DISABLE
, OMAP36XX_CONTROL_MEM_RTA_CTRL
);
545 * omap3_ctrl_save_padconf - save padconf registers to scratchpad RAM
547 * Tell the SCM to start saving the padconf registers, then wait for
548 * the process to complete. Returns 0 unconditionally, although it
549 * should also eventually be able to return -ETIMEDOUT, if the save
552 * XXX This function is missing a timeout. What should it be?
554 int omap3_ctrl_save_padconf(void)
558 /* Save the padconf registers */
559 cpo
= omap_ctrl_readl(OMAP343X_CONTROL_PADCONF_OFF
);
560 cpo
|= START_PADCONF_SAVE
;
561 omap_ctrl_writel(cpo
, OMAP343X_CONTROL_PADCONF_OFF
);
563 /* wait for the save to complete */
564 while (!(omap_ctrl_readl(OMAP343X_CONTROL_GENERAL_PURPOSE_STATUS
)
565 & PADCONF_SAVE_DONE
))
571 #endif /* CONFIG_ARCH_OMAP3 && CONFIG_PM */