x86: apic - unify __setup_APIC_LVTT
[linux-2.6/zen-sources.git] / arch / x86 / kernel / apic_64.c
blobfe57db9f3fbb1d76f87ec1912b4f17407a698b7f
1 /*
2 * Local APIC handling, local APIC timers
4 * (c) 1999, 2000 Ingo Molnar <mingo@redhat.com>
6 * Fixes
7 * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
8 * thanks to Eric Gilmore
9 * and Rolf G. Tews
10 * for testing these extensively.
11 * Maciej W. Rozycki : Various updates and fixes.
12 * Mikael Pettersson : Power Management for UP-APIC.
13 * Pavel Machek and
14 * Mikael Pettersson : PM converted to driver model.
17 #include <linux/init.h>
19 #include <linux/mm.h>
20 #include <linux/delay.h>
21 #include <linux/bootmem.h>
22 #include <linux/interrupt.h>
23 #include <linux/mc146818rtc.h>
24 #include <linux/kernel_stat.h>
25 #include <linux/sysdev.h>
26 #include <linux/ioport.h>
27 #include <linux/clockchips.h>
28 #include <linux/acpi_pmtmr.h>
29 #include <linux/module.h>
30 #include <linux/dmar.h>
32 #include <asm/atomic.h>
33 #include <asm/smp.h>
34 #include <asm/mtrr.h>
35 #include <asm/mpspec.h>
36 #include <asm/hpet.h>
37 #include <asm/pgalloc.h>
38 #include <asm/nmi.h>
39 #include <asm/idle.h>
40 #include <asm/proto.h>
41 #include <asm/timex.h>
42 #include <asm/apic.h>
43 #include <asm/i8259.h>
45 #include <mach_ipi.h>
46 #include <mach_apic.h>
48 /* Disable local APIC timer from the kernel commandline or via dmi quirk */
49 static int disable_apic_timer __cpuinitdata;
50 static int apic_calibrate_pmtmr __initdata;
51 int disable_apic;
52 int disable_x2apic;
53 int x2apic;
55 /* x2apic enabled before OS handover */
56 int x2apic_preenabled;
58 /* Local APIC timer works in C2 */
59 int local_apic_timer_c2_ok;
60 EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok);
63 * Debug level, exported for io_apic.c
65 unsigned int apic_verbosity;
67 /* Have we found an MP table */
68 int smp_found_config;
70 static struct resource lapic_resource = {
71 .name = "Local APIC",
72 .flags = IORESOURCE_MEM | IORESOURCE_BUSY,
75 static unsigned int calibration_result;
77 static int lapic_next_event(unsigned long delta,
78 struct clock_event_device *evt);
79 static void lapic_timer_setup(enum clock_event_mode mode,
80 struct clock_event_device *evt);
81 static void lapic_timer_broadcast(cpumask_t mask);
82 static void apic_pm_activate(void);
85 * The local apic timer can be used for any function which is CPU local.
87 static struct clock_event_device lapic_clockevent = {
88 .name = "lapic",
89 .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT
90 | CLOCK_EVT_FEAT_C3STOP | CLOCK_EVT_FEAT_DUMMY,
91 .shift = 32,
92 .set_mode = lapic_timer_setup,
93 .set_next_event = lapic_next_event,
94 .broadcast = lapic_timer_broadcast,
95 .rating = 100,
96 .irq = -1,
98 static DEFINE_PER_CPU(struct clock_event_device, lapic_events);
100 static unsigned long apic_phys;
101 unsigned int __cpuinitdata maxcpus = NR_CPUS;
103 unsigned long mp_lapic_addr;
106 * Get the LAPIC version
108 static inline int lapic_get_version(void)
110 return GET_APIC_VERSION(apic_read(APIC_LVR));
114 * Check, if the APIC is integrated or a separate chip
116 static inline int lapic_is_integrated(void)
118 #ifdef CONFIG_X86_64
119 return 1;
120 #else
121 return APIC_INTEGRATED(lapic_get_version());
122 #endif
126 * Check, whether this is a modern or a first generation APIC
128 static int modern_apic(void)
130 /* AMD systems use old APIC versions, so check the CPU */
131 if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
132 boot_cpu_data.x86 >= 0xf)
133 return 1;
134 return lapic_get_version() >= 0x14;
138 * Paravirt kernels also might be using these below ops. So we still
139 * use generic apic_read()/apic_write(), which might be pointing to different
140 * ops in PARAVIRT case.
142 void xapic_wait_icr_idle(void)
144 while (apic_read(APIC_ICR) & APIC_ICR_BUSY)
145 cpu_relax();
148 u32 safe_xapic_wait_icr_idle(void)
150 u32 send_status;
151 int timeout;
153 timeout = 0;
154 do {
155 send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
156 if (!send_status)
157 break;
158 udelay(100);
159 } while (timeout++ < 1000);
161 return send_status;
164 void xapic_icr_write(u32 low, u32 id)
166 apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(id));
167 apic_write(APIC_ICR, low);
170 u64 xapic_icr_read(void)
172 u32 icr1, icr2;
174 icr2 = apic_read(APIC_ICR2);
175 icr1 = apic_read(APIC_ICR);
177 return icr1 | ((u64)icr2 << 32);
180 static struct apic_ops xapic_ops = {
181 .read = native_apic_mem_read,
182 .write = native_apic_mem_write,
183 .icr_read = xapic_icr_read,
184 .icr_write = xapic_icr_write,
185 .wait_icr_idle = xapic_wait_icr_idle,
186 .safe_wait_icr_idle = safe_xapic_wait_icr_idle,
189 struct apic_ops __read_mostly *apic_ops = &xapic_ops;
190 EXPORT_SYMBOL_GPL(apic_ops);
192 static void x2apic_wait_icr_idle(void)
194 /* no need to wait for icr idle in x2apic */
195 return;
198 static u32 safe_x2apic_wait_icr_idle(void)
200 /* no need to wait for icr idle in x2apic */
201 return 0;
204 void x2apic_icr_write(u32 low, u32 id)
206 wrmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), ((__u64) id) << 32 | low);
209 u64 x2apic_icr_read(void)
211 unsigned long val;
213 rdmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), val);
214 return val;
217 static struct apic_ops x2apic_ops = {
218 .read = native_apic_msr_read,
219 .write = native_apic_msr_write,
220 .icr_read = x2apic_icr_read,
221 .icr_write = x2apic_icr_write,
222 .wait_icr_idle = x2apic_wait_icr_idle,
223 .safe_wait_icr_idle = safe_x2apic_wait_icr_idle,
227 * enable_NMI_through_LVT0 - enable NMI through local vector table 0
229 void __cpuinit enable_NMI_through_LVT0(void)
231 unsigned int v;
233 /* unmask and set to NMI */
234 v = APIC_DM_NMI;
236 /* Level triggered for 82489DX (32bit mode) */
237 if (!lapic_is_integrated())
238 v |= APIC_LVT_LEVEL_TRIGGER;
240 apic_write(APIC_LVT0, v);
244 * lapic_get_maxlvt - get the maximum number of local vector table entries
246 int lapic_get_maxlvt(void)
248 unsigned int v;
250 v = apic_read(APIC_LVR);
252 * - we always have APIC integrated on 64bit mode
253 * - 82489DXs do not report # of LVT entries
255 return APIC_INTEGRATED(GET_APIC_VERSION(v)) ? GET_APIC_MAXLVT(v) : 2;
259 * Local APIC timer
262 /* Clock divisor */
263 #ifdef CONFG_X86_64
264 #define APIC_DIVISOR 1
265 #else
266 #define APIC_DIVISOR 16
267 #endif
270 * This function sets up the local APIC timer, with a timeout of
271 * 'clocks' APIC bus clock. During calibration we actually call
272 * this function twice on the boot CPU, once with a bogus timeout
273 * value, second time for real. The other (noncalibrating) CPUs
274 * call this function only once, with the real, calibrated value.
276 * We do reads before writes even if unnecessary, to get around the
277 * P5 APIC double write bug.
279 static void __setup_APIC_LVTT(unsigned int clocks, int oneshot, int irqen)
281 unsigned int lvtt_value, tmp_value;
283 lvtt_value = LOCAL_TIMER_VECTOR;
284 if (!oneshot)
285 lvtt_value |= APIC_LVT_TIMER_PERIODIC;
286 if (!lapic_is_integrated())
287 lvtt_value |= SET_APIC_TIMER_BASE(APIC_TIMER_BASE_DIV);
289 if (!irqen)
290 lvtt_value |= APIC_LVT_MASKED;
292 apic_write(APIC_LVTT, lvtt_value);
295 * Divide PICLK by 16
297 tmp_value = apic_read(APIC_TDCR);
298 apic_write(APIC_TDCR,
299 (tmp_value & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE)) |
300 APIC_TDR_DIV_16);
302 if (!oneshot)
303 apic_write(APIC_TMICT, clocks / APIC_DIVISOR);
307 * Setup extended LVT, AMD specific (K8, family 10h)
309 * Vector mappings are hard coded. On K8 only offset 0 (APIC500) and
310 * MCE interrupts are supported. Thus MCE offset must be set to 0.
313 #define APIC_EILVT_LVTOFF_MCE 0
314 #define APIC_EILVT_LVTOFF_IBS 1
316 static void setup_APIC_eilvt(u8 lvt_off, u8 vector, u8 msg_type, u8 mask)
318 unsigned long reg = (lvt_off << 4) + APIC_EILVT0;
319 unsigned int v = (mask << 16) | (msg_type << 8) | vector;
321 apic_write(reg, v);
324 u8 setup_APIC_eilvt_mce(u8 vector, u8 msg_type, u8 mask)
326 setup_APIC_eilvt(APIC_EILVT_LVTOFF_MCE, vector, msg_type, mask);
327 return APIC_EILVT_LVTOFF_MCE;
330 u8 setup_APIC_eilvt_ibs(u8 vector, u8 msg_type, u8 mask)
332 setup_APIC_eilvt(APIC_EILVT_LVTOFF_IBS, vector, msg_type, mask);
333 return APIC_EILVT_LVTOFF_IBS;
337 * Program the next event, relative to now
339 static int lapic_next_event(unsigned long delta,
340 struct clock_event_device *evt)
342 apic_write(APIC_TMICT, delta);
343 return 0;
347 * Setup the lapic timer in periodic or oneshot mode
349 static void lapic_timer_setup(enum clock_event_mode mode,
350 struct clock_event_device *evt)
352 unsigned long flags;
353 unsigned int v;
355 /* Lapic used as dummy for broadcast ? */
356 if (evt->features & CLOCK_EVT_FEAT_DUMMY)
357 return;
359 local_irq_save(flags);
361 switch (mode) {
362 case CLOCK_EVT_MODE_PERIODIC:
363 case CLOCK_EVT_MODE_ONESHOT:
364 __setup_APIC_LVTT(calibration_result,
365 mode != CLOCK_EVT_MODE_PERIODIC, 1);
366 break;
367 case CLOCK_EVT_MODE_UNUSED:
368 case CLOCK_EVT_MODE_SHUTDOWN:
369 v = apic_read(APIC_LVTT);
370 v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
371 apic_write(APIC_LVTT, v);
372 break;
373 case CLOCK_EVT_MODE_RESUME:
374 /* Nothing to do here */
375 break;
378 local_irq_restore(flags);
382 * Local APIC timer broadcast function
384 static void lapic_timer_broadcast(cpumask_t mask)
386 #ifdef CONFIG_SMP
387 send_IPI_mask(mask, LOCAL_TIMER_VECTOR);
388 #endif
392 * Setup the local APIC timer for this CPU. Copy the initilized values
393 * of the boot CPU and register the clock event in the framework.
395 static void setup_APIC_timer(void)
397 struct clock_event_device *levt = &__get_cpu_var(lapic_events);
399 memcpy(levt, &lapic_clockevent, sizeof(*levt));
400 levt->cpumask = cpumask_of_cpu(smp_processor_id());
402 clockevents_register_device(levt);
406 * In this function we calibrate APIC bus clocks to the external
407 * timer. Unfortunately we cannot use jiffies and the timer irq
408 * to calibrate, since some later bootup code depends on getting
409 * the first irq? Ugh.
411 * We want to do the calibration only once since we
412 * want to have local timer irqs syncron. CPUs connected
413 * by the same APIC bus have the very same bus frequency.
414 * And we want to have irqs off anyways, no accidental
415 * APIC irq that way.
418 #define TICK_COUNT 100000000
420 static int __init calibrate_APIC_clock(void)
422 unsigned apic, apic_start;
423 unsigned long tsc, tsc_start;
424 int result;
426 local_irq_disable();
429 * Put whatever arbitrary (but long enough) timeout
430 * value into the APIC clock, we just want to get the
431 * counter running for calibration.
433 * No interrupt enable !
435 __setup_APIC_LVTT(250000000, 0, 0);
437 apic_start = apic_read(APIC_TMCCT);
438 #ifdef CONFIG_X86_PM_TIMER
439 if (apic_calibrate_pmtmr && pmtmr_ioport) {
440 pmtimer_wait(5000); /* 5ms wait */
441 apic = apic_read(APIC_TMCCT);
442 result = (apic_start - apic) * 1000L / 5;
443 } else
444 #endif
446 rdtscll(tsc_start);
448 do {
449 apic = apic_read(APIC_TMCCT);
450 rdtscll(tsc);
451 } while ((tsc - tsc_start) < TICK_COUNT &&
452 (apic_start - apic) < TICK_COUNT);
454 result = (apic_start - apic) * 1000L * tsc_khz /
455 (tsc - tsc_start);
458 local_irq_enable();
460 printk(KERN_DEBUG "APIC timer calibration result %d\n", result);
462 printk(KERN_INFO "Detected %d.%03d MHz APIC timer.\n",
463 result / 1000 / 1000, result / 1000 % 1000);
465 /* Calculate the scaled math multiplication factor */
466 lapic_clockevent.mult = div_sc(result, NSEC_PER_SEC,
467 lapic_clockevent.shift);
468 lapic_clockevent.max_delta_ns =
469 clockevent_delta2ns(0x7FFFFF, &lapic_clockevent);
470 lapic_clockevent.min_delta_ns =
471 clockevent_delta2ns(0xF, &lapic_clockevent);
473 calibration_result = (result * APIC_DIVISOR) / HZ;
476 * Do a sanity check on the APIC calibration result
478 if (calibration_result < (1000000 / HZ)) {
479 printk(KERN_WARNING
480 "APIC frequency too slow, disabling apic timer\n");
481 return -1;
484 return 0;
488 * Setup the boot APIC
490 * Calibrate and verify the result.
492 void __init setup_boot_APIC_clock(void)
495 * The local apic timer can be disabled via the kernel
496 * commandline or from the CPU detection code. Register the lapic
497 * timer as a dummy clock event source on SMP systems, so the
498 * broadcast mechanism is used. On UP systems simply ignore it.
500 if (disable_apic_timer) {
501 printk(KERN_INFO "Disabling APIC timer\n");
502 /* No broadcast on UP ! */
503 if (num_possible_cpus() > 1) {
504 lapic_clockevent.mult = 1;
505 setup_APIC_timer();
507 return;
510 apic_printk(APIC_VERBOSE, "Using local APIC timer interrupts.\n"
511 "calibrating APIC timer ...\n");
513 if (calibrate_APIC_clock()) {
514 /* No broadcast on UP ! */
515 if (num_possible_cpus() > 1)
516 setup_APIC_timer();
517 return;
521 * If nmi_watchdog is set to IO_APIC, we need the
522 * PIT/HPET going. Otherwise register lapic as a dummy
523 * device.
525 if (nmi_watchdog != NMI_IO_APIC)
526 lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
527 else
528 printk(KERN_WARNING "APIC timer registered as dummy,"
529 " due to nmi_watchdog=%d!\n", nmi_watchdog);
531 /* Setup the lapic or request the broadcast */
532 setup_APIC_timer();
535 void __cpuinit setup_secondary_APIC_clock(void)
537 setup_APIC_timer();
541 * The guts of the apic timer interrupt
543 static void local_apic_timer_interrupt(void)
545 int cpu = smp_processor_id();
546 struct clock_event_device *evt = &per_cpu(lapic_events, cpu);
549 * Normally we should not be here till LAPIC has been initialized but
550 * in some cases like kdump, its possible that there is a pending LAPIC
551 * timer interrupt from previous kernel's context and is delivered in
552 * new kernel the moment interrupts are enabled.
554 * Interrupts are enabled early and LAPIC is setup much later, hence
555 * its possible that when we get here evt->event_handler is NULL.
556 * Check for event_handler being NULL and discard the interrupt as
557 * spurious.
559 if (!evt->event_handler) {
560 printk(KERN_WARNING
561 "Spurious LAPIC timer interrupt on cpu %d\n", cpu);
562 /* Switch it off */
563 lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, evt);
564 return;
568 * the NMI deadlock-detector uses this.
570 add_pda(apic_timer_irqs, 1);
572 evt->event_handler(evt);
576 * Local APIC timer interrupt. This is the most natural way for doing
577 * local interrupts, but local timer interrupts can be emulated by
578 * broadcast interrupts too. [in case the hw doesn't support APIC timers]
580 * [ if a single-CPU system runs an SMP kernel then we call the local
581 * interrupt as well. Thus we cannot inline the local irq ... ]
583 void smp_apic_timer_interrupt(struct pt_regs *regs)
585 struct pt_regs *old_regs = set_irq_regs(regs);
588 * NOTE! We'd better ACK the irq immediately,
589 * because timer handling can be slow.
591 ack_APIC_irq();
593 * update_process_times() expects us to have done irq_enter().
594 * Besides, if we don't timer interrupts ignore the global
595 * interrupt lock, which is the WrongThing (tm) to do.
597 exit_idle();
598 irq_enter();
599 local_apic_timer_interrupt();
600 irq_exit();
602 set_irq_regs(old_regs);
605 int setup_profiling_timer(unsigned int multiplier)
607 return -EINVAL;
612 * Local APIC start and shutdown
616 * clear_local_APIC - shutdown the local APIC
618 * This is called, when a CPU is disabled and before rebooting, so the state of
619 * the local APIC has no dangling leftovers. Also used to cleanout any BIOS
620 * leftovers during boot.
622 void clear_local_APIC(void)
624 int maxlvt;
625 u32 v;
627 /* APIC hasn't been mapped yet */
628 if (!apic_phys)
629 return;
631 maxlvt = lapic_get_maxlvt();
633 * Masking an LVT entry can trigger a local APIC error
634 * if the vector is zero. Mask LVTERR first to prevent this.
636 if (maxlvt >= 3) {
637 v = ERROR_APIC_VECTOR; /* any non-zero vector will do */
638 apic_write(APIC_LVTERR, v | APIC_LVT_MASKED);
641 * Careful: we have to set masks only first to deassert
642 * any level-triggered sources.
644 v = apic_read(APIC_LVTT);
645 apic_write(APIC_LVTT, v | APIC_LVT_MASKED);
646 v = apic_read(APIC_LVT0);
647 apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
648 v = apic_read(APIC_LVT1);
649 apic_write(APIC_LVT1, v | APIC_LVT_MASKED);
650 if (maxlvt >= 4) {
651 v = apic_read(APIC_LVTPC);
652 apic_write(APIC_LVTPC, v | APIC_LVT_MASKED);
655 /* lets not touch this if we didn't frob it */
656 #if defined(CONFIG_X86_MCE_P4THERMAL) || defined(X86_MCE_INTEL)
657 if (maxlvt >= 5) {
658 v = apic_read(APIC_LVTTHMR);
659 apic_write(APIC_LVTTHMR, v | APIC_LVT_MASKED);
661 #endif
663 * Clean APIC state for other OSs:
665 apic_write(APIC_LVTT, APIC_LVT_MASKED);
666 apic_write(APIC_LVT0, APIC_LVT_MASKED);
667 apic_write(APIC_LVT1, APIC_LVT_MASKED);
668 if (maxlvt >= 3)
669 apic_write(APIC_LVTERR, APIC_LVT_MASKED);
670 if (maxlvt >= 4)
671 apic_write(APIC_LVTPC, APIC_LVT_MASKED);
673 /* Integrated APIC (!82489DX) ? */
674 if (lapic_is_integrated()) {
675 if (maxlvt > 3)
676 /* Clear ESR due to Pentium errata 3AP and 11AP */
677 apic_write(APIC_ESR, 0);
678 apic_read(APIC_ESR);
683 * disable_local_APIC - clear and disable the local APIC
685 void disable_local_APIC(void)
687 unsigned int value;
689 clear_local_APIC();
692 * Disable APIC (implies clearing of registers
693 * for 82489DX!).
695 value = apic_read(APIC_SPIV);
696 value &= ~APIC_SPIV_APIC_ENABLED;
697 apic_write(APIC_SPIV, value);
699 #ifdef CONFIG_X86_32
701 * When LAPIC was disabled by the BIOS and enabled by the kernel,
702 * restore the disabled state.
704 if (enabled_via_apicbase) {
705 unsigned int l, h;
707 rdmsr(MSR_IA32_APICBASE, l, h);
708 l &= ~MSR_IA32_APICBASE_ENABLE;
709 wrmsr(MSR_IA32_APICBASE, l, h);
711 #endif
715 * If Linux enabled the LAPIC against the BIOS default disable it down before
716 * re-entering the BIOS on shutdown. Otherwise the BIOS may get confused and
717 * not power-off. Additionally clear all LVT entries before disable_local_APIC
718 * for the case where Linux didn't enable the LAPIC.
720 void lapic_shutdown(void)
722 unsigned long flags;
724 if (!cpu_has_apic)
725 return;
727 local_irq_save(flags);
729 #ifdef CONFIG_X86_32
730 if (!enabled_via_apicbase)
731 clear_local_APIC();
732 else
733 #endif
734 disable_local_APIC();
737 local_irq_restore(flags);
741 * This is to verify that we're looking at a real local APIC.
742 * Check these against your board if the CPUs aren't getting
743 * started for no apparent reason.
745 int __init verify_local_APIC(void)
747 unsigned int reg0, reg1;
750 * The version register is read-only in a real APIC.
752 reg0 = apic_read(APIC_LVR);
753 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0);
754 apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK);
755 reg1 = apic_read(APIC_LVR);
756 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1);
759 * The two version reads above should print the same
760 * numbers. If the second one is different, then we
761 * poke at a non-APIC.
763 if (reg1 != reg0)
764 return 0;
767 * Check if the version looks reasonably.
769 reg1 = GET_APIC_VERSION(reg0);
770 if (reg1 == 0x00 || reg1 == 0xff)
771 return 0;
772 reg1 = lapic_get_maxlvt();
773 if (reg1 < 0x02 || reg1 == 0xff)
774 return 0;
777 * The ID register is read/write in a real APIC.
779 reg0 = apic_read(APIC_ID);
780 apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0);
781 apic_write(APIC_ID, reg0 ^ APIC_ID_MASK);
782 reg1 = apic_read(APIC_ID);
783 apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg1);
784 apic_write(APIC_ID, reg0);
785 if (reg1 != (reg0 ^ APIC_ID_MASK))
786 return 0;
789 * The next two are just to see if we have sane values.
790 * They're only really relevant if we're in Virtual Wire
791 * compatibility mode, but most boxes are anymore.
793 reg0 = apic_read(APIC_LVT0);
794 apic_printk(APIC_DEBUG, "Getting LVT0: %x\n", reg0);
795 reg1 = apic_read(APIC_LVT1);
796 apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1);
798 return 1;
802 * sync_Arb_IDs - synchronize APIC bus arbitration IDs
804 void __init sync_Arb_IDs(void)
807 * Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 And not
808 * needed on AMD.
810 if (modern_apic() || boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
811 return;
814 * Wait for idle.
816 apic_wait_icr_idle();
818 apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n");
819 apic_write(APIC_ICR, APIC_DEST_ALLINC |
820 APIC_INT_LEVELTRIG | APIC_DM_INIT);
824 * An initial setup of the virtual wire mode.
826 void __init init_bsp_APIC(void)
828 unsigned int value;
831 * Don't do the setup now if we have a SMP BIOS as the
832 * through-I/O-APIC virtual wire mode might be active.
834 if (smp_found_config || !cpu_has_apic)
835 return;
838 * Do not trust the local APIC being empty at bootup.
840 clear_local_APIC();
843 * Enable APIC.
845 value = apic_read(APIC_SPIV);
846 value &= ~APIC_VECTOR_MASK;
847 value |= APIC_SPIV_APIC_ENABLED;
849 #ifdef CONFIG_X86_32
850 /* This bit is reserved on P4/Xeon and should be cleared */
851 if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
852 (boot_cpu_data.x86 == 15))
853 value &= ~APIC_SPIV_FOCUS_DISABLED;
854 else
855 #endif
856 value |= APIC_SPIV_FOCUS_DISABLED;
857 value |= SPURIOUS_APIC_VECTOR;
858 apic_write(APIC_SPIV, value);
861 * Set up the virtual wire mode.
863 apic_write(APIC_LVT0, APIC_DM_EXTINT);
864 value = APIC_DM_NMI;
865 if (!lapic_is_integrated()) /* 82489DX */
866 value |= APIC_LVT_LEVEL_TRIGGER;
867 apic_write(APIC_LVT1, value);
870 static void __cpuinit lapic_setup_esr(void)
872 unsigned long oldvalue, value, maxlvt;
873 if (lapic_is_integrated() && !esr_disable) {
874 if (esr_disable) {
876 * Something untraceable is creating bad interrupts on
877 * secondary quads ... for the moment, just leave the
878 * ESR disabled - we can't do anything useful with the
879 * errors anyway - mbligh
881 printk(KERN_INFO "Leaving ESR disabled.\n");
882 return;
884 /* !82489DX */
885 maxlvt = lapic_get_maxlvt();
886 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
887 apic_write(APIC_ESR, 0);
888 oldvalue = apic_read(APIC_ESR);
890 /* enables sending errors */
891 value = ERROR_APIC_VECTOR;
892 apic_write(APIC_LVTERR, value);
894 * spec says clear errors after enabling vector.
896 if (maxlvt > 3)
897 apic_write(APIC_ESR, 0);
898 value = apic_read(APIC_ESR);
899 if (value != oldvalue)
900 apic_printk(APIC_VERBOSE, "ESR value before enabling "
901 "vector: 0x%08lx after: 0x%08lx\n",
902 oldvalue, value);
903 } else {
904 printk(KERN_INFO "No ESR for 82489DX.\n");
910 * setup_local_APIC - setup the local APIC
912 void __cpuinit setup_local_APIC(void)
914 unsigned int value;
915 int i, j;
917 preempt_disable();
918 value = apic_read(APIC_LVR);
920 BUILD_BUG_ON((SPURIOUS_APIC_VECTOR & 0x0f) != 0x0f);
923 * Double-check whether this APIC is really registered.
924 * This is meaningless in clustered apic mode, so we skip it.
926 if (!apic_id_registered())
927 BUG();
930 * Intel recommends to set DFR, LDR and TPR before enabling
931 * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
932 * document number 292116). So here it goes...
934 init_apic_ldr();
937 * Set Task Priority to 'accept all'. We never change this
938 * later on.
940 value = apic_read(APIC_TASKPRI);
941 value &= ~APIC_TPRI_MASK;
942 apic_write(APIC_TASKPRI, value);
945 * After a crash, we no longer service the interrupts and a pending
946 * interrupt from previous kernel might still have ISR bit set.
948 * Most probably by now CPU has serviced that pending interrupt and
949 * it might not have done the ack_APIC_irq() because it thought,
950 * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
951 * does not clear the ISR bit and cpu thinks it has already serivced
952 * the interrupt. Hence a vector might get locked. It was noticed
953 * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
955 for (i = APIC_ISR_NR - 1; i >= 0; i--) {
956 value = apic_read(APIC_ISR + i*0x10);
957 for (j = 31; j >= 0; j--) {
958 if (value & (1<<j))
959 ack_APIC_irq();
964 * Now that we are all set up, enable the APIC
966 value = apic_read(APIC_SPIV);
967 value &= ~APIC_VECTOR_MASK;
969 * Enable APIC
971 value |= APIC_SPIV_APIC_ENABLED;
973 /* We always use processor focus */
976 * Set spurious IRQ vector
978 value |= SPURIOUS_APIC_VECTOR;
979 apic_write(APIC_SPIV, value);
982 * Set up LVT0, LVT1:
984 * set up through-local-APIC on the BP's LINT0. This is not
985 * strictly necessary in pure symmetric-IO mode, but sometimes
986 * we delegate interrupts to the 8259A.
989 * TODO: set up through-local-APIC from through-I/O-APIC? --macro
991 value = apic_read(APIC_LVT0) & APIC_LVT_MASKED;
992 if (!smp_processor_id() && !value) {
993 value = APIC_DM_EXTINT;
994 apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n",
995 smp_processor_id());
996 } else {
997 value = APIC_DM_EXTINT | APIC_LVT_MASKED;
998 apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n",
999 smp_processor_id());
1001 apic_write(APIC_LVT0, value);
1004 * only the BP should see the LINT1 NMI signal, obviously.
1006 if (!smp_processor_id())
1007 value = APIC_DM_NMI;
1008 else
1009 value = APIC_DM_NMI | APIC_LVT_MASKED;
1010 apic_write(APIC_LVT1, value);
1011 preempt_enable();
1014 void __cpuinit end_local_APIC_setup(void)
1016 lapic_setup_esr();
1017 setup_apic_nmi_watchdog(NULL);
1018 apic_pm_activate();
1021 void check_x2apic(void)
1023 int msr, msr2;
1025 rdmsr(MSR_IA32_APICBASE, msr, msr2);
1027 if (msr & X2APIC_ENABLE) {
1028 printk("x2apic enabled by BIOS, switching to x2apic ops\n");
1029 x2apic_preenabled = x2apic = 1;
1030 apic_ops = &x2apic_ops;
1034 void enable_x2apic(void)
1036 int msr, msr2;
1038 rdmsr(MSR_IA32_APICBASE, msr, msr2);
1039 if (!(msr & X2APIC_ENABLE)) {
1040 printk("Enabling x2apic\n");
1041 wrmsr(MSR_IA32_APICBASE, msr | X2APIC_ENABLE, 0);
1045 void enable_IR_x2apic(void)
1047 #ifdef CONFIG_INTR_REMAP
1048 int ret;
1049 unsigned long flags;
1051 if (!cpu_has_x2apic)
1052 return;
1054 if (!x2apic_preenabled && disable_x2apic) {
1055 printk(KERN_INFO
1056 "Skipped enabling x2apic and Interrupt-remapping "
1057 "because of nox2apic\n");
1058 return;
1061 if (x2apic_preenabled && disable_x2apic)
1062 panic("Bios already enabled x2apic, can't enforce nox2apic");
1064 if (!x2apic_preenabled && skip_ioapic_setup) {
1065 printk(KERN_INFO
1066 "Skipped enabling x2apic and Interrupt-remapping "
1067 "because of skipping io-apic setup\n");
1068 return;
1071 ret = dmar_table_init();
1072 if (ret) {
1073 printk(KERN_INFO
1074 "dmar_table_init() failed with %d:\n", ret);
1076 if (x2apic_preenabled)
1077 panic("x2apic enabled by bios. But IR enabling failed");
1078 else
1079 printk(KERN_INFO
1080 "Not enabling x2apic,Intr-remapping\n");
1081 return;
1084 local_irq_save(flags);
1085 mask_8259A();
1086 save_mask_IO_APIC_setup();
1088 ret = enable_intr_remapping(1);
1090 if (ret && x2apic_preenabled) {
1091 local_irq_restore(flags);
1092 panic("x2apic enabled by bios. But IR enabling failed");
1095 if (ret)
1096 goto end;
1098 if (!x2apic) {
1099 x2apic = 1;
1100 apic_ops = &x2apic_ops;
1101 enable_x2apic();
1103 end:
1104 if (ret)
1106 * IR enabling failed
1108 restore_IO_APIC_setup();
1109 else
1110 reinit_intr_remapped_IO_APIC(x2apic_preenabled);
1112 unmask_8259A();
1113 local_irq_restore(flags);
1115 if (!ret) {
1116 if (!x2apic_preenabled)
1117 printk(KERN_INFO
1118 "Enabled x2apic and interrupt-remapping\n");
1119 else
1120 printk(KERN_INFO
1121 "Enabled Interrupt-remapping\n");
1122 } else
1123 printk(KERN_ERR
1124 "Failed to enable Interrupt-remapping and x2apic\n");
1125 #else
1126 if (!cpu_has_x2apic)
1127 return;
1129 if (x2apic_preenabled)
1130 panic("x2apic enabled prior OS handover,"
1131 " enable CONFIG_INTR_REMAP");
1133 printk(KERN_INFO "Enable CONFIG_INTR_REMAP for enabling intr-remapping "
1134 " and x2apic\n");
1135 #endif
1137 return;
1141 * Detect and enable local APICs on non-SMP boards.
1142 * Original code written by Keir Fraser.
1143 * On AMD64 we trust the BIOS - if it says no APIC it is likely
1144 * not correctly set up (usually the APIC timer won't work etc.)
1146 static int __init detect_init_APIC(void)
1148 if (!cpu_has_apic) {
1149 printk(KERN_INFO "No local APIC present\n");
1150 return -1;
1153 mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
1154 boot_cpu_physical_apicid = 0;
1155 return 0;
1158 void __init early_init_lapic_mapping(void)
1160 unsigned long phys_addr;
1163 * If no local APIC can be found then go out
1164 * : it means there is no mpatable and MADT
1166 if (!smp_found_config)
1167 return;
1169 phys_addr = mp_lapic_addr;
1171 set_fixmap_nocache(FIX_APIC_BASE, phys_addr);
1172 apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n",
1173 APIC_BASE, phys_addr);
1176 * Fetch the APIC ID of the BSP in case we have a
1177 * default configuration (or the MP table is broken).
1179 boot_cpu_physical_apicid = read_apic_id();
1183 * init_apic_mappings - initialize APIC mappings
1185 void __init init_apic_mappings(void)
1187 if (x2apic) {
1188 boot_cpu_physical_apicid = read_apic_id();
1189 return;
1193 * If no local APIC can be found then set up a fake all
1194 * zeroes page to simulate the local APIC and another
1195 * one for the IO-APIC.
1197 if (!smp_found_config && detect_init_APIC()) {
1198 apic_phys = (unsigned long) alloc_bootmem_pages(PAGE_SIZE);
1199 apic_phys = __pa(apic_phys);
1200 } else
1201 apic_phys = mp_lapic_addr;
1203 set_fixmap_nocache(FIX_APIC_BASE, apic_phys);
1204 apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n",
1205 APIC_BASE, apic_phys);
1208 * Fetch the APIC ID of the BSP in case we have a
1209 * default configuration (or the MP table is broken).
1211 boot_cpu_physical_apicid = read_apic_id();
1215 * This initializes the IO-APIC and APIC hardware if this is
1216 * a UP kernel.
1218 int __init APIC_init_uniprocessor(void)
1220 if (disable_apic) {
1221 printk(KERN_INFO "Apic disabled\n");
1222 return -1;
1224 if (!cpu_has_apic) {
1225 disable_apic = 1;
1226 printk(KERN_INFO "Apic disabled by BIOS\n");
1227 return -1;
1230 enable_IR_x2apic();
1231 setup_apic_routing();
1233 verify_local_APIC();
1235 connect_bsp_APIC();
1237 physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
1238 apic_write(APIC_ID, SET_APIC_ID(boot_cpu_physical_apicid));
1240 setup_local_APIC();
1243 * Now enable IO-APICs, actually call clear_IO_APIC
1244 * We need clear_IO_APIC before enabling vector on BP
1246 if (!skip_ioapic_setup && nr_ioapics)
1247 enable_IO_APIC();
1249 if (!smp_found_config || skip_ioapic_setup || !nr_ioapics)
1250 localise_nmi_watchdog();
1251 end_local_APIC_setup();
1253 if (smp_found_config && !skip_ioapic_setup && nr_ioapics)
1254 setup_IO_APIC();
1255 else
1256 nr_ioapics = 0;
1257 setup_boot_APIC_clock();
1258 check_nmi_watchdog();
1259 return 0;
1263 * Local APIC interrupts
1267 * This interrupt should _never_ happen with our APIC/SMP architecture
1269 asmlinkage void smp_spurious_interrupt(void)
1271 unsigned int v;
1272 exit_idle();
1273 irq_enter();
1275 * Check if this really is a spurious interrupt and ACK it
1276 * if it is a vectored one. Just in case...
1277 * Spurious interrupts should not be ACKed.
1279 v = apic_read(APIC_ISR + ((SPURIOUS_APIC_VECTOR & ~0x1f) >> 1));
1280 if (v & (1 << (SPURIOUS_APIC_VECTOR & 0x1f)))
1281 ack_APIC_irq();
1283 add_pda(irq_spurious_count, 1);
1284 irq_exit();
1288 * This interrupt should never happen with our APIC/SMP architecture
1290 asmlinkage void smp_error_interrupt(void)
1292 unsigned int v, v1;
1294 exit_idle();
1295 irq_enter();
1296 /* First tickle the hardware, only then report what went on. -- REW */
1297 v = apic_read(APIC_ESR);
1298 apic_write(APIC_ESR, 0);
1299 v1 = apic_read(APIC_ESR);
1300 ack_APIC_irq();
1301 atomic_inc(&irq_err_count);
1303 /* Here is what the APIC error bits mean:
1304 0: Send CS error
1305 1: Receive CS error
1306 2: Send accept error
1307 3: Receive accept error
1308 4: Reserved
1309 5: Send illegal vector
1310 6: Received illegal vector
1311 7: Illegal register address
1313 printk(KERN_DEBUG "APIC error on CPU%d: %02x(%02x)\n",
1314 smp_processor_id(), v , v1);
1315 irq_exit();
1319 * connect_bsp_APIC - attach the APIC to the interrupt system
1321 void __init connect_bsp_APIC(void)
1323 #ifdef CONFIG_X86_32
1324 if (pic_mode) {
1326 * Do not trust the local APIC being empty at bootup.
1328 clear_local_APIC();
1330 * PIC mode, enable APIC mode in the IMCR, i.e. connect BSP's
1331 * local APIC to INT and NMI lines.
1333 apic_printk(APIC_VERBOSE, "leaving PIC mode, "
1334 "enabling APIC mode.\n");
1335 outb(0x70, 0x22);
1336 outb(0x01, 0x23);
1338 #endif
1339 enable_apic_mode();
1343 * disconnect_bsp_APIC - detach the APIC from the interrupt system
1344 * @virt_wire_setup: indicates, whether virtual wire mode is selected
1346 * Virtual wire mode is necessary to deliver legacy interrupts even when the
1347 * APIC is disabled.
1349 void disconnect_bsp_APIC(int virt_wire_setup)
1351 /* Go back to Virtual Wire compatibility mode */
1352 unsigned long value;
1354 /* For the spurious interrupt use vector F, and enable it */
1355 value = apic_read(APIC_SPIV);
1356 value &= ~APIC_VECTOR_MASK;
1357 value |= APIC_SPIV_APIC_ENABLED;
1358 value |= 0xf;
1359 apic_write(APIC_SPIV, value);
1361 if (!virt_wire_setup) {
1363 * For LVT0 make it edge triggered, active high,
1364 * external and enabled
1366 value = apic_read(APIC_LVT0);
1367 value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
1368 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
1369 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
1370 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
1371 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT);
1372 apic_write(APIC_LVT0, value);
1373 } else {
1374 /* Disable LVT0 */
1375 apic_write(APIC_LVT0, APIC_LVT_MASKED);
1378 /* For LVT1 make it edge triggered, active high, nmi and enabled */
1379 value = apic_read(APIC_LVT1);
1380 value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
1381 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
1382 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
1383 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
1384 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI);
1385 apic_write(APIC_LVT1, value);
1388 void __cpuinit generic_processor_info(int apicid, int version)
1390 int cpu;
1391 cpumask_t tmp_map;
1393 if (num_processors >= NR_CPUS) {
1394 printk(KERN_WARNING "WARNING: NR_CPUS limit of %i reached."
1395 " Processor ignored.\n", NR_CPUS);
1396 return;
1399 if (num_processors >= maxcpus) {
1400 printk(KERN_WARNING "WARNING: maxcpus limit of %i reached."
1401 " Processor ignored.\n", maxcpus);
1402 return;
1405 num_processors++;
1406 cpus_complement(tmp_map, cpu_present_map);
1407 cpu = first_cpu(tmp_map);
1409 physid_set(apicid, phys_cpu_present_map);
1410 if (apicid == boot_cpu_physical_apicid) {
1412 * x86_bios_cpu_apicid is required to have processors listed
1413 * in same order as logical cpu numbers. Hence the first
1414 * entry is BSP, and so on.
1416 cpu = 0;
1418 if (apicid > max_physical_apicid)
1419 max_physical_apicid = apicid;
1421 /* are we being called early in kernel startup? */
1422 if (early_per_cpu_ptr(x86_cpu_to_apicid)) {
1423 u16 *cpu_to_apicid = early_per_cpu_ptr(x86_cpu_to_apicid);
1424 u16 *bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid);
1426 cpu_to_apicid[cpu] = apicid;
1427 bios_cpu_apicid[cpu] = apicid;
1428 } else {
1429 per_cpu(x86_cpu_to_apicid, cpu) = apicid;
1430 per_cpu(x86_bios_cpu_apicid, cpu) = apicid;
1433 cpu_set(cpu, cpu_possible_map);
1434 cpu_set(cpu, cpu_present_map);
1437 int hard_smp_processor_id(void)
1439 return read_apic_id();
1443 * Power management
1445 #ifdef CONFIG_PM
1447 static struct {
1449 * 'active' is true if the local APIC was enabled by us and
1450 * not the BIOS; this signifies that we are also responsible
1451 * for disabling it before entering apm/acpi suspend
1453 int active;
1454 /* r/w apic fields */
1455 unsigned int apic_id;
1456 unsigned int apic_taskpri;
1457 unsigned int apic_ldr;
1458 unsigned int apic_dfr;
1459 unsigned int apic_spiv;
1460 unsigned int apic_lvtt;
1461 unsigned int apic_lvtpc;
1462 unsigned int apic_lvt0;
1463 unsigned int apic_lvt1;
1464 unsigned int apic_lvterr;
1465 unsigned int apic_tmict;
1466 unsigned int apic_tdcr;
1467 unsigned int apic_thmr;
1468 } apic_pm_state;
1470 static int lapic_suspend(struct sys_device *dev, pm_message_t state)
1472 unsigned long flags;
1473 int maxlvt;
1475 if (!apic_pm_state.active)
1476 return 0;
1478 maxlvt = lapic_get_maxlvt();
1480 apic_pm_state.apic_id = apic_read(APIC_ID);
1481 apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI);
1482 apic_pm_state.apic_ldr = apic_read(APIC_LDR);
1483 apic_pm_state.apic_dfr = apic_read(APIC_DFR);
1484 apic_pm_state.apic_spiv = apic_read(APIC_SPIV);
1485 apic_pm_state.apic_lvtt = apic_read(APIC_LVTT);
1486 if (maxlvt >= 4)
1487 apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC);
1488 apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0);
1489 apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1);
1490 apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR);
1491 apic_pm_state.apic_tmict = apic_read(APIC_TMICT);
1492 apic_pm_state.apic_tdcr = apic_read(APIC_TDCR);
1493 #if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
1494 if (maxlvt >= 5)
1495 apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR);
1496 #endif
1498 local_irq_save(flags);
1499 disable_local_APIC();
1500 local_irq_restore(flags);
1501 return 0;
1504 static int lapic_resume(struct sys_device *dev)
1506 unsigned int l, h;
1507 unsigned long flags;
1508 int maxlvt;
1510 if (!apic_pm_state.active)
1511 return 0;
1513 maxlvt = lapic_get_maxlvt();
1515 local_irq_save(flags);
1517 #ifdef CONFIG_X86_64
1518 if (x2apic)
1519 enable_x2apic();
1520 else
1521 #endif
1524 * Make sure the APICBASE points to the right address
1526 * FIXME! This will be wrong if we ever support suspend on
1527 * SMP! We'll need to do this as part of the CPU restore!
1529 rdmsr(MSR_IA32_APICBASE, l, h);
1530 l &= ~MSR_IA32_APICBASE_BASE;
1531 l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr;
1532 wrmsr(MSR_IA32_APICBASE, l, h);
1535 apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED);
1536 apic_write(APIC_ID, apic_pm_state.apic_id);
1537 apic_write(APIC_DFR, apic_pm_state.apic_dfr);
1538 apic_write(APIC_LDR, apic_pm_state.apic_ldr);
1539 apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri);
1540 apic_write(APIC_SPIV, apic_pm_state.apic_spiv);
1541 apic_write(APIC_LVT0, apic_pm_state.apic_lvt0);
1542 apic_write(APIC_LVT1, apic_pm_state.apic_lvt1);
1543 #if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
1544 if (maxlvt >= 5)
1545 apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr);
1546 #endif
1547 if (maxlvt >= 4)
1548 apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc);
1549 apic_write(APIC_LVTT, apic_pm_state.apic_lvtt);
1550 apic_write(APIC_TDCR, apic_pm_state.apic_tdcr);
1551 apic_write(APIC_TMICT, apic_pm_state.apic_tmict);
1552 apic_write(APIC_ESR, 0);
1553 apic_read(APIC_ESR);
1554 apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr);
1555 apic_write(APIC_ESR, 0);
1556 apic_read(APIC_ESR);
1558 local_irq_restore(flags);
1560 return 0;
1564 * This device has no shutdown method - fully functioning local APICs
1565 * are needed on every CPU up until machine_halt/restart/poweroff.
1568 static struct sysdev_class lapic_sysclass = {
1569 .name = "lapic",
1570 .resume = lapic_resume,
1571 .suspend = lapic_suspend,
1574 static struct sys_device device_lapic = {
1575 .id = 0,
1576 .cls = &lapic_sysclass,
1579 static void __cpuinit apic_pm_activate(void)
1581 apic_pm_state.active = 1;
1584 static int __init init_lapic_sysfs(void)
1586 int error;
1588 if (!cpu_has_apic)
1589 return 0;
1590 /* XXX: remove suspend/resume procs if !apic_pm_state.active? */
1592 error = sysdev_class_register(&lapic_sysclass);
1593 if (!error)
1594 error = sysdev_register(&device_lapic);
1595 return error;
1597 device_initcall(init_lapic_sysfs);
1599 #else /* CONFIG_PM */
1601 static void apic_pm_activate(void) { }
1603 #endif /* CONFIG_PM */
1606 * apic_is_clustered_box() -- Check if we can expect good TSC
1608 * Thus far, the major user of this is IBM's Summit2 series:
1610 * Clustered boxes may have unsynced TSC problems if they are
1611 * multi-chassis. Use available data to take a good guess.
1612 * If in doubt, go HPET.
1614 __cpuinit int apic_is_clustered_box(void)
1616 int i, clusters, zeros;
1617 unsigned id;
1618 u16 *bios_cpu_apicid;
1619 DECLARE_BITMAP(clustermap, NUM_APIC_CLUSTERS);
1622 * there is not this kind of box with AMD CPU yet.
1623 * Some AMD box with quadcore cpu and 8 sockets apicid
1624 * will be [4, 0x23] or [8, 0x27] could be thought to
1625 * vsmp box still need checking...
1627 if ((boot_cpu_data.x86_vendor == X86_VENDOR_AMD) && !is_vsmp_box())
1628 return 0;
1630 bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid);
1631 bitmap_zero(clustermap, NUM_APIC_CLUSTERS);
1633 for (i = 0; i < NR_CPUS; i++) {
1634 /* are we being called early in kernel startup? */
1635 if (bios_cpu_apicid) {
1636 id = bios_cpu_apicid[i];
1638 else if (i < nr_cpu_ids) {
1639 if (cpu_present(i))
1640 id = per_cpu(x86_bios_cpu_apicid, i);
1641 else
1642 continue;
1644 else
1645 break;
1647 if (id != BAD_APICID)
1648 __set_bit(APIC_CLUSTERID(id), clustermap);
1651 /* Problem: Partially populated chassis may not have CPUs in some of
1652 * the APIC clusters they have been allocated. Only present CPUs have
1653 * x86_bios_cpu_apicid entries, thus causing zeroes in the bitmap.
1654 * Since clusters are allocated sequentially, count zeros only if
1655 * they are bounded by ones.
1657 clusters = 0;
1658 zeros = 0;
1659 for (i = 0; i < NUM_APIC_CLUSTERS; i++) {
1660 if (test_bit(i, clustermap)) {
1661 clusters += 1 + zeros;
1662 zeros = 0;
1663 } else
1664 ++zeros;
1667 /* ScaleMP vSMPowered boxes have one cluster per board and TSCs are
1668 * not guaranteed to be synced between boards
1670 if (is_vsmp_box() && clusters > 1)
1671 return 1;
1674 * If clusters > 2, then should be multi-chassis.
1675 * May have to revisit this when multi-core + hyperthreaded CPUs come
1676 * out, but AFAIK this will work even for them.
1678 return (clusters > 2);
1681 static __init int setup_nox2apic(char *str)
1683 disable_x2apic = 1;
1684 clear_cpu_cap(&boot_cpu_data, X86_FEATURE_X2APIC);
1685 return 0;
1687 early_param("nox2apic", setup_nox2apic);
1691 * APIC command line parameters
1693 static int __init apic_set_verbosity(char *str)
1695 if (str == NULL) {
1696 skip_ioapic_setup = 0;
1697 ioapic_force = 1;
1698 return 0;
1700 if (strcmp("debug", str) == 0)
1701 apic_verbosity = APIC_DEBUG;
1702 else if (strcmp("verbose", str) == 0)
1703 apic_verbosity = APIC_VERBOSE;
1704 else {
1705 printk(KERN_WARNING "APIC Verbosity level %s not recognised"
1706 " use apic=verbose or apic=debug\n", str);
1707 return -EINVAL;
1710 return 0;
1712 early_param("apic", apic_set_verbosity);
1714 static __init int setup_disableapic(char *str)
1716 disable_apic = 1;
1717 setup_clear_cpu_cap(X86_FEATURE_APIC);
1718 return 0;
1720 early_param("disableapic", setup_disableapic);
1722 /* same as disableapic, for compatibility */
1723 static __init int setup_nolapic(char *str)
1725 return setup_disableapic(str);
1727 early_param("nolapic", setup_nolapic);
1729 static int __init parse_lapic_timer_c2_ok(char *arg)
1731 local_apic_timer_c2_ok = 1;
1732 return 0;
1734 early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok);
1736 static int __init parse_disable_apic_timer(char *arg)
1738 disable_apic_timer = 1;
1739 return 0;
1741 early_param("noapictimer", parse_disable_apic_timer);
1743 static int __init parse_nolapic_timer(char *arg)
1745 disable_apic_timer = 1;
1746 return 0;
1748 early_param("nolapic_timer", parse_nolapic_timer);
1750 static __init int setup_apicpmtimer(char *s)
1752 apic_calibrate_pmtmr = 1;
1753 notsc_setup(NULL);
1754 return 0;
1756 __setup("apicpmtimer", setup_apicpmtimer);
1758 static int __init lapic_insert_resource(void)
1760 if (!apic_phys)
1761 return -1;
1763 /* Put local APIC into the resource map. */
1764 lapic_resource.start = apic_phys;
1765 lapic_resource.end = lapic_resource.start + PAGE_SIZE - 1;
1766 insert_resource(&iomem_resource, &lapic_resource);
1768 return 0;
1772 * need call insert after e820_reserve_resources()
1773 * that is using request_resource
1775 late_initcall(lapic_insert_resource);