2 * Local APIC handling, local APIC timers
4 * (c) 1999, 2000 Ingo Molnar <mingo@redhat.com>
7 * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
8 * thanks to Eric Gilmore
10 * for testing these extensively.
11 * Maciej W. Rozycki : Various updates and fixes.
12 * Mikael Pettersson : Power Management for UP-APIC.
14 * Mikael Pettersson : PM converted to driver model.
17 #include <linux/init.h>
20 #include <linux/delay.h>
21 #include <linux/bootmem.h>
22 #include <linux/interrupt.h>
23 #include <linux/mc146818rtc.h>
24 #include <linux/kernel_stat.h>
25 #include <linux/sysdev.h>
26 #include <linux/cpu.h>
27 #include <linux/clockchips.h>
28 #include <linux/acpi_pmtmr.h>
29 #include <linux/module.h>
30 #include <linux/dmi.h>
32 #include <asm/atomic.h>
35 #include <asm/mpspec.h>
37 #include <asm/arch_hooks.h>
39 #include <asm/i8253.h>
42 #include <mach_apic.h>
43 #include <mach_apicdef.h>
49 #if ((SPURIOUS_APIC_VECTOR & 0x0F) != 0x0F)
50 # error SPURIOUS_APIC_VECTOR definition error
53 unsigned long mp_lapic_addr
;
56 * Knob to control our willingness to enable the local APIC.
60 static int force_enable_local_apic
;
63 /* Disable local APIC timer from the kernel commandline or via dmi quirk */
64 static int disable_apic_timer __cpuinitdata
;
65 /* Local APIC timer works in C2 */
66 int local_apic_timer_c2_ok
;
67 EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok
);
69 int first_system_vector
= 0xfe;
71 char system_vectors
[NR_VECTORS
] = { [0 ... NR_VECTORS
-1] = SYS_VECTOR_FREE
};
74 * Debug level, exported for io_apic.c
76 unsigned int apic_verbosity
;
80 /* Have we found an MP table */
83 static struct resource lapic_resource
= {
85 .flags
= IORESOURCE_MEM
| IORESOURCE_BUSY
,
88 static unsigned int calibration_result
;
90 static int lapic_next_event(unsigned long delta
,
91 struct clock_event_device
*evt
);
92 static void lapic_timer_setup(enum clock_event_mode mode
,
93 struct clock_event_device
*evt
);
94 static void lapic_timer_broadcast(cpumask_t mask
);
95 static void apic_pm_activate(void);
98 * The local apic timer can be used for any function which is CPU local.
100 static struct clock_event_device lapic_clockevent
= {
102 .features
= CLOCK_EVT_FEAT_PERIODIC
| CLOCK_EVT_FEAT_ONESHOT
103 | CLOCK_EVT_FEAT_C3STOP
| CLOCK_EVT_FEAT_DUMMY
,
105 .set_mode
= lapic_timer_setup
,
106 .set_next_event
= lapic_next_event
,
107 .broadcast
= lapic_timer_broadcast
,
111 static DEFINE_PER_CPU(struct clock_event_device
, lapic_events
);
113 /* Local APIC was disabled by the BIOS and enabled by the kernel */
114 static int enabled_via_apicbase
;
116 static unsigned long apic_phys
;
119 * Get the LAPIC version
121 static inline int lapic_get_version(void)
123 return GET_APIC_VERSION(apic_read(APIC_LVR
));
127 * Check, if the APIC is integrated or a separate chip
129 static inline int lapic_is_integrated(void)
131 return APIC_INTEGRATED(lapic_get_version());
135 * Check, whether this is a modern or a first generation APIC
137 static int modern_apic(void)
139 /* AMD systems use old APIC versions, so check the CPU */
140 if (boot_cpu_data
.x86_vendor
== X86_VENDOR_AMD
&&
141 boot_cpu_data
.x86
>= 0xf)
143 return lapic_get_version() >= 0x14;
147 * Paravirt kernels also might be using these below ops. So we still
148 * use generic apic_read()/apic_write(), which might be pointing to different
149 * ops in PARAVIRT case.
151 void xapic_wait_icr_idle(void)
153 while (apic_read(APIC_ICR
) & APIC_ICR_BUSY
)
157 u32
safe_xapic_wait_icr_idle(void)
164 send_status
= apic_read(APIC_ICR
) & APIC_ICR_BUSY
;
168 } while (timeout
++ < 1000);
173 void xapic_icr_write(u32 low
, u32 id
)
175 apic_write(APIC_ICR2
, SET_APIC_DEST_FIELD(id
));
176 apic_write(APIC_ICR
, low
);
179 u64
xapic_icr_read(void)
183 icr2
= apic_read(APIC_ICR2
);
184 icr1
= apic_read(APIC_ICR
);
186 return icr1
| ((u64
)icr2
<< 32);
189 static struct apic_ops xapic_ops
= {
190 .read
= native_apic_mem_read
,
191 .write
= native_apic_mem_write
,
192 .icr_read
= xapic_icr_read
,
193 .icr_write
= xapic_icr_write
,
194 .wait_icr_idle
= xapic_wait_icr_idle
,
195 .safe_wait_icr_idle
= safe_xapic_wait_icr_idle
,
198 struct apic_ops __read_mostly
*apic_ops
= &xapic_ops
;
199 EXPORT_SYMBOL_GPL(apic_ops
);
202 * enable_NMI_through_LVT0 - enable NMI through local vector table 0
204 void __cpuinit
enable_NMI_through_LVT0(void)
208 /* unmask and set to NMI */
211 /* Level triggered for 82489DX (32bit mode) */
212 if (!lapic_is_integrated())
213 v
|= APIC_LVT_LEVEL_TRIGGER
;
215 apic_write(APIC_LVT0
, v
);
219 * get_physical_broadcast - Get number of physical broadcast IDs
221 int get_physical_broadcast(void)
223 return modern_apic() ? 0xff : 0xf;
227 * lapic_get_maxlvt - get the maximum number of local vector table entries
229 int lapic_get_maxlvt(void)
233 v
= apic_read(APIC_LVR
);
235 * - we always have APIC integrated on 64bit mode
236 * - 82489DXs do not report # of LVT entries
238 return APIC_INTEGRATED(GET_APIC_VERSION(v
)) ? GET_APIC_MAXLVT(v
) : 2;
245 /* Clock divisor is set to 16 */
246 #define APIC_DIVISOR 16
249 * This function sets up the local APIC timer, with a timeout of
250 * 'clocks' APIC bus clock. During calibration we actually call
251 * this function twice on the boot CPU, once with a bogus timeout
252 * value, second time for real. The other (noncalibrating) CPUs
253 * call this function only once, with the real, calibrated value.
255 static void __setup_APIC_LVTT(unsigned int clocks
, int oneshot
, int irqen
)
257 unsigned int lvtt_value
, tmp_value
;
259 lvtt_value
= LOCAL_TIMER_VECTOR
;
261 lvtt_value
|= APIC_LVT_TIMER_PERIODIC
;
262 if (!lapic_is_integrated())
263 lvtt_value
|= SET_APIC_TIMER_BASE(APIC_TIMER_BASE_DIV
);
266 lvtt_value
|= APIC_LVT_MASKED
;
268 apic_write(APIC_LVTT
, lvtt_value
);
273 tmp_value
= apic_read(APIC_TDCR
);
274 apic_write(APIC_TDCR
,
275 (tmp_value
& ~(APIC_TDR_DIV_1
| APIC_TDR_DIV_TMBASE
)) |
279 apic_write(APIC_TMICT
, clocks
/ APIC_DIVISOR
);
283 * Program the next event, relative to now
285 static int lapic_next_event(unsigned long delta
,
286 struct clock_event_device
*evt
)
288 apic_write(APIC_TMICT
, delta
);
293 * Setup the lapic timer in periodic or oneshot mode
295 static void lapic_timer_setup(enum clock_event_mode mode
,
296 struct clock_event_device
*evt
)
301 /* Lapic used for broadcast ? */
302 if (evt
->features
& CLOCK_EVT_FEAT_DUMMY
)
305 local_irq_save(flags
);
308 case CLOCK_EVT_MODE_PERIODIC
:
309 case CLOCK_EVT_MODE_ONESHOT
:
310 __setup_APIC_LVTT(calibration_result
,
311 mode
!= CLOCK_EVT_MODE_PERIODIC
, 1);
313 case CLOCK_EVT_MODE_UNUSED
:
314 case CLOCK_EVT_MODE_SHUTDOWN
:
315 v
= apic_read(APIC_LVTT
);
316 v
|= (APIC_LVT_MASKED
| LOCAL_TIMER_VECTOR
);
317 apic_write(APIC_LVTT
, v
);
319 case CLOCK_EVT_MODE_RESUME
:
320 /* Nothing to do here */
324 local_irq_restore(flags
);
328 * Local APIC timer broadcast function
330 static void lapic_timer_broadcast(cpumask_t mask
)
333 send_IPI_mask(mask
, LOCAL_TIMER_VECTOR
);
338 * Setup the local APIC timer for this CPU. Copy the initilized values
339 * of the boot CPU and register the clock event in the framework.
341 static void __devinit
setup_APIC_timer(void)
343 struct clock_event_device
*levt
= &__get_cpu_var(lapic_events
);
345 memcpy(levt
, &lapic_clockevent
, sizeof(*levt
));
346 levt
->cpumask
= cpumask_of_cpu(smp_processor_id());
348 clockevents_register_device(levt
);
352 * In this functions we calibrate APIC bus clocks to the external timer.
354 * We want to do the calibration only once since we want to have local timer
355 * irqs syncron. CPUs connected by the same APIC bus have the very same bus
358 * This was previously done by reading the PIT/HPET and waiting for a wrap
359 * around to find out, that a tick has elapsed. I have a box, where the PIT
360 * readout is broken, so it never gets out of the wait loop again. This was
361 * also reported by others.
363 * Monitoring the jiffies value is inaccurate and the clockevents
364 * infrastructure allows us to do a simple substitution of the interrupt
367 * The calibration routine also uses the pm_timer when possible, as the PIT
368 * happens to run way too slow (factor 2.3 on my VAIO CoreDuo, which goes
369 * back to normal later in the boot process).
372 #define LAPIC_CAL_LOOPS (HZ/10)
374 static __initdata
int lapic_cal_loops
= -1;
375 static __initdata
long lapic_cal_t1
, lapic_cal_t2
;
376 static __initdata
unsigned long long lapic_cal_tsc1
, lapic_cal_tsc2
;
377 static __initdata
unsigned long lapic_cal_pm1
, lapic_cal_pm2
;
378 static __initdata
unsigned long lapic_cal_j1
, lapic_cal_j2
;
381 * Temporary interrupt handler.
383 static void __init
lapic_cal_handler(struct clock_event_device
*dev
)
385 unsigned long long tsc
= 0;
386 long tapic
= apic_read(APIC_TMCCT
);
387 unsigned long pm
= acpi_pm_read_early();
392 switch (lapic_cal_loops
++) {
394 lapic_cal_t1
= tapic
;
395 lapic_cal_tsc1
= tsc
;
397 lapic_cal_j1
= jiffies
;
400 case LAPIC_CAL_LOOPS
:
401 lapic_cal_t2
= tapic
;
402 lapic_cal_tsc2
= tsc
;
403 if (pm
< lapic_cal_pm1
)
404 pm
+= ACPI_PM_OVRRUN
;
406 lapic_cal_j2
= jiffies
;
411 static int __init
calibrate_APIC_clock(void)
413 struct clock_event_device
*levt
= &__get_cpu_var(lapic_events
);
414 const long pm_100ms
= PMTMR_TICKS_PER_SEC
/10;
415 const long pm_thresh
= pm_100ms
/100;
416 void (*real_handler
)(struct clock_event_device
*dev
);
417 unsigned long deltaj
;
419 int pm_referenced
= 0;
423 /* Replace the global interrupt handler */
424 real_handler
= global_clock_event
->event_handler
;
425 global_clock_event
->event_handler
= lapic_cal_handler
;
428 * Setup the APIC counter to 1e9. There is no way the lapic
429 * can underflow in the 100ms detection time frame
431 __setup_APIC_LVTT(1000000000, 0, 0);
433 /* Let the interrupts run */
436 while (lapic_cal_loops
<= LAPIC_CAL_LOOPS
)
441 /* Restore the real event handler */
442 global_clock_event
->event_handler
= real_handler
;
444 /* Build delta t1-t2 as apic timer counts down */
445 delta
= lapic_cal_t1
- lapic_cal_t2
;
446 apic_printk(APIC_VERBOSE
, "... lapic delta = %ld\n", delta
);
448 /* Check, if the PM timer is available */
449 deltapm
= lapic_cal_pm2
- lapic_cal_pm1
;
450 apic_printk(APIC_VERBOSE
, "... PM timer delta = %ld\n", deltapm
);
456 mult
= clocksource_hz2mult(PMTMR_TICKS_PER_SEC
, 22);
458 if (deltapm
> (pm_100ms
- pm_thresh
) &&
459 deltapm
< (pm_100ms
+ pm_thresh
)) {
460 apic_printk(APIC_VERBOSE
, "... PM timer result ok\n");
462 res
= (((u64
) deltapm
) * mult
) >> 22;
463 do_div(res
, 1000000);
464 printk(KERN_WARNING
"APIC calibration not consistent "
465 "with PM Timer: %ldms instead of 100ms\n",
467 /* Correct the lapic counter value */
468 res
= (((u64
) delta
) * pm_100ms
);
469 do_div(res
, deltapm
);
470 printk(KERN_INFO
"APIC delta adjusted to PM-Timer: "
471 "%lu (%ld)\n", (unsigned long) res
, delta
);
477 /* Calculate the scaled math multiplication factor */
478 lapic_clockevent
.mult
= div_sc(delta
, TICK_NSEC
* LAPIC_CAL_LOOPS
,
479 lapic_clockevent
.shift
);
480 lapic_clockevent
.max_delta_ns
=
481 clockevent_delta2ns(0x7FFFFF, &lapic_clockevent
);
482 lapic_clockevent
.min_delta_ns
=
483 clockevent_delta2ns(0xF, &lapic_clockevent
);
485 calibration_result
= (delta
* APIC_DIVISOR
) / LAPIC_CAL_LOOPS
;
487 apic_printk(APIC_VERBOSE
, "..... delta %ld\n", delta
);
488 apic_printk(APIC_VERBOSE
, "..... mult: %ld\n", lapic_clockevent
.mult
);
489 apic_printk(APIC_VERBOSE
, "..... calibration result: %u\n",
493 delta
= (long)(lapic_cal_tsc2
- lapic_cal_tsc1
);
494 apic_printk(APIC_VERBOSE
, "..... CPU clock speed is "
496 (delta
/ LAPIC_CAL_LOOPS
) / (1000000 / HZ
),
497 (delta
/ LAPIC_CAL_LOOPS
) % (1000000 / HZ
));
500 apic_printk(APIC_VERBOSE
, "..... host bus clock speed is "
502 calibration_result
/ (1000000 / HZ
),
503 calibration_result
% (1000000 / HZ
));
506 * Do a sanity check on the APIC calibration result
508 if (calibration_result
< (1000000 / HZ
)) {
511 "APIC frequency too slow, disabling apic timer\n");
515 levt
->features
&= ~CLOCK_EVT_FEAT_DUMMY
;
517 /* We trust the pm timer based calibration */
518 if (!pm_referenced
) {
519 apic_printk(APIC_VERBOSE
, "... verify APIC timer\n");
522 * Setup the apic timer manually
524 levt
->event_handler
= lapic_cal_handler
;
525 lapic_timer_setup(CLOCK_EVT_MODE_PERIODIC
, levt
);
526 lapic_cal_loops
= -1;
528 /* Let the interrupts run */
531 while (lapic_cal_loops
<= LAPIC_CAL_LOOPS
)
536 /* Stop the lapic timer */
537 lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN
, levt
);
542 deltaj
= lapic_cal_j2
- lapic_cal_j1
;
543 apic_printk(APIC_VERBOSE
, "... jiffies delta = %lu\n", deltaj
);
545 /* Check, if the jiffies result is consistent */
546 if (deltaj
>= LAPIC_CAL_LOOPS
-2 && deltaj
<= LAPIC_CAL_LOOPS
+2)
547 apic_printk(APIC_VERBOSE
, "... jiffies result ok\n");
549 levt
->features
|= CLOCK_EVT_FEAT_DUMMY
;
553 if (levt
->features
& CLOCK_EVT_FEAT_DUMMY
) {
555 "APIC timer disabled due to verification failure.\n");
563 * Setup the boot APIC
565 * Calibrate and verify the result.
567 void __init
setup_boot_APIC_clock(void)
570 * The local apic timer can be disabled via the kernel
571 * commandline or from the CPU detection code. Register the lapic
572 * timer as a dummy clock event source on SMP systems, so the
573 * broadcast mechanism is used. On UP systems simply ignore it.
575 if (disable_apic_timer
) {
576 /* No broadcast on UP ! */
577 if (num_possible_cpus() > 1) {
578 lapic_clockevent
.mult
= 1;
584 apic_printk(APIC_VERBOSE
, "Using local APIC timer interrupts.\n"
585 "calibrating APIC timer ...\n");
587 if (calibrate_APIC_clock()) {
588 /* No broadcast on UP ! */
589 if (num_possible_cpus() > 1)
595 * If nmi_watchdog is set to IO_APIC, we need the
596 * PIT/HPET going. Otherwise register lapic as a dummy
599 if (nmi_watchdog
!= NMI_IO_APIC
)
600 lapic_clockevent
.features
&= ~CLOCK_EVT_FEAT_DUMMY
;
602 printk(KERN_WARNING
"APIC timer registered as dummy,"
603 " due to nmi_watchdog=%d!\n", nmi_watchdog
);
605 /* Setup the lapic or request the broadcast */
609 void __devinit
setup_secondary_APIC_clock(void)
615 * The guts of the apic timer interrupt
617 static void local_apic_timer_interrupt(void)
619 int cpu
= smp_processor_id();
620 struct clock_event_device
*evt
= &per_cpu(lapic_events
, cpu
);
623 * Normally we should not be here till LAPIC has been initialized but
624 * in some cases like kdump, its possible that there is a pending LAPIC
625 * timer interrupt from previous kernel's context and is delivered in
626 * new kernel the moment interrupts are enabled.
628 * Interrupts are enabled early and LAPIC is setup much later, hence
629 * its possible that when we get here evt->event_handler is NULL.
630 * Check for event_handler being NULL and discard the interrupt as
633 if (!evt
->event_handler
) {
635 "Spurious LAPIC timer interrupt on cpu %d\n", cpu
);
637 lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN
, evt
);
642 * the NMI deadlock-detector uses this.
644 per_cpu(irq_stat
, cpu
).apic_timer_irqs
++;
646 evt
->event_handler(evt
);
650 * Local APIC timer interrupt. This is the most natural way for doing
651 * local interrupts, but local timer interrupts can be emulated by
652 * broadcast interrupts too. [in case the hw doesn't support APIC timers]
654 * [ if a single-CPU system runs an SMP kernel then we call the local
655 * interrupt as well. Thus we cannot inline the local irq ... ]
657 void smp_apic_timer_interrupt(struct pt_regs
*regs
)
659 struct pt_regs
*old_regs
= set_irq_regs(regs
);
662 * NOTE! We'd better ACK the irq immediately,
663 * because timer handling can be slow.
667 * update_process_times() expects us to have done irq_enter().
668 * Besides, if we don't timer interrupts ignore the global
669 * interrupt lock, which is the WrongThing (tm) to do.
672 local_apic_timer_interrupt();
675 set_irq_regs(old_regs
);
678 int setup_profiling_timer(unsigned int multiplier
)
684 * Setup extended LVT, AMD specific (K8, family 10h)
686 * Vector mappings are hard coded. On K8 only offset 0 (APIC500) and
687 * MCE interrupts are supported. Thus MCE offset must be set to 0.
690 #define APIC_EILVT_LVTOFF_MCE 0
691 #define APIC_EILVT_LVTOFF_IBS 1
693 static void setup_APIC_eilvt(u8 lvt_off
, u8 vector
, u8 msg_type
, u8 mask
)
695 unsigned long reg
= (lvt_off
<< 4) + APIC_EILVT0
;
696 unsigned int v
= (mask
<< 16) | (msg_type
<< 8) | vector
;
700 u8
setup_APIC_eilvt_mce(u8 vector
, u8 msg_type
, u8 mask
)
702 setup_APIC_eilvt(APIC_EILVT_LVTOFF_MCE
, vector
, msg_type
, mask
);
703 return APIC_EILVT_LVTOFF_MCE
;
706 u8
setup_APIC_eilvt_ibs(u8 vector
, u8 msg_type
, u8 mask
)
708 setup_APIC_eilvt(APIC_EILVT_LVTOFF_IBS
, vector
, msg_type
, mask
);
709 return APIC_EILVT_LVTOFF_IBS
;
713 * Local APIC start and shutdown
717 * clear_local_APIC - shutdown the local APIC
719 * This is called, when a CPU is disabled and before rebooting, so the state of
720 * the local APIC has no dangling leftovers. Also used to cleanout any BIOS
721 * leftovers during boot.
723 void clear_local_APIC(void)
728 /* APIC hasn't been mapped yet */
732 maxlvt
= lapic_get_maxlvt();
734 * Masking an LVT entry can trigger a local APIC error
735 * if the vector is zero. Mask LVTERR first to prevent this.
738 v
= ERROR_APIC_VECTOR
; /* any non-zero vector will do */
739 apic_write(APIC_LVTERR
, v
| APIC_LVT_MASKED
);
742 * Careful: we have to set masks only first to deassert
743 * any level-triggered sources.
745 v
= apic_read(APIC_LVTT
);
746 apic_write(APIC_LVTT
, v
| APIC_LVT_MASKED
);
747 v
= apic_read(APIC_LVT0
);
748 apic_write(APIC_LVT0
, v
| APIC_LVT_MASKED
);
749 v
= apic_read(APIC_LVT1
);
750 apic_write(APIC_LVT1
, v
| APIC_LVT_MASKED
);
752 v
= apic_read(APIC_LVTPC
);
753 apic_write(APIC_LVTPC
, v
| APIC_LVT_MASKED
);
756 /* lets not touch this if we didn't frob it */
757 #if defined(CONFIG_X86_MCE_P4THERMAL) || defined(X86_MCE_INTEL)
759 v
= apic_read(APIC_LVTTHMR
);
760 apic_write(APIC_LVTTHMR
, v
| APIC_LVT_MASKED
);
764 * Clean APIC state for other OSs:
766 apic_write(APIC_LVTT
, APIC_LVT_MASKED
);
767 apic_write(APIC_LVT0
, APIC_LVT_MASKED
);
768 apic_write(APIC_LVT1
, APIC_LVT_MASKED
);
770 apic_write(APIC_LVTERR
, APIC_LVT_MASKED
);
772 apic_write(APIC_LVTPC
, APIC_LVT_MASKED
);
774 /* Integrated APIC (!82489DX) ? */
775 if (lapic_is_integrated()) {
777 /* Clear ESR due to Pentium errata 3AP and 11AP */
778 apic_write(APIC_ESR
, 0);
784 * disable_local_APIC - clear and disable the local APIC
786 void disable_local_APIC(void)
793 * Disable APIC (implies clearing of registers
796 value
= apic_read(APIC_SPIV
);
797 value
&= ~APIC_SPIV_APIC_ENABLED
;
798 apic_write(APIC_SPIV
, value
);
801 * When LAPIC was disabled by the BIOS and enabled by the kernel,
802 * restore the disabled state.
804 if (enabled_via_apicbase
) {
807 rdmsr(MSR_IA32_APICBASE
, l
, h
);
808 l
&= ~MSR_IA32_APICBASE_ENABLE
;
809 wrmsr(MSR_IA32_APICBASE
, l
, h
);
814 * If Linux enabled the LAPIC against the BIOS default disable it down before
815 * re-entering the BIOS on shutdown. Otherwise the BIOS may get confused and
816 * not power-off. Additionally clear all LVT entries before disable_local_APIC
817 * for the case where Linux didn't enable the LAPIC.
819 void lapic_shutdown(void)
826 local_irq_save(flags
);
828 if (enabled_via_apicbase
)
829 disable_local_APIC();
833 local_irq_restore(flags
);
837 * This is to verify that we're looking at a real local APIC.
838 * Check these against your board if the CPUs aren't getting
839 * started for no apparent reason.
841 int __init
verify_local_APIC(void)
843 unsigned int reg0
, reg1
;
846 * The version register is read-only in a real APIC.
848 reg0
= apic_read(APIC_LVR
);
849 apic_printk(APIC_DEBUG
, "Getting VERSION: %x\n", reg0
);
850 apic_write(APIC_LVR
, reg0
^ APIC_LVR_MASK
);
851 reg1
= apic_read(APIC_LVR
);
852 apic_printk(APIC_DEBUG
, "Getting VERSION: %x\n", reg1
);
855 * The two version reads above should print the same
856 * numbers. If the second one is different, then we
857 * poke at a non-APIC.
863 * Check if the version looks reasonably.
865 reg1
= GET_APIC_VERSION(reg0
);
866 if (reg1
== 0x00 || reg1
== 0xff)
868 reg1
= lapic_get_maxlvt();
869 if (reg1
< 0x02 || reg1
== 0xff)
873 * The ID register is read/write in a real APIC.
875 reg0
= apic_read(APIC_ID
);
876 apic_printk(APIC_DEBUG
, "Getting ID: %x\n", reg0
);
877 apic_write(APIC_ID
, reg0
^ APIC_ID_MASK
);
878 reg1
= apic_read(APIC_ID
);
879 apic_printk(APIC_DEBUG
, "Getting ID: %x\n", reg1
);
880 apic_write(APIC_ID
, reg0
);
881 if (reg1
!= (reg0
^ APIC_ID_MASK
))
885 * The next two are just to see if we have sane values.
886 * They're only really relevant if we're in Virtual Wire
887 * compatibility mode, but most boxes are anymore.
889 reg0
= apic_read(APIC_LVT0
);
890 apic_printk(APIC_DEBUG
, "Getting LVT0: %x\n", reg0
);
891 reg1
= apic_read(APIC_LVT1
);
892 apic_printk(APIC_DEBUG
, "Getting LVT1: %x\n", reg1
);
898 * sync_Arb_IDs - synchronize APIC bus arbitration IDs
900 void __init
sync_Arb_IDs(void)
903 * Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 And not
906 if (modern_apic() || boot_cpu_data
.x86_vendor
== X86_VENDOR_AMD
)
912 apic_wait_icr_idle();
914 apic_printk(APIC_DEBUG
, "Synchronizing Arb IDs.\n");
915 apic_write(APIC_ICR
, APIC_DEST_ALLINC
|
916 APIC_INT_LEVELTRIG
| APIC_DM_INIT
);
920 * An initial setup of the virtual wire mode.
922 void __init
init_bsp_APIC(void)
927 * Don't do the setup now if we have a SMP BIOS as the
928 * through-I/O-APIC virtual wire mode might be active.
930 if (smp_found_config
|| !cpu_has_apic
)
934 * Do not trust the local APIC being empty at bootup.
941 value
= apic_read(APIC_SPIV
);
942 value
&= ~APIC_VECTOR_MASK
;
943 value
|= APIC_SPIV_APIC_ENABLED
;
946 /* This bit is reserved on P4/Xeon and should be cleared */
947 if ((boot_cpu_data
.x86_vendor
== X86_VENDOR_INTEL
) &&
948 (boot_cpu_data
.x86
== 15))
949 value
&= ~APIC_SPIV_FOCUS_DISABLED
;
952 value
|= APIC_SPIV_FOCUS_DISABLED
;
953 value
|= SPURIOUS_APIC_VECTOR
;
954 apic_write(APIC_SPIV
, value
);
957 * Set up the virtual wire mode.
959 apic_write(APIC_LVT0
, APIC_DM_EXTINT
);
961 if (!lapic_is_integrated()) /* 82489DX */
962 value
|= APIC_LVT_LEVEL_TRIGGER
;
963 apic_write(APIC_LVT1
, value
);
966 static void __cpuinit
lapic_setup_esr(void)
968 unsigned long oldvalue
, value
, maxlvt
;
969 if (lapic_is_integrated() && !esr_disable
) {
971 maxlvt
= lapic_get_maxlvt();
972 if (maxlvt
> 3) /* Due to the Pentium erratum 3AP. */
973 apic_write(APIC_ESR
, 0);
974 oldvalue
= apic_read(APIC_ESR
);
976 /* enables sending errors */
977 value
= ERROR_APIC_VECTOR
;
978 apic_write(APIC_LVTERR
, value
);
980 * spec says clear errors after enabling vector.
983 apic_write(APIC_ESR
, 0);
984 value
= apic_read(APIC_ESR
);
985 if (value
!= oldvalue
)
986 apic_printk(APIC_VERBOSE
, "ESR value before enabling "
987 "vector: 0x%08lx after: 0x%08lx\n",
992 * Something untraceable is creating bad interrupts on
993 * secondary quads ... for the moment, just leave the
994 * ESR disabled - we can't do anything useful with the
995 * errors anyway - mbligh
997 printk(KERN_INFO
"Leaving ESR disabled.\n");
999 printk(KERN_INFO
"No ESR for 82489DX.\n");
1005 * setup_local_APIC - setup the local APIC
1007 void __cpuinit
setup_local_APIC(void)
1009 unsigned long value
, integrated
;
1012 /* Pound the ESR really hard over the head with a big hammer - mbligh */
1014 apic_write(APIC_ESR
, 0);
1015 apic_write(APIC_ESR
, 0);
1016 apic_write(APIC_ESR
, 0);
1017 apic_write(APIC_ESR
, 0);
1020 integrated
= lapic_is_integrated();
1023 * Double-check whether this APIC is really registered.
1025 if (!apic_id_registered())
1029 * Intel recommends to set DFR, LDR and TPR before enabling
1030 * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
1031 * document number 292116). So here it goes...
1036 * Set Task Priority to 'accept all'. We never change this
1039 value
= apic_read(APIC_TASKPRI
);
1040 value
&= ~APIC_TPRI_MASK
;
1041 apic_write(APIC_TASKPRI
, value
);
1044 * After a crash, we no longer service the interrupts and a pending
1045 * interrupt from previous kernel might still have ISR bit set.
1047 * Most probably by now CPU has serviced that pending interrupt and
1048 * it might not have done the ack_APIC_irq() because it thought,
1049 * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
1050 * does not clear the ISR bit and cpu thinks it has already serivced
1051 * the interrupt. Hence a vector might get locked. It was noticed
1052 * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
1054 for (i
= APIC_ISR_NR
- 1; i
>= 0; i
--) {
1055 value
= apic_read(APIC_ISR
+ i
*0x10);
1056 for (j
= 31; j
>= 0; j
--) {
1063 * Now that we are all set up, enable the APIC
1065 value
= apic_read(APIC_SPIV
);
1066 value
&= ~APIC_VECTOR_MASK
;
1070 value
|= APIC_SPIV_APIC_ENABLED
;
1073 * Some unknown Intel IO/APIC (or APIC) errata is biting us with
1074 * certain networking cards. If high frequency interrupts are
1075 * happening on a particular IOAPIC pin, plus the IOAPIC routing
1076 * entry is masked/unmasked at a high rate as well then sooner or
1077 * later IOAPIC line gets 'stuck', no more interrupts are received
1078 * from the device. If focus CPU is disabled then the hang goes
1081 * [ This bug can be reproduced easily with a level-triggered
1082 * PCI Ne2000 networking cards and PII/PIII processors, dual
1086 * Actually disabling the focus CPU check just makes the hang less
1087 * frequent as it makes the interrupt distributon model be more
1088 * like LRU than MRU (the short-term load is more even across CPUs).
1089 * See also the comment in end_level_ioapic_irq(). --macro
1092 /* Enable focus processor (bit==0) */
1093 value
&= ~APIC_SPIV_FOCUS_DISABLED
;
1096 * Set spurious IRQ vector
1098 value
|= SPURIOUS_APIC_VECTOR
;
1099 apic_write(APIC_SPIV
, value
);
1102 * Set up LVT0, LVT1:
1104 * set up through-local-APIC on the BP's LINT0. This is not
1105 * strictly necessary in pure symmetric-IO mode, but sometimes
1106 * we delegate interrupts to the 8259A.
1109 * TODO: set up through-local-APIC from through-I/O-APIC? --macro
1111 value
= apic_read(APIC_LVT0
) & APIC_LVT_MASKED
;
1112 if (!smp_processor_id() && (pic_mode
|| !value
)) {
1113 value
= APIC_DM_EXTINT
;
1114 apic_printk(APIC_VERBOSE
, "enabled ExtINT on CPU#%d\n",
1115 smp_processor_id());
1117 value
= APIC_DM_EXTINT
| APIC_LVT_MASKED
;
1118 apic_printk(APIC_VERBOSE
, "masked ExtINT on CPU#%d\n",
1119 smp_processor_id());
1121 apic_write(APIC_LVT0
, value
);
1124 * only the BP should see the LINT1 NMI signal, obviously.
1126 if (!smp_processor_id())
1127 value
= APIC_DM_NMI
;
1129 value
= APIC_DM_NMI
| APIC_LVT_MASKED
;
1130 if (!integrated
) /* 82489DX */
1131 value
|= APIC_LVT_LEVEL_TRIGGER
;
1132 apic_write(APIC_LVT1
, value
);
1135 void __cpuinit
end_local_APIC_setup(void)
1137 unsigned long value
;
1140 /* Disable the local apic timer */
1141 value
= apic_read(APIC_LVTT
);
1142 value
|= (APIC_LVT_MASKED
| LOCAL_TIMER_VECTOR
);
1143 apic_write(APIC_LVTT
, value
);
1145 setup_apic_nmi_watchdog(NULL
);
1150 * Detect and initialize APIC
1152 static int __init
detect_init_APIC(void)
1156 /* Disabled by kernel option? */
1160 switch (boot_cpu_data
.x86_vendor
) {
1161 case X86_VENDOR_AMD
:
1162 if ((boot_cpu_data
.x86
== 6 && boot_cpu_data
.x86_model
> 1) ||
1163 (boot_cpu_data
.x86
== 15))
1166 case X86_VENDOR_INTEL
:
1167 if (boot_cpu_data
.x86
== 6 || boot_cpu_data
.x86
== 15 ||
1168 (boot_cpu_data
.x86
== 5 && cpu_has_apic
))
1175 if (!cpu_has_apic
) {
1177 * Over-ride BIOS and try to enable the local APIC only if
1178 * "lapic" specified.
1180 if (!force_enable_local_apic
) {
1181 printk(KERN_INFO
"Local APIC disabled by BIOS -- "
1182 "you can enable it with \"lapic\"\n");
1186 * Some BIOSes disable the local APIC in the APIC_BASE
1187 * MSR. This can only be done in software for Intel P6 or later
1188 * and AMD K7 (Model > 1) or later.
1190 rdmsr(MSR_IA32_APICBASE
, l
, h
);
1191 if (!(l
& MSR_IA32_APICBASE_ENABLE
)) {
1193 "Local APIC disabled by BIOS -- reenabling.\n");
1194 l
&= ~MSR_IA32_APICBASE_BASE
;
1195 l
|= MSR_IA32_APICBASE_ENABLE
| APIC_DEFAULT_PHYS_BASE
;
1196 wrmsr(MSR_IA32_APICBASE
, l
, h
);
1197 enabled_via_apicbase
= 1;
1201 * The APIC feature bit should now be enabled
1204 features
= cpuid_edx(1);
1205 if (!(features
& (1 << X86_FEATURE_APIC
))) {
1206 printk(KERN_WARNING
"Could not enable APIC!\n");
1209 set_cpu_cap(&boot_cpu_data
, X86_FEATURE_APIC
);
1210 mp_lapic_addr
= APIC_DEFAULT_PHYS_BASE
;
1212 /* The BIOS may have set up the APIC at some other address */
1213 rdmsr(MSR_IA32_APICBASE
, l
, h
);
1214 if (l
& MSR_IA32_APICBASE_ENABLE
)
1215 mp_lapic_addr
= l
& MSR_IA32_APICBASE_BASE
;
1217 printk(KERN_INFO
"Found and enabled local APIC!\n");
1224 printk(KERN_INFO
"No local APIC present or hardware disabled\n");
1229 * init_apic_mappings - initialize APIC mappings
1231 void __init
init_apic_mappings(void)
1234 * If no local APIC can be found then set up a fake all
1235 * zeroes page to simulate the local APIC and another
1236 * one for the IO-APIC.
1238 if (!smp_found_config
&& detect_init_APIC()) {
1239 apic_phys
= (unsigned long) alloc_bootmem_pages(PAGE_SIZE
);
1240 apic_phys
= __pa(apic_phys
);
1242 apic_phys
= mp_lapic_addr
;
1244 set_fixmap_nocache(FIX_APIC_BASE
, apic_phys
);
1245 printk(KERN_DEBUG
"mapped APIC to %08lx (%08lx)\n", APIC_BASE
,
1249 * Fetch the APIC ID of the BSP in case we have a
1250 * default configuration (or the MP table is broken).
1252 if (boot_cpu_physical_apicid
== -1U)
1253 boot_cpu_physical_apicid
= read_apic_id();
1258 * This initializes the IO-APIC and APIC hardware if this is
1262 int apic_version
[MAX_APICS
];
1264 int __init
APIC_init_uniprocessor(void)
1266 if (!smp_found_config
&& !cpu_has_apic
)
1270 * Complain if the BIOS pretends there is one.
1272 if (!cpu_has_apic
&&
1273 APIC_INTEGRATED(apic_version
[boot_cpu_physical_apicid
])) {
1274 printk(KERN_ERR
"BIOS bug, local APIC #%d not detected!...\n",
1275 boot_cpu_physical_apicid
);
1276 clear_cpu_cap(&boot_cpu_data
, X86_FEATURE_APIC
);
1280 verify_local_APIC();
1285 * Hack: In case of kdump, after a crash, kernel might be booting
1286 * on a cpu with non-zero lapic id. But boot_cpu_physical_apicid
1287 * might be zero if read from MP tables. Get it from LAPIC.
1289 #ifdef CONFIG_CRASH_DUMP
1290 boot_cpu_physical_apicid
= read_apic_id();
1292 physid_set_mask_of_physid(boot_cpu_physical_apicid
, &phys_cpu_present_map
);
1296 #ifdef CONFIG_X86_IO_APIC
1297 if (!smp_found_config
|| skip_ioapic_setup
|| !nr_ioapics
)
1299 localise_nmi_watchdog();
1300 end_local_APIC_setup();
1301 #ifdef CONFIG_X86_IO_APIC
1302 if (smp_found_config
)
1303 if (!skip_ioapic_setup
&& nr_ioapics
)
1312 * Local APIC interrupts
1316 * This interrupt should _never_ happen with our APIC/SMP architecture
1318 void smp_spurious_interrupt(struct pt_regs
*regs
)
1324 * Check if this really is a spurious interrupt and ACK it
1325 * if it is a vectored one. Just in case...
1326 * Spurious interrupts should not be ACKed.
1328 v
= apic_read(APIC_ISR
+ ((SPURIOUS_APIC_VECTOR
& ~0x1f) >> 1));
1329 if (v
& (1 << (SPURIOUS_APIC_VECTOR
& 0x1f)))
1332 /* see sw-dev-man vol 3, chapter 7.4.13.5 */
1333 printk(KERN_INFO
"spurious APIC interrupt on CPU#%d, "
1334 "should never happen.\n", smp_processor_id());
1335 __get_cpu_var(irq_stat
).irq_spurious_count
++;
1340 * This interrupt should never happen with our APIC/SMP architecture
1342 void smp_error_interrupt(struct pt_regs
*regs
)
1344 unsigned long v
, v1
;
1347 /* First tickle the hardware, only then report what went on. -- REW */
1348 v
= apic_read(APIC_ESR
);
1349 apic_write(APIC_ESR
, 0);
1350 v1
= apic_read(APIC_ESR
);
1352 atomic_inc(&irq_err_count
);
1354 /* Here is what the APIC error bits mean:
1357 2: Send accept error
1358 3: Receive accept error
1360 5: Send illegal vector
1361 6: Received illegal vector
1362 7: Illegal register address
1364 printk(KERN_DEBUG
"APIC error on CPU%d: %02lx(%02lx)\n",
1365 smp_processor_id(), v
, v1
);
1370 * connect_bsp_APIC - attach the APIC to the interrupt system
1372 void __init
connect_bsp_APIC(void)
1376 * Do not trust the local APIC being empty at bootup.
1380 * PIC mode, enable APIC mode in the IMCR, i.e. connect BSP's
1381 * local APIC to INT and NMI lines.
1383 apic_printk(APIC_VERBOSE
, "leaving PIC mode, "
1384 "enabling APIC mode.\n");
1392 * disconnect_bsp_APIC - detach the APIC from the interrupt system
1393 * @virt_wire_setup: indicates, whether virtual wire mode is selected
1395 * Virtual wire mode is necessary to deliver legacy interrupts even when the
1398 void disconnect_bsp_APIC(int virt_wire_setup
)
1402 * Put the board back into PIC mode (has an effect only on
1403 * certain older boards). Note that APIC interrupts, including
1404 * IPIs, won't work beyond this point! The only exception are
1407 apic_printk(APIC_VERBOSE
, "disabling APIC mode, "
1408 "entering PIC mode.\n");
1412 /* Go back to Virtual Wire compatibility mode */
1413 unsigned long value
;
1415 /* For the spurious interrupt use vector F, and enable it */
1416 value
= apic_read(APIC_SPIV
);
1417 value
&= ~APIC_VECTOR_MASK
;
1418 value
|= APIC_SPIV_APIC_ENABLED
;
1420 apic_write(APIC_SPIV
, value
);
1422 if (!virt_wire_setup
) {
1424 * For LVT0 make it edge triggered, active high,
1425 * external and enabled
1427 value
= apic_read(APIC_LVT0
);
1428 value
&= ~(APIC_MODE_MASK
| APIC_SEND_PENDING
|
1429 APIC_INPUT_POLARITY
| APIC_LVT_REMOTE_IRR
|
1430 APIC_LVT_LEVEL_TRIGGER
| APIC_LVT_MASKED
);
1431 value
|= APIC_LVT_REMOTE_IRR
| APIC_SEND_PENDING
;
1432 value
= SET_APIC_DELIVERY_MODE(value
, APIC_MODE_EXTINT
);
1433 apic_write(APIC_LVT0
, value
);
1436 apic_write(APIC_LVT0
, APIC_LVT_MASKED
);
1440 * For LVT1 make it edge triggered, active high, nmi and
1443 value
= apic_read(APIC_LVT1
);
1445 APIC_MODE_MASK
| APIC_SEND_PENDING
|
1446 APIC_INPUT_POLARITY
| APIC_LVT_REMOTE_IRR
|
1447 APIC_LVT_LEVEL_TRIGGER
| APIC_LVT_MASKED
);
1448 value
|= APIC_LVT_REMOTE_IRR
| APIC_SEND_PENDING
;
1449 value
= SET_APIC_DELIVERY_MODE(value
, APIC_MODE_NMI
);
1450 apic_write(APIC_LVT1
, value
);
1454 unsigned int __cpuinitdata maxcpus
= NR_CPUS
;
1456 void __cpuinit
generic_processor_info(int apicid
, int version
)
1460 physid_mask_t phys_cpu
;
1465 if (version
== 0x0) {
1466 printk(KERN_WARNING
"BIOS bug, APIC version is 0 for CPU#%d! "
1467 "fixing up to 0x10. (tell your hw vendor)\n",
1471 apic_version
[apicid
] = version
;
1473 phys_cpu
= apicid_to_cpu_present(apicid
);
1474 physids_or(phys_cpu_present_map
, phys_cpu_present_map
, phys_cpu
);
1476 if (num_processors
>= NR_CPUS
) {
1477 printk(KERN_WARNING
"WARNING: NR_CPUS limit of %i reached."
1478 " Processor ignored.\n", NR_CPUS
);
1482 if (num_processors
>= maxcpus
) {
1483 printk(KERN_WARNING
"WARNING: maxcpus limit of %i reached."
1484 " Processor ignored.\n", maxcpus
);
1489 cpus_complement(tmp_map
, cpu_present_map
);
1490 cpu
= first_cpu(tmp_map
);
1492 if (apicid
== boot_cpu_physical_apicid
)
1494 * x86_bios_cpu_apicid is required to have processors listed
1495 * in same order as logical cpu numbers. Hence the first
1496 * entry is BSP, and so on.
1500 if (apicid
> max_physical_apicid
)
1501 max_physical_apicid
= apicid
;
1504 * Would be preferable to switch to bigsmp when CONFIG_HOTPLUG_CPU=y
1505 * but we need to work other dependencies like SMP_SUSPEND etc
1506 * before this can be done without some confusion.
1507 * if (CPU_HOTPLUG_ENABLED || num_processors > 8)
1508 * - Ashok Raj <ashok.raj@intel.com>
1510 if (max_physical_apicid
>= 8) {
1511 switch (boot_cpu_data
.x86_vendor
) {
1512 case X86_VENDOR_INTEL
:
1513 if (!APIC_XAPIC(version
)) {
1517 /* If P4 and above fall through */
1518 case X86_VENDOR_AMD
:
1523 /* are we being called early in kernel startup? */
1524 if (early_per_cpu_ptr(x86_cpu_to_apicid
)) {
1525 u16
*cpu_to_apicid
= early_per_cpu_ptr(x86_cpu_to_apicid
);
1526 u16
*bios_cpu_apicid
= early_per_cpu_ptr(x86_bios_cpu_apicid
);
1528 cpu_to_apicid
[cpu
] = apicid
;
1529 bios_cpu_apicid
[cpu
] = apicid
;
1531 per_cpu(x86_cpu_to_apicid
, cpu
) = apicid
;
1532 per_cpu(x86_bios_cpu_apicid
, cpu
) = apicid
;
1535 cpu_set(cpu
, cpu_possible_map
);
1536 cpu_set(cpu
, cpu_present_map
);
1546 /* r/w apic fields */
1547 unsigned int apic_id
;
1548 unsigned int apic_taskpri
;
1549 unsigned int apic_ldr
;
1550 unsigned int apic_dfr
;
1551 unsigned int apic_spiv
;
1552 unsigned int apic_lvtt
;
1553 unsigned int apic_lvtpc
;
1554 unsigned int apic_lvt0
;
1555 unsigned int apic_lvt1
;
1556 unsigned int apic_lvterr
;
1557 unsigned int apic_tmict
;
1558 unsigned int apic_tdcr
;
1559 unsigned int apic_thmr
;
1562 static int lapic_suspend(struct sys_device
*dev
, pm_message_t state
)
1564 unsigned long flags
;
1567 if (!apic_pm_state
.active
)
1570 maxlvt
= lapic_get_maxlvt();
1572 apic_pm_state
.apic_id
= apic_read(APIC_ID
);
1573 apic_pm_state
.apic_taskpri
= apic_read(APIC_TASKPRI
);
1574 apic_pm_state
.apic_ldr
= apic_read(APIC_LDR
);
1575 apic_pm_state
.apic_dfr
= apic_read(APIC_DFR
);
1576 apic_pm_state
.apic_spiv
= apic_read(APIC_SPIV
);
1577 apic_pm_state
.apic_lvtt
= apic_read(APIC_LVTT
);
1579 apic_pm_state
.apic_lvtpc
= apic_read(APIC_LVTPC
);
1580 apic_pm_state
.apic_lvt0
= apic_read(APIC_LVT0
);
1581 apic_pm_state
.apic_lvt1
= apic_read(APIC_LVT1
);
1582 apic_pm_state
.apic_lvterr
= apic_read(APIC_LVTERR
);
1583 apic_pm_state
.apic_tmict
= apic_read(APIC_TMICT
);
1584 apic_pm_state
.apic_tdcr
= apic_read(APIC_TDCR
);
1585 #if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
1587 apic_pm_state
.apic_thmr
= apic_read(APIC_LVTTHMR
);
1590 local_irq_save(flags
);
1591 disable_local_APIC();
1592 local_irq_restore(flags
);
1596 static int lapic_resume(struct sys_device
*dev
)
1599 unsigned long flags
;
1602 if (!apic_pm_state
.active
)
1605 maxlvt
= lapic_get_maxlvt();
1607 local_irq_save(flags
);
1609 #ifdef CONFIG_X86_64
1615 * Make sure the APICBASE points to the right address
1617 * FIXME! This will be wrong if we ever support suspend on
1618 * SMP! We'll need to do this as part of the CPU restore!
1620 rdmsr(MSR_IA32_APICBASE
, l
, h
);
1621 l
&= ~MSR_IA32_APICBASE_BASE
;
1622 l
|= MSR_IA32_APICBASE_ENABLE
| mp_lapic_addr
;
1623 wrmsr(MSR_IA32_APICBASE
, l
, h
);
1625 apic_write(APIC_LVTERR
, ERROR_APIC_VECTOR
| APIC_LVT_MASKED
);
1626 apic_write(APIC_ID
, apic_pm_state
.apic_id
);
1627 apic_write(APIC_DFR
, apic_pm_state
.apic_dfr
);
1628 apic_write(APIC_LDR
, apic_pm_state
.apic_ldr
);
1629 apic_write(APIC_TASKPRI
, apic_pm_state
.apic_taskpri
);
1630 apic_write(APIC_SPIV
, apic_pm_state
.apic_spiv
);
1631 apic_write(APIC_LVT0
, apic_pm_state
.apic_lvt0
);
1632 apic_write(APIC_LVT1
, apic_pm_state
.apic_lvt1
);
1633 #if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
1635 apic_write(APIC_LVTTHMR
, apic_pm_state
.apic_thmr
);
1638 apic_write(APIC_LVTPC
, apic_pm_state
.apic_lvtpc
);
1639 apic_write(APIC_LVTT
, apic_pm_state
.apic_lvtt
);
1640 apic_write(APIC_TDCR
, apic_pm_state
.apic_tdcr
);
1641 apic_write(APIC_TMICT
, apic_pm_state
.apic_tmict
);
1642 apic_write(APIC_ESR
, 0);
1643 apic_read(APIC_ESR
);
1644 apic_write(APIC_LVTERR
, apic_pm_state
.apic_lvterr
);
1645 apic_write(APIC_ESR
, 0);
1646 apic_read(APIC_ESR
);
1648 local_irq_restore(flags
);
1654 * This device has no shutdown method - fully functioning local APICs
1655 * are needed on every CPU up until machine_halt/restart/poweroff.
1658 static struct sysdev_class lapic_sysclass
= {
1660 .resume
= lapic_resume
,
1661 .suspend
= lapic_suspend
,
1664 static struct sys_device device_lapic
= {
1666 .cls
= &lapic_sysclass
,
1669 static void __devinit
apic_pm_activate(void)
1671 apic_pm_state
.active
= 1;
1674 static int __init
init_lapic_sysfs(void)
1680 /* XXX: remove suspend/resume procs if !apic_pm_state.active? */
1682 error
= sysdev_class_register(&lapic_sysclass
);
1684 error
= sysdev_register(&device_lapic
);
1687 device_initcall(init_lapic_sysfs
);
1689 #else /* CONFIG_PM */
1691 static void apic_pm_activate(void) { }
1693 #endif /* CONFIG_PM */
1696 * APIC command line parameters
1698 static int __init
parse_lapic(char *arg
)
1700 force_enable_local_apic
= 1;
1703 early_param("lapic", parse_lapic
);
1705 static int __init
parse_nolapic(char *arg
)
1708 setup_clear_cpu_cap(X86_FEATURE_APIC
);
1711 early_param("nolapic", parse_nolapic
);
1713 static int __init
parse_disable_apic_timer(char *arg
)
1715 disable_apic_timer
= 1;
1718 early_param("noapictimer", parse_disable_apic_timer
);
1720 static int __init
parse_nolapic_timer(char *arg
)
1722 disable_apic_timer
= 1;
1725 early_param("nolapic_timer", parse_nolapic_timer
);
1727 static int __init
parse_lapic_timer_c2_ok(char *arg
)
1729 local_apic_timer_c2_ok
= 1;
1732 early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok
);
1734 static int __init
apic_set_verbosity(char *arg
)
1739 if (strcmp(arg
, "debug") == 0)
1740 apic_verbosity
= APIC_DEBUG
;
1741 else if (strcmp(arg
, "verbose") == 0)
1742 apic_verbosity
= APIC_VERBOSE
;
1746 early_param("apic", apic_set_verbosity
);
1748 static int __init
lapic_insert_resource(void)
1753 /* Put local APIC into the resource map. */
1754 lapic_resource
.start
= apic_phys
;
1755 lapic_resource
.end
= lapic_resource
.start
+ PAGE_SIZE
- 1;
1756 insert_resource(&iomem_resource
, &lapic_resource
);
1762 * need call insert after e820_reserve_resources()
1763 * that is using request_resource
1765 late_initcall(lapic_insert_resource
);