[ARM] omap: move clock propagation into core omap clock code
[linux-2.6/x86.git] / arch / arm / mach-omap1 / clock.c
blobee1b9f20544a38c525849f328d00db3465f1d89d
1 /*
2 * linux/arch/arm/mach-omap1/clock.c
4 * Copyright (C) 2004 - 2005 Nokia corporation
5 * Written by Tuukka Tikkanen <tuukka.tikkanen@elektrobit.com>
7 * Modified to use omap shared clock framework by
8 * Tony Lindgren <tony@atomide.com>
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
14 #include <linux/module.h>
15 #include <linux/kernel.h>
16 #include <linux/list.h>
17 #include <linux/errno.h>
18 #include <linux/err.h>
19 #include <linux/clk.h>
20 #include <linux/io.h>
22 #include <asm/mach-types.h>
24 #include <mach/cpu.h>
25 #include <mach/usb.h>
26 #include <mach/clock.h>
27 #include <mach/sram.h>
29 static const struct clkops clkops_generic;
30 static const struct clkops clkops_uart;
31 static const struct clkops clkops_dspck;
33 #include "clock.h"
35 static int omap1_clk_enable_generic(struct clk * clk);
36 static int omap1_clk_enable(struct clk *clk);
37 static void omap1_clk_disable_generic(struct clk * clk);
38 static void omap1_clk_disable(struct clk *clk);
40 __u32 arm_idlect1_mask;
42 /*-------------------------------------------------------------------------
43 * Omap1 specific clock functions
44 *-------------------------------------------------------------------------*/
46 static void omap1_watchdog_recalc(struct clk * clk)
48 clk->rate = clk->parent->rate / 14;
51 static void omap1_uart_recalc(struct clk * clk)
53 unsigned int val = omap_readl(clk->enable_reg);
54 if (val & clk->enable_bit)
55 clk->rate = 48000000;
56 else
57 clk->rate = 12000000;
60 static void omap1_sossi_recalc(struct clk *clk)
62 u32 div = omap_readl(MOD_CONF_CTRL_1);
64 div = (div >> 17) & 0x7;
65 div++;
66 clk->rate = clk->parent->rate / div;
69 static int omap1_clk_enable_dsp_domain(struct clk *clk)
71 int retval;
73 retval = omap1_clk_enable(&api_ck.clk);
74 if (!retval) {
75 retval = omap1_clk_enable_generic(clk);
76 omap1_clk_disable(&api_ck.clk);
79 return retval;
82 static void omap1_clk_disable_dsp_domain(struct clk *clk)
84 if (omap1_clk_enable(&api_ck.clk) == 0) {
85 omap1_clk_disable_generic(clk);
86 omap1_clk_disable(&api_ck.clk);
90 static const struct clkops clkops_dspck = {
91 .enable = &omap1_clk_enable_dsp_domain,
92 .disable = &omap1_clk_disable_dsp_domain,
95 static int omap1_clk_enable_uart_functional(struct clk *clk)
97 int ret;
98 struct uart_clk *uclk;
100 ret = omap1_clk_enable_generic(clk);
101 if (ret == 0) {
102 /* Set smart idle acknowledgement mode */
103 uclk = (struct uart_clk *)clk;
104 omap_writeb((omap_readb(uclk->sysc_addr) & ~0x10) | 8,
105 uclk->sysc_addr);
108 return ret;
111 static void omap1_clk_disable_uart_functional(struct clk *clk)
113 struct uart_clk *uclk;
115 /* Set force idle acknowledgement mode */
116 uclk = (struct uart_clk *)clk;
117 omap_writeb((omap_readb(uclk->sysc_addr) & ~0x18), uclk->sysc_addr);
119 omap1_clk_disable_generic(clk);
122 static const struct clkops clkops_uart = {
123 .enable = &omap1_clk_enable_uart_functional,
124 .disable = &omap1_clk_disable_uart_functional,
127 static void omap1_clk_allow_idle(struct clk *clk)
129 struct arm_idlect1_clk * iclk = (struct arm_idlect1_clk *)clk;
131 if (!(clk->flags & CLOCK_IDLE_CONTROL))
132 return;
134 if (iclk->no_idle_count > 0 && !(--iclk->no_idle_count))
135 arm_idlect1_mask |= 1 << iclk->idlect_shift;
138 static void omap1_clk_deny_idle(struct clk *clk)
140 struct arm_idlect1_clk * iclk = (struct arm_idlect1_clk *)clk;
142 if (!(clk->flags & CLOCK_IDLE_CONTROL))
143 return;
145 if (iclk->no_idle_count++ == 0)
146 arm_idlect1_mask &= ~(1 << iclk->idlect_shift);
149 static __u16 verify_ckctl_value(__u16 newval)
151 /* This function checks for following limitations set
152 * by the hardware (all conditions must be true):
153 * DSPMMU_CK == DSP_CK or DSPMMU_CK == DSP_CK/2
154 * ARM_CK >= TC_CK
155 * DSP_CK >= TC_CK
156 * DSPMMU_CK >= TC_CK
158 * In addition following rules are enforced:
159 * LCD_CK <= TC_CK
160 * ARMPER_CK <= TC_CK
162 * However, maximum frequencies are not checked for!
164 __u8 per_exp;
165 __u8 lcd_exp;
166 __u8 arm_exp;
167 __u8 dsp_exp;
168 __u8 tc_exp;
169 __u8 dspmmu_exp;
171 per_exp = (newval >> CKCTL_PERDIV_OFFSET) & 3;
172 lcd_exp = (newval >> CKCTL_LCDDIV_OFFSET) & 3;
173 arm_exp = (newval >> CKCTL_ARMDIV_OFFSET) & 3;
174 dsp_exp = (newval >> CKCTL_DSPDIV_OFFSET) & 3;
175 tc_exp = (newval >> CKCTL_TCDIV_OFFSET) & 3;
176 dspmmu_exp = (newval >> CKCTL_DSPMMUDIV_OFFSET) & 3;
178 if (dspmmu_exp < dsp_exp)
179 dspmmu_exp = dsp_exp;
180 if (dspmmu_exp > dsp_exp+1)
181 dspmmu_exp = dsp_exp+1;
182 if (tc_exp < arm_exp)
183 tc_exp = arm_exp;
184 if (tc_exp < dspmmu_exp)
185 tc_exp = dspmmu_exp;
186 if (tc_exp > lcd_exp)
187 lcd_exp = tc_exp;
188 if (tc_exp > per_exp)
189 per_exp = tc_exp;
191 newval &= 0xf000;
192 newval |= per_exp << CKCTL_PERDIV_OFFSET;
193 newval |= lcd_exp << CKCTL_LCDDIV_OFFSET;
194 newval |= arm_exp << CKCTL_ARMDIV_OFFSET;
195 newval |= dsp_exp << CKCTL_DSPDIV_OFFSET;
196 newval |= tc_exp << CKCTL_TCDIV_OFFSET;
197 newval |= dspmmu_exp << CKCTL_DSPMMUDIV_OFFSET;
199 return newval;
202 static int calc_dsor_exp(struct clk *clk, unsigned long rate)
204 /* Note: If target frequency is too low, this function will return 4,
205 * which is invalid value. Caller must check for this value and act
206 * accordingly.
208 * Note: This function does not check for following limitations set
209 * by the hardware (all conditions must be true):
210 * DSPMMU_CK == DSP_CK or DSPMMU_CK == DSP_CK/2
211 * ARM_CK >= TC_CK
212 * DSP_CK >= TC_CK
213 * DSPMMU_CK >= TC_CK
215 unsigned long realrate;
216 struct clk * parent;
217 unsigned dsor_exp;
219 if (unlikely(!(clk->flags & RATE_CKCTL)))
220 return -EINVAL;
222 parent = clk->parent;
223 if (unlikely(parent == NULL))
224 return -EIO;
226 realrate = parent->rate;
227 for (dsor_exp=0; dsor_exp<4; dsor_exp++) {
228 if (realrate <= rate)
229 break;
231 realrate /= 2;
234 return dsor_exp;
237 static void omap1_ckctl_recalc(struct clk * clk)
239 int dsor;
241 /* Calculate divisor encoded as 2-bit exponent */
242 dsor = 1 << (3 & (omap_readw(ARM_CKCTL) >> clk->rate_offset));
244 if (unlikely(clk->rate == clk->parent->rate / dsor))
245 return; /* No change, quick exit */
246 clk->rate = clk->parent->rate / dsor;
248 if (unlikely(clk->flags & RATE_PROPAGATES))
249 propagate_rate(clk);
252 static void omap1_ckctl_recalc_dsp_domain(struct clk * clk)
254 int dsor;
256 /* Calculate divisor encoded as 2-bit exponent
258 * The clock control bits are in DSP domain,
259 * so api_ck is needed for access.
260 * Note that DSP_CKCTL virt addr = phys addr, so
261 * we must use __raw_readw() instead of omap_readw().
263 omap1_clk_enable(&api_ck.clk);
264 dsor = 1 << (3 & (__raw_readw(DSP_CKCTL) >> clk->rate_offset));
265 omap1_clk_disable(&api_ck.clk);
267 if (unlikely(clk->rate == clk->parent->rate / dsor))
268 return; /* No change, quick exit */
269 clk->rate = clk->parent->rate / dsor;
271 if (unlikely(clk->flags & RATE_PROPAGATES))
272 propagate_rate(clk);
275 /* MPU virtual clock functions */
276 static int omap1_select_table_rate(struct clk * clk, unsigned long rate)
278 /* Find the highest supported frequency <= rate and switch to it */
279 struct mpu_rate * ptr;
281 if (clk != &virtual_ck_mpu)
282 return -EINVAL;
284 for (ptr = rate_table; ptr->rate; ptr++) {
285 if (ptr->xtal != ck_ref.rate)
286 continue;
288 /* DPLL1 cannot be reprogrammed without risking system crash */
289 if (likely(ck_dpll1.rate!=0) && ptr->pll_rate != ck_dpll1.rate)
290 continue;
292 /* Can check only after xtal frequency check */
293 if (ptr->rate <= rate)
294 break;
297 if (!ptr->rate)
298 return -EINVAL;
301 * In most cases we should not need to reprogram DPLL.
302 * Reprogramming the DPLL is tricky, it must be done from SRAM.
303 * (on 730, bit 13 must always be 1)
305 if (cpu_is_omap730())
306 omap_sram_reprogram_clock(ptr->dpllctl_val, ptr->ckctl_val | 0x2000);
307 else
308 omap_sram_reprogram_clock(ptr->dpllctl_val, ptr->ckctl_val);
310 ck_dpll1.rate = ptr->pll_rate;
311 propagate_rate(&ck_dpll1);
312 return 0;
315 static int omap1_clk_set_rate_dsp_domain(struct clk *clk, unsigned long rate)
317 int ret = -EINVAL;
318 int dsor_exp;
319 __u16 regval;
321 if (clk->flags & RATE_CKCTL) {
322 dsor_exp = calc_dsor_exp(clk, rate);
323 if (dsor_exp > 3)
324 dsor_exp = -EINVAL;
325 if (dsor_exp < 0)
326 return dsor_exp;
328 regval = __raw_readw(DSP_CKCTL);
329 regval &= ~(3 << clk->rate_offset);
330 regval |= dsor_exp << clk->rate_offset;
331 __raw_writew(regval, DSP_CKCTL);
332 clk->rate = clk->parent->rate / (1 << dsor_exp);
333 ret = 0;
336 if (unlikely(ret == 0 && (clk->flags & RATE_PROPAGATES)))
337 propagate_rate(clk);
339 return ret;
342 static long omap1_round_to_table_rate(struct clk * clk, unsigned long rate)
344 /* Find the highest supported frequency <= rate */
345 struct mpu_rate * ptr;
346 long highest_rate;
348 if (clk != &virtual_ck_mpu)
349 return -EINVAL;
351 highest_rate = -EINVAL;
353 for (ptr = rate_table; ptr->rate; ptr++) {
354 if (ptr->xtal != ck_ref.rate)
355 continue;
357 highest_rate = ptr->rate;
359 /* Can check only after xtal frequency check */
360 if (ptr->rate <= rate)
361 break;
364 return highest_rate;
367 static unsigned calc_ext_dsor(unsigned long rate)
369 unsigned dsor;
371 /* MCLK and BCLK divisor selection is not linear:
372 * freq = 96MHz / dsor
374 * RATIO_SEL range: dsor <-> RATIO_SEL
375 * 0..6: (RATIO_SEL+2) <-> (dsor-2)
376 * 6..48: (8+(RATIO_SEL-6)*2) <-> ((dsor-8)/2+6)
377 * Minimum dsor is 2 and maximum is 96. Odd divisors starting from 9
378 * can not be used.
380 for (dsor = 2; dsor < 96; ++dsor) {
381 if ((dsor & 1) && dsor > 8)
382 continue;
383 if (rate >= 96000000 / dsor)
384 break;
386 return dsor;
389 /* Only needed on 1510 */
390 static int omap1_set_uart_rate(struct clk * clk, unsigned long rate)
392 unsigned int val;
394 val = omap_readl(clk->enable_reg);
395 if (rate == 12000000)
396 val &= ~(1 << clk->enable_bit);
397 else if (rate == 48000000)
398 val |= (1 << clk->enable_bit);
399 else
400 return -EINVAL;
401 omap_writel(val, clk->enable_reg);
402 clk->rate = rate;
404 return 0;
407 /* External clock (MCLK & BCLK) functions */
408 static int omap1_set_ext_clk_rate(struct clk * clk, unsigned long rate)
410 unsigned dsor;
411 __u16 ratio_bits;
413 dsor = calc_ext_dsor(rate);
414 clk->rate = 96000000 / dsor;
415 if (dsor > 8)
416 ratio_bits = ((dsor - 8) / 2 + 6) << 2;
417 else
418 ratio_bits = (dsor - 2) << 2;
420 ratio_bits |= omap_readw(clk->enable_reg) & ~0xfd;
421 omap_writew(ratio_bits, clk->enable_reg);
423 return 0;
426 static int omap1_set_sossi_rate(struct clk *clk, unsigned long rate)
428 u32 l;
429 int div;
430 unsigned long p_rate;
432 p_rate = clk->parent->rate;
433 /* Round towards slower frequency */
434 div = (p_rate + rate - 1) / rate;
435 div--;
436 if (div < 0 || div > 7)
437 return -EINVAL;
439 l = omap_readl(MOD_CONF_CTRL_1);
440 l &= ~(7 << 17);
441 l |= div << 17;
442 omap_writel(l, MOD_CONF_CTRL_1);
444 clk->rate = p_rate / (div + 1);
445 if (unlikely(clk->flags & RATE_PROPAGATES))
446 propagate_rate(clk);
448 return 0;
451 static long omap1_round_ext_clk_rate(struct clk * clk, unsigned long rate)
453 return 96000000 / calc_ext_dsor(rate);
456 static void omap1_init_ext_clk(struct clk * clk)
458 unsigned dsor;
459 __u16 ratio_bits;
461 /* Determine current rate and ensure clock is based on 96MHz APLL */
462 ratio_bits = omap_readw(clk->enable_reg) & ~1;
463 omap_writew(ratio_bits, clk->enable_reg);
465 ratio_bits = (ratio_bits & 0xfc) >> 2;
466 if (ratio_bits > 6)
467 dsor = (ratio_bits - 6) * 2 + 8;
468 else
469 dsor = ratio_bits + 2;
471 clk-> rate = 96000000 / dsor;
474 static int omap1_clk_enable(struct clk *clk)
476 int ret = 0;
477 if (clk->usecount++ == 0) {
478 if (likely(clk->parent)) {
479 ret = omap1_clk_enable(clk->parent);
481 if (unlikely(ret != 0)) {
482 clk->usecount--;
483 return ret;
486 if (clk->flags & CLOCK_NO_IDLE_PARENT)
487 omap1_clk_deny_idle(clk->parent);
490 ret = clk->ops->enable(clk);
492 if (unlikely(ret != 0) && clk->parent) {
493 omap1_clk_disable(clk->parent);
494 clk->usecount--;
498 return ret;
501 static void omap1_clk_disable(struct clk *clk)
503 if (clk->usecount > 0 && !(--clk->usecount)) {
504 clk->ops->disable(clk);
505 if (likely(clk->parent)) {
506 omap1_clk_disable(clk->parent);
507 if (clk->flags & CLOCK_NO_IDLE_PARENT)
508 omap1_clk_allow_idle(clk->parent);
513 static int omap1_clk_enable_generic(struct clk *clk)
515 __u16 regval16;
516 __u32 regval32;
518 if (unlikely(clk->enable_reg == NULL)) {
519 printk(KERN_ERR "clock.c: Enable for %s without enable code\n",
520 clk->name);
521 return -EINVAL;
524 if (clk->flags & ENABLE_REG_32BIT) {
525 if (clk->flags & VIRTUAL_IO_ADDRESS) {
526 regval32 = __raw_readl(clk->enable_reg);
527 regval32 |= (1 << clk->enable_bit);
528 __raw_writel(regval32, clk->enable_reg);
529 } else {
530 regval32 = omap_readl(clk->enable_reg);
531 regval32 |= (1 << clk->enable_bit);
532 omap_writel(regval32, clk->enable_reg);
534 } else {
535 if (clk->flags & VIRTUAL_IO_ADDRESS) {
536 regval16 = __raw_readw(clk->enable_reg);
537 regval16 |= (1 << clk->enable_bit);
538 __raw_writew(regval16, clk->enable_reg);
539 } else {
540 regval16 = omap_readw(clk->enable_reg);
541 regval16 |= (1 << clk->enable_bit);
542 omap_writew(regval16, clk->enable_reg);
546 return 0;
549 static void omap1_clk_disable_generic(struct clk *clk)
551 __u16 regval16;
552 __u32 regval32;
554 if (clk->enable_reg == NULL)
555 return;
557 if (clk->flags & ENABLE_REG_32BIT) {
558 if (clk->flags & VIRTUAL_IO_ADDRESS) {
559 regval32 = __raw_readl(clk->enable_reg);
560 regval32 &= ~(1 << clk->enable_bit);
561 __raw_writel(regval32, clk->enable_reg);
562 } else {
563 regval32 = omap_readl(clk->enable_reg);
564 regval32 &= ~(1 << clk->enable_bit);
565 omap_writel(regval32, clk->enable_reg);
567 } else {
568 if (clk->flags & VIRTUAL_IO_ADDRESS) {
569 regval16 = __raw_readw(clk->enable_reg);
570 regval16 &= ~(1 << clk->enable_bit);
571 __raw_writew(regval16, clk->enable_reg);
572 } else {
573 regval16 = omap_readw(clk->enable_reg);
574 regval16 &= ~(1 << clk->enable_bit);
575 omap_writew(regval16, clk->enable_reg);
580 static const struct clkops clkops_generic = {
581 .enable = &omap1_clk_enable_generic,
582 .disable = &omap1_clk_disable_generic,
585 static long omap1_clk_round_rate(struct clk *clk, unsigned long rate)
587 int dsor_exp;
589 if (clk->flags & RATE_FIXED)
590 return clk->rate;
592 if (clk->flags & RATE_CKCTL) {
593 dsor_exp = calc_dsor_exp(clk, rate);
594 if (dsor_exp < 0)
595 return dsor_exp;
596 if (dsor_exp > 3)
597 dsor_exp = 3;
598 return clk->parent->rate / (1 << dsor_exp);
601 if (clk->round_rate != NULL)
602 return clk->round_rate(clk, rate);
604 return clk->rate;
607 static int omap1_clk_set_rate(struct clk *clk, unsigned long rate)
609 int ret = -EINVAL;
610 int dsor_exp;
611 __u16 regval;
613 if (clk->set_rate)
614 ret = clk->set_rate(clk, rate);
615 else if (clk->flags & RATE_CKCTL) {
616 dsor_exp = calc_dsor_exp(clk, rate);
617 if (dsor_exp > 3)
618 dsor_exp = -EINVAL;
619 if (dsor_exp < 0)
620 return dsor_exp;
622 regval = omap_readw(ARM_CKCTL);
623 regval &= ~(3 << clk->rate_offset);
624 regval |= dsor_exp << clk->rate_offset;
625 regval = verify_ckctl_value(regval);
626 omap_writew(regval, ARM_CKCTL);
627 clk->rate = clk->parent->rate / (1 << dsor_exp);
628 ret = 0;
631 return ret;
634 /*-------------------------------------------------------------------------
635 * Omap1 clock reset and init functions
636 *-------------------------------------------------------------------------*/
638 #ifdef CONFIG_OMAP_RESET_CLOCKS
640 static void __init omap1_clk_disable_unused(struct clk *clk)
642 __u32 regval32;
644 /* Clocks in the DSP domain need api_ck. Just assume bootloader
645 * has not enabled any DSP clocks */
646 if (clk->enable_reg == DSP_IDLECT2) {
647 printk(KERN_INFO "Skipping reset check for DSP domain "
648 "clock \"%s\"\n", clk->name);
649 return;
652 /* Is the clock already disabled? */
653 if (clk->flags & ENABLE_REG_32BIT) {
654 if (clk->flags & VIRTUAL_IO_ADDRESS)
655 regval32 = __raw_readl(clk->enable_reg);
656 else
657 regval32 = omap_readl(clk->enable_reg);
658 } else {
659 if (clk->flags & VIRTUAL_IO_ADDRESS)
660 regval32 = __raw_readw(clk->enable_reg);
661 else
662 regval32 = omap_readw(clk->enable_reg);
665 if ((regval32 & (1 << clk->enable_bit)) == 0)
666 return;
668 /* FIXME: This clock seems to be necessary but no-one
669 * has asked for its activation. */
670 if (clk == &tc2_ck /* FIX: pm.c (SRAM), CCP, Camera */
671 || clk == &ck_dpll1out.clk /* FIX: SoSSI, SSR */
672 || clk == &arm_gpio_ck /* FIX: GPIO code for 1510 */
674 printk(KERN_INFO "FIXME: Clock \"%s\" seems unused\n",
675 clk->name);
676 return;
679 printk(KERN_INFO "Disabling unused clock \"%s\"... ", clk->name);
680 clk->ops->disable(clk);
681 printk(" done\n");
684 #else
685 #define omap1_clk_disable_unused NULL
686 #endif
688 static struct clk_functions omap1_clk_functions = {
689 .clk_enable = omap1_clk_enable,
690 .clk_disable = omap1_clk_disable,
691 .clk_round_rate = omap1_clk_round_rate,
692 .clk_set_rate = omap1_clk_set_rate,
693 .clk_disable_unused = omap1_clk_disable_unused,
696 int __init omap1_clk_init(void)
698 struct clk ** clkp;
699 const struct omap_clock_config *info;
700 int crystal_type = 0; /* Default 12 MHz */
701 u32 reg;
703 #ifdef CONFIG_DEBUG_LL
704 /* Resets some clocks that may be left on from bootloader,
705 * but leaves serial clocks on.
707 omap_writel(0x3 << 29, MOD_CONF_CTRL_0);
708 #endif
710 /* USB_REQ_EN will be disabled later if necessary (usb_dc_ck) */
711 reg = omap_readw(SOFT_REQ_REG) & (1 << 4);
712 omap_writew(reg, SOFT_REQ_REG);
713 if (!cpu_is_omap15xx())
714 omap_writew(0, SOFT_REQ_REG2);
716 clk_init(&omap1_clk_functions);
718 /* By default all idlect1 clocks are allowed to idle */
719 arm_idlect1_mask = ~0;
721 for (clkp = onchip_clks; clkp < onchip_clks+ARRAY_SIZE(onchip_clks); clkp++) {
722 if (((*clkp)->flags &CLOCK_IN_OMAP1510) && cpu_is_omap1510()) {
723 clk_register(*clkp);
724 continue;
727 if (((*clkp)->flags &CLOCK_IN_OMAP16XX) && cpu_is_omap16xx()) {
728 clk_register(*clkp);
729 continue;
732 if (((*clkp)->flags &CLOCK_IN_OMAP730) && cpu_is_omap730()) {
733 clk_register(*clkp);
734 continue;
737 if (((*clkp)->flags &CLOCK_IN_OMAP310) && cpu_is_omap310()) {
738 clk_register(*clkp);
739 continue;
743 info = omap_get_config(OMAP_TAG_CLOCK, struct omap_clock_config);
744 if (info != NULL) {
745 if (!cpu_is_omap15xx())
746 crystal_type = info->system_clock_type;
749 #if defined(CONFIG_ARCH_OMAP730)
750 ck_ref.rate = 13000000;
751 #elif defined(CONFIG_ARCH_OMAP16XX)
752 if (crystal_type == 2)
753 ck_ref.rate = 19200000;
754 #endif
756 printk("Clocks: ARM_SYSST: 0x%04x DPLL_CTL: 0x%04x ARM_CKCTL: 0x%04x\n",
757 omap_readw(ARM_SYSST), omap_readw(DPLL_CTL),
758 omap_readw(ARM_CKCTL));
760 /* We want to be in syncronous scalable mode */
761 omap_writew(0x1000, ARM_SYSST);
763 #ifdef CONFIG_OMAP_CLOCKS_SET_BY_BOOTLOADER
764 /* Use values set by bootloader. Determine PLL rate and recalculate
765 * dependent clocks as if kernel had changed PLL or divisors.
768 unsigned pll_ctl_val = omap_readw(DPLL_CTL);
770 ck_dpll1.rate = ck_ref.rate; /* Base xtal rate */
771 if (pll_ctl_val & 0x10) {
772 /* PLL enabled, apply multiplier and divisor */
773 if (pll_ctl_val & 0xf80)
774 ck_dpll1.rate *= (pll_ctl_val & 0xf80) >> 7;
775 ck_dpll1.rate /= ((pll_ctl_val & 0x60) >> 5) + 1;
776 } else {
777 /* PLL disabled, apply bypass divisor */
778 switch (pll_ctl_val & 0xc) {
779 case 0:
780 break;
781 case 0x4:
782 ck_dpll1.rate /= 2;
783 break;
784 default:
785 ck_dpll1.rate /= 4;
786 break;
790 propagate_rate(&ck_dpll1);
791 #else
792 /* Find the highest supported frequency and enable it */
793 if (omap1_select_table_rate(&virtual_ck_mpu, ~0)) {
794 printk(KERN_ERR "System frequencies not set. Check your config.\n");
795 /* Guess sane values (60MHz) */
796 omap_writew(0x2290, DPLL_CTL);
797 omap_writew(cpu_is_omap730() ? 0x3005 : 0x1005, ARM_CKCTL);
798 ck_dpll1.rate = 60000000;
799 propagate_rate(&ck_dpll1);
801 #endif
802 /* Cache rates for clocks connected to ck_ref (not dpll1) */
803 propagate_rate(&ck_ref);
804 printk(KERN_INFO "Clocking rate (xtal/DPLL1/MPU): "
805 "%ld.%01ld/%ld.%01ld/%ld.%01ld MHz\n",
806 ck_ref.rate / 1000000, (ck_ref.rate / 100000) % 10,
807 ck_dpll1.rate / 1000000, (ck_dpll1.rate / 100000) % 10,
808 arm_ck.rate / 1000000, (arm_ck.rate / 100000) % 10);
810 #if defined(CONFIG_MACH_OMAP_PERSEUS2) || defined(CONFIG_MACH_OMAP_FSAMPLE)
811 /* Select slicer output as OMAP input clock */
812 omap_writew(omap_readw(OMAP730_PCC_UPLD_CTRL) & ~0x1, OMAP730_PCC_UPLD_CTRL);
813 #endif
815 /* Amstrad Delta wants BCLK high when inactive */
816 if (machine_is_ams_delta())
817 omap_writel(omap_readl(ULPD_CLOCK_CTRL) |
818 (1 << SDW_MCLK_INV_BIT),
819 ULPD_CLOCK_CTRL);
821 /* Turn off DSP and ARM_TIMXO. Make sure ARM_INTHCK is not divided */
822 /* (on 730, bit 13 must not be cleared) */
823 if (cpu_is_omap730())
824 omap_writew(omap_readw(ARM_CKCTL) & 0x2fff, ARM_CKCTL);
825 else
826 omap_writew(omap_readw(ARM_CKCTL) & 0x0fff, ARM_CKCTL);
828 /* Put DSP/MPUI into reset until needed */
829 omap_writew(0, ARM_RSTCT1);
830 omap_writew(1, ARM_RSTCT2);
831 omap_writew(0x400, ARM_IDLECT1);
834 * According to OMAP5910 Erratum SYS_DMA_1, bit DMACK_REQ (bit 8)
835 * of the ARM_IDLECT2 register must be set to zero. The power-on
836 * default value of this bit is one.
838 omap_writew(0x0000, ARM_IDLECT2); /* Turn LCD clock off also */
841 * Only enable those clocks we will need, let the drivers
842 * enable other clocks as necessary
844 clk_enable(&armper_ck.clk);
845 clk_enable(&armxor_ck.clk);
846 clk_enable(&armtim_ck.clk); /* This should be done by timer code */
848 if (cpu_is_omap15xx())
849 clk_enable(&arm_gpio_ck);
851 return 0;