2 * Device Tree Source for AMCC Arches (dual 460GT board)
4 * (C) Copyright 2008 Applied Micro Circuits Corporation
5 * Victor Gallardo <vgallardo@amcc.com>
6 * Adam Graham <agraham@amcc.com>
8 * Based on the glacier.dts file
9 * Stefan Roese <sr@denx.de>
10 * Copyright 2008 DENX Software Engineering
12 * See file CREDITS for list of people who contributed to this
15 * This program is free software; you can redistribute it and/or
16 * modify it under the terms of the GNU General Public License as
17 * published by the Free Software Foundation; either version 2 of
18 * the License, or (at your option) any later version.
20 * This program is distributed in the hope that it will be useful,
21 * but WITHOUT ANY WARRANTY; without even the implied warranty of
22 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
23 * GNU General Public License for more details.
25 * You should have received a copy of the GNU General Public License
26 * along with this program; if not, write to the Free Software
27 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
36 model = "amcc,arches";
37 compatible = "amcc,arches";
38 dcr-parent = <&{/cpus/cpu@0}>;
53 model = "PowerPC,460GT";
55 clock-frequency = <0>; /* Filled in by U-Boot */
56 timebase-frequency = <0>; /* Filled in by U-Boot */
57 i-cache-line-size = <32>;
58 d-cache-line-size = <32>;
59 i-cache-size = <32768>;
60 d-cache-size = <32768>;
62 dcr-access-method = "native";
63 next-level-cache = <&L2C0>;
68 device_type = "memory";
69 reg = <0x00000000 0x00000000 0x00000000>; /* Filled in by U-Boot */
72 UIC0: interrupt-controller0 {
73 compatible = "ibm,uic-460gt","ibm,uic";
76 dcr-reg = <0x0c0 0x009>;
79 #interrupt-cells = <2>;
82 UIC1: interrupt-controller1 {
83 compatible = "ibm,uic-460gt","ibm,uic";
86 dcr-reg = <0x0d0 0x009>;
89 #interrupt-cells = <2>;
90 interrupts = <0x1e 0x4 0x1f 0x4>; /* cascade */
91 interrupt-parent = <&UIC0>;
94 UIC2: interrupt-controller2 {
95 compatible = "ibm,uic-460gt","ibm,uic";
98 dcr-reg = <0x0e0 0x009>;
101 #interrupt-cells = <2>;
102 interrupts = <0xa 0x4 0xb 0x4>; /* cascade */
103 interrupt-parent = <&UIC0>;
106 UIC3: interrupt-controller3 {
107 compatible = "ibm,uic-460gt","ibm,uic";
108 interrupt-controller;
110 dcr-reg = <0x0f0 0x009>;
111 #address-cells = <0>;
113 #interrupt-cells = <2>;
114 interrupts = <0x10 0x4 0x11 0x4>; /* cascade */
115 interrupt-parent = <&UIC0>;
119 compatible = "ibm,sdr-460gt";
120 dcr-reg = <0x00e 0x002>;
124 compatible = "ibm,cpr-460gt";
125 dcr-reg = <0x00c 0x002>;
129 compatible = "ibm,l2-cache-460gt", "ibm,l2-cache";
130 dcr-reg = <0x020 0x008 /* Internal SRAM DCR's */
131 0x030 0x008>; /* L2 cache DCR's */
132 cache-line-size = <32>; /* 32 bytes */
133 cache-size = <262144>; /* L2, 256K */
134 interrupt-parent = <&UIC1>;
139 compatible = "ibm,plb-460gt", "ibm,plb4";
140 #address-cells = <2>;
143 clock-frequency = <0>; /* Filled in by U-Boot */
146 compatible = "ibm,sdram-460gt", "ibm,sdram-405gp";
147 dcr-reg = <0x010 0x002>;
150 CRYPTO: crypto@180000 {
151 compatible = "amcc,ppc460gt-crypto", "amcc,ppc4xx-crypto";
152 reg = <4 0x00180000 0x80400>;
153 interrupt-parent = <&UIC0>;
154 interrupts = <0x1d 0x4>;
158 compatible = "ibm,mcmal-460gt", "ibm,mcmal2";
159 dcr-reg = <0x180 0x062>;
162 #address-cells = <0>;
164 interrupt-parent = <&UIC2>;
165 interrupts = < /*TXEOB*/ 0x6 0x4
170 desc-base-addr-high = <0x8>;
174 compatible = "ibm,opb-460gt", "ibm,opb";
175 #address-cells = <1>;
177 ranges = <0xb0000000 0x00000004 0xb0000000 0x50000000>;
178 clock-frequency = <0>; /* Filled in by U-Boot */
181 compatible = "ibm,ebc-460gt", "ibm,ebc";
182 dcr-reg = <0x012 0x002>;
183 #address-cells = <2>;
185 clock-frequency = <0>; /* Filled in by U-Boot */
186 /* ranges property is supplied by U-Boot */
187 interrupts = <0x6 0x4>;
188 interrupt-parent = <&UIC1>;
191 compatible = "amd,s29gl256n", "cfi-flash";
193 reg = <0x00000000 0x00000000 0x02000000>;
194 #address-cells = <1>;
198 reg = <0x00000000 0x001e0000>;
202 reg = <0x001e0000 0x00020000>;
206 reg = <0x00200000 0x00200000>;
210 reg = <0x00400000 0x01b60000>;
214 reg = <0x01f60000 0x00040000>;
218 reg = <0x01fa0000 0x00060000>;
223 UART0: serial@ef600300 {
224 device_type = "serial";
225 compatible = "ns16550";
226 reg = <0xef600300 0x00000008>;
227 virtual-reg = <0xef600300>;
228 clock-frequency = <0>; /* Filled in by U-Boot */
229 current-speed = <0>; /* Filled in by U-Boot */
230 interrupt-parent = <&UIC1>;
231 interrupts = <0x1 0x4>;
235 compatible = "ibm,iic-460gt", "ibm,iic";
236 reg = <0xef600700 0x00000014>;
237 interrupt-parent = <&UIC0>;
238 interrupts = <0x2 0x4>;
239 #address-cells = <1>;
242 compatible = "ad,ad7414";
244 interrupt-parent = <&UIC1>;
245 interrupts = <0x0 0x8>;
250 compatible = "ibm,iic-460gt", "ibm,iic";
251 reg = <0xef600800 0x00000014>;
252 interrupt-parent = <&UIC0>;
253 interrupts = <0x3 0x4>;
256 TAH0: emac-tah@ef601350 {
257 compatible = "ibm,tah-460gt", "ibm,tah";
258 reg = <0xef601350 0x00000030>;
261 TAH1: emac-tah@ef601450 {
262 compatible = "ibm,tah-460gt", "ibm,tah";
263 reg = <0xef601450 0x00000030>;
266 EMAC0: ethernet@ef600e00 {
267 device_type = "network";
268 compatible = "ibm,emac-460gt", "ibm,emac4sync";
269 interrupt-parent = <&EMAC0>;
270 interrupts = <0x0 0x1>;
271 #interrupt-cells = <1>;
272 #address-cells = <0>;
274 interrupt-map = </*Status*/ 0x0 &UIC2 0x10 0x4
275 /*Wake*/ 0x1 &UIC2 0x14 0x4>;
276 reg = <0xef600e00 0x000000c4>;
277 local-mac-address = [000000000000]; /* Filled in by U-Boot */
278 mal-device = <&MAL0>;
279 mal-tx-channel = <0>;
280 mal-rx-channel = <0>;
282 max-frame-size = <9000>;
283 rx-fifo-size = <4096>;
284 tx-fifo-size = <2048>;
285 rx-fifo-size-gige = <16384>;
287 phy-map = <0xffffffff>;
288 gpcs-address = <0x0000000a>;
289 tah-device = <&TAH0>;
291 has-inverted-stacr-oc;
292 has-new-stacr-staopc;
295 EMAC1: ethernet@ef600f00 {
296 device_type = "network";
297 compatible = "ibm,emac-460gt", "ibm,emac4sync";
298 interrupt-parent = <&EMAC1>;
299 interrupts = <0x0 0x1>;
300 #interrupt-cells = <1>;
301 #address-cells = <0>;
303 interrupt-map = </*Status*/ 0x0 &UIC2 0x11 0x4
304 /*Wake*/ 0x1 &UIC2 0x15 0x4>;
305 reg = <0xef600f00 0x000000c4>;
306 local-mac-address = [000000000000]; /* Filled in by U-Boot */
307 mal-device = <&MAL0>;
308 mal-tx-channel = <1>;
309 mal-rx-channel = <8>;
311 max-frame-size = <9000>;
312 rx-fifo-size = <4096>;
313 tx-fifo-size = <2048>;
314 rx-fifo-size-gige = <16384>;
316 phy-map = <0x00000000>;
317 gpcs-address = <0x0000000b>;
318 tah-device = <&TAH1>;
320 has-inverted-stacr-oc;
321 has-new-stacr-staopc;
322 mdio-device = <&EMAC0>;
325 EMAC2: ethernet@ef601100 {
326 device_type = "network";
327 compatible = "ibm,emac-460gt", "ibm,emac4sync";
328 interrupt-parent = <&EMAC2>;
329 interrupts = <0x0 0x1>;
330 #interrupt-cells = <1>;
331 #address-cells = <0>;
333 interrupt-map = </*Status*/ 0x0 &UIC2 0x12 0x4
334 /*Wake*/ 0x1 &UIC2 0x16 0x4>;
335 reg = <0xef601100 0x000000c4>;
336 local-mac-address = [000000000000]; /* Filled in by U-Boot */
337 mal-device = <&MAL0>;
338 mal-tx-channel = <2>;
339 mal-rx-channel = <16>;
341 max-frame-size = <9000>;
342 rx-fifo-size = <4096>;
343 tx-fifo-size = <2048>;
344 rx-fifo-size-gige = <16384>;
345 tx-fifo-size-gige = <16384>; /* emac2&3 only */
347 phy-map = <0x00000001>;
348 gpcs-address = <0x0000000C>;
349 has-inverted-stacr-oc;
350 has-new-stacr-staopc;
351 mdio-device = <&EMAC0>;