1 /* $Id: dma.h,v 1.2 1999/04/27 00:46:18 deller Exp $
2 * linux/include/asm/dma.h: Defines for using and allocating dma channels.
3 * Written by Hennus Bergman, 1992.
4 * High DMA channel support & info by Hannu Savolainen
5 * and John Boyd, Nov. 1992.
6 * (c) Copyright 2000, Grant Grundler
12 #include <asm/io.h> /* need byte IO */
13 #include <asm/system.h>
19 ** DMA_CHUNK_SIZE is used by the SCSI mid-layer to break up
20 ** (or rather not merge) DMA's into managable chunks.
21 ** On parisc, this is more of the software/tuning constraint
22 ** rather than the HW. I/O MMU allocation alogorithms can be
23 ** faster with smaller size is (to some degree).
25 #define DMA_CHUNK_SIZE (BITS_PER_LONG*PAGE_SIZE)
27 /* The maximum address that we can perform a DMA transfer to on this platform
28 ** New dynamic DMA interfaces should obsolete this....
30 #define MAX_DMA_ADDRESS (~0UL)
33 ** We don't have DMA channels... well V-class does but the
34 ** Dynamic DMA Mapping interface will support them... right? :^)
35 ** Note: this is not relevant right now for PA-RISC, but we cannot
36 ** leave this as undefined because some things (e.g. sound)
39 #define MAX_DMA_CHANNELS 8
40 #define DMA_MODE_READ 0x44 /* I/O to memory, no autoinit, increment, single mode */
41 #define DMA_MODE_WRITE 0x48 /* memory to I/O, no autoinit, increment, single mode */
42 #define DMA_MODE_CASCADE 0xC0 /* pass thru DREQ->HRQ, DACK<-HLDA only */
44 #define DMA_AUTOINIT 0x10
46 /* 8237 DMA controllers */
47 #define IO_DMA1_BASE 0x00 /* 8 bit slave DMA, channels 0..3 */
48 #define IO_DMA2_BASE 0xC0 /* 16 bit master DMA, ch 4(=slave input)..7 */
50 /* DMA controller registers */
51 #define DMA1_CMD_REG 0x08 /* command register (w) */
52 #define DMA1_STAT_REG 0x08 /* status register (r) */
53 #define DMA1_REQ_REG 0x09 /* request register (w) */
54 #define DMA1_MASK_REG 0x0A /* single-channel mask (w) */
55 #define DMA1_MODE_REG 0x0B /* mode register (w) */
56 #define DMA1_CLEAR_FF_REG 0x0C /* clear pointer flip-flop (w) */
57 #define DMA1_TEMP_REG 0x0D /* Temporary Register (r) */
58 #define DMA1_RESET_REG 0x0D /* Master Clear (w) */
59 #define DMA1_CLR_MASK_REG 0x0E /* Clear Mask */
60 #define DMA1_MASK_ALL_REG 0x0F /* all-channels mask (w) */
61 #define DMA1_EXT_MODE_REG (0x400 | DMA1_MODE_REG)
63 #define DMA2_CMD_REG 0xD0 /* command register (w) */
64 #define DMA2_STAT_REG 0xD0 /* status register (r) */
65 #define DMA2_REQ_REG 0xD2 /* request register (w) */
66 #define DMA2_MASK_REG 0xD4 /* single-channel mask (w) */
67 #define DMA2_MODE_REG 0xD6 /* mode register (w) */
68 #define DMA2_CLEAR_FF_REG 0xD8 /* clear pointer flip-flop (w) */
69 #define DMA2_TEMP_REG 0xDA /* Temporary Register (r) */
70 #define DMA2_RESET_REG 0xDA /* Master Clear (w) */
71 #define DMA2_CLR_MASK_REG 0xDC /* Clear Mask */
72 #define DMA2_MASK_ALL_REG 0xDE /* all-channels mask (w) */
73 #define DMA2_EXT_MODE_REG (0x400 | DMA2_MODE_REG)
75 extern spinlock_t dma_spin_lock
;
77 static __inline__
unsigned long claim_dma_lock(void)
80 spin_lock_irqsave(&dma_spin_lock
, flags
);
84 static __inline__
void release_dma_lock(unsigned long flags
)
86 spin_unlock_irqrestore(&dma_spin_lock
, flags
);
90 /* Get DMA residue count. After a DMA transfer, this
91 * should return zero. Reading this while a DMA transfer is
92 * still in progress will return unpredictable results.
93 * If called before the channel has been used, it may return 1.
94 * Otherwise, it returns the number of _bytes_ left to transfer.
96 * Assumes DMA flip-flop is clear.
98 static __inline__
int get_dma_residue(unsigned int dmanr
)
100 unsigned int io_port
= (dmanr
<=3)? ((dmanr
&3)<<1) + 1 + IO_DMA1_BASE
101 : ((dmanr
&3)<<2) + 2 + IO_DMA2_BASE
;
103 /* using short to get 16-bit wrap around */
104 unsigned short count
;
106 count
= 1 + dma_inb(io_port
);
107 count
+= dma_inb(io_port
) << 8;
109 return (dmanr
<=3)? count
: (count
<<1);
112 /* enable/disable a specific DMA channel */
113 static __inline__
void enable_dma(unsigned int dmanr
)
115 #ifdef CONFIG_SUPERIO
117 dma_outb(dmanr
, DMA1_MASK_REG
);
119 dma_outb(dmanr
& 3, DMA2_MASK_REG
);
123 static __inline__
void disable_dma(unsigned int dmanr
)
125 #ifdef CONFIG_SUPERIO
127 dma_outb(dmanr
| 4, DMA1_MASK_REG
);
129 dma_outb((dmanr
& 3) | 4, DMA2_MASK_REG
);
133 /* reserve a DMA channel */
134 #define request_dma(dmanr, device_id) (0)
136 /* Clear the 'DMA Pointer Flip Flop'.
137 * Write 0 for LSB/MSB, 1 for MSB/LSB access.
138 * Use this once to initialize the FF to a known state.
139 * After that, keep track of it. :-)
140 * --- In order to do that, the DMA routines below should ---
141 * --- only be used while holding the DMA lock ! ---
143 static __inline__
void clear_dma_ff(unsigned int dmanr
)
147 /* set mode (above) for a specific DMA channel */
148 static __inline__
void set_dma_mode(unsigned int dmanr
, char mode
)
152 /* Set only the page register bits of the transfer address.
153 * This is used for successive transfers when we know the contents of
154 * the lower 16 bits of the DMA current address register, but a 64k boundary
155 * may have been crossed.
157 static __inline__
void set_dma_page(unsigned int dmanr
, char pagenr
)
162 /* Set transfer address & page bits for specific DMA channel.
163 * Assumes dma flipflop is clear.
165 static __inline__
void set_dma_addr(unsigned int dmanr
, unsigned int a
)
170 /* Set transfer size (max 64k for DMA1..3, 128k for DMA5..7) for
171 * a specific DMA channel.
172 * You must ensure the parameters are valid.
173 * NOTE: from a manual: "the number of transfers is one more
174 * than the initial word count"! This is taken into account.
175 * Assumes dma flip-flop is clear.
176 * NOTE 2: "count" represents _bytes_ and must be even for channels 5-7.
178 static __inline__
void set_dma_count(unsigned int dmanr
, unsigned int count
)
183 #define free_dma(dmanr)
186 extern int isa_dma_bridge_buggy
;
188 #define isa_dma_bridge_buggy (0)
191 #endif /* _ASM_DMA_H */