[PATCH] fix free swap cache latency
[linux-2.6/verdex.git] / arch / ppc / platforms / fads.h
bloba48fb8d723e41a6fc0a02f9dd4552476f04a50fc
1 /*
2 * A collection of structures, addresses, and values associated with
3 * the Motorola 860T FADS board. Copied from the MBX stuff.
5 * Copyright (c) 1998 Dan Malek (dmalek@jlc.net)
7 * Added MPC86XADS support.
8 * The MPC86xADS manual says the board "is compatible with the MPC8xxFADS
9 * for SW point of view". This is 99% correct.
11 * Author: MontaVista Software, Inc.
12 * source@mvista.com
13 * 2005 (c) MontaVista Software, Inc. This file is licensed under the
14 * terms of the GNU General Public License version 2. This program is licensed
15 * "as is" without any warranty of any kind, whether express or implied.
18 #ifdef __KERNEL__
19 #ifndef __ASM_FADS_H__
20 #define __ASM_FADS_H__
22 #include <linux/config.h>
24 #include <asm/ppcboot.h>
26 #if defined(CONFIG_MPC86XADS)
28 #define BOARD_CHIP_NAME "MPC86X"
30 /* U-Boot maps BCSR to 0xff080000 */
31 #define BCSR_ADDR ((uint)0xff080000)
33 /* MPC86XADS has one more CPLD and an additional BCSR.
35 #define CFG_PHYDEV_ADDR ((uint)0xff0a0000)
36 #define BCSR5 ((uint)(CFG_PHYDEV_ADDR + 0x300))
38 #define BCSR5_T1_RST 0x10
39 #define BCSR5_ATM155_RST 0x08
40 #define BCSR5_ATM25_RST 0x04
41 #define BCSR5_MII1_EN 0x02
42 #define BCSR5_MII1_RST 0x01
44 /* There is no PHY link change interrupt */
45 #define PHY_INTERRUPT (-1)
47 #else /* FADS */
49 /* Memory map is configured by the PROM startup.
50 * I tried to follow the FADS manual, although the startup PROM
51 * dictates this and we simply have to move some of the physical
52 * addresses for Linux.
54 #define BCSR_ADDR ((uint)0xff010000)
56 /* PHY link change interrupt */
57 #define PHY_INTERRUPT SIU_IRQ2
59 #endif /* CONFIG_MPC86XADS */
61 #define BCSR_SIZE ((uint)(64 * 1024))
62 #define BCSR0 ((uint)(BCSR_ADDR + 0x00))
63 #define BCSR1 ((uint)(BCSR_ADDR + 0x04))
64 #define BCSR2 ((uint)(BCSR_ADDR + 0x08))
65 #define BCSR3 ((uint)(BCSR_ADDR + 0x0c))
66 #define BCSR4 ((uint)(BCSR_ADDR + 0x10))
68 #define IMAP_ADDR ((uint)0xff000000)
69 #define IMAP_SIZE ((uint)(64 * 1024))
71 #define PCMCIA_MEM_ADDR ((uint)0xff020000)
72 #define PCMCIA_MEM_SIZE ((uint)(64 * 1024))
74 /* Bits of interest in the BCSRs.
76 #define BCSR1_ETHEN ((uint)0x20000000)
77 #define BCSR1_IRDAEN ((uint)0x10000000)
78 #define BCSR1_RS232EN_1 ((uint)0x01000000)
79 #define BCSR1_PCCEN ((uint)0x00800000)
80 #define BCSR1_PCCVCC0 ((uint)0x00400000)
81 #define BCSR1_PCCVPP0 ((uint)0x00200000)
82 #define BCSR1_PCCVPP1 ((uint)0x00100000)
83 #define BCSR1_PCCVPP_MASK (BCSR1_PCCVPP0 | BCSR1_PCCVPP1)
84 #define BCSR1_RS232EN_2 ((uint)0x00040000)
85 #define BCSR1_PCCVCC1 ((uint)0x00010000)
86 #define BCSR1_PCCVCC_MASK (BCSR1_PCCVCC0 | BCSR1_PCCVCC1)
88 #define BCSR4_ETHLOOP ((uint)0x80000000) /* EEST Loopback */
89 #define BCSR4_EEFDX ((uint)0x40000000) /* EEST FDX enable */
90 #define BCSR4_FETH_EN ((uint)0x08000000) /* PHY enable */
91 #define BCSR4_FETHCFG0 ((uint)0x04000000) /* PHY autoneg mode */
92 #define BCSR4_FETHCFG1 ((uint)0x00400000) /* PHY autoneg mode */
93 #define BCSR4_FETHFDE ((uint)0x02000000) /* PHY FDX advertise */
94 #define BCSR4_FETHRST ((uint)0x00200000) /* PHY Reset */
96 /* IO_BASE definition for pcmcia.
98 #define _IO_BASE 0x80000000
99 #define _IO_BASE_SIZE 0x1000
101 #ifdef CONFIG_IDE
102 #define MAX_HWIFS 1
103 #endif
105 /* Interrupt level assignments.
107 #define FEC_INTERRUPT SIU_LEVEL1 /* FEC interrupt */
109 /* We don't use the 8259.
111 #define NR_8259_INTS 0
113 /* CPM Ethernet through SCC1 or SCC2 */
115 #ifdef CONFIG_SCC1_ENET /* Probably 860 variant */
116 /* Bits in parallel I/O port registers that have to be set/cleared
117 * to configure the pins for SCC1 use.
118 * TCLK - CLK1, RCLK - CLK2.
120 #define PA_ENET_RXD ((ushort)0x0001)
121 #define PA_ENET_TXD ((ushort)0x0002)
122 #define PA_ENET_TCLK ((ushort)0x0100)
123 #define PA_ENET_RCLK ((ushort)0x0200)
124 #define PB_ENET_TENA ((uint)0x00001000)
125 #define PC_ENET_CLSN ((ushort)0x0010)
126 #define PC_ENET_RENA ((ushort)0x0020)
128 /* Control bits in the SICR to route TCLK (CLK1) and RCLK (CLK2) to
129 * SCC1. Also, make sure GR1 (bit 24) and SC1 (bit 25) are zero.
131 #define SICR_ENET_MASK ((uint)0x000000ff)
132 #define SICR_ENET_CLKRT ((uint)0x0000002c)
133 #endif /* CONFIG_SCC1_ENET */
135 #ifdef CONFIG_SCC2_ENET /* Probably 823/850 variant */
136 /* Bits in parallel I/O port registers that have to be set/cleared
137 * to configure the pins for SCC1 use.
138 * TCLK - CLK1, RCLK - CLK2.
140 #define PA_ENET_RXD ((ushort)0x0004)
141 #define PA_ENET_TXD ((ushort)0x0008)
142 #define PA_ENET_TCLK ((ushort)0x0400)
143 #define PA_ENET_RCLK ((ushort)0x0200)
144 #define PB_ENET_TENA ((uint)0x00002000)
145 #define PC_ENET_CLSN ((ushort)0x0040)
146 #define PC_ENET_RENA ((ushort)0x0080)
148 /* Control bits in the SICR to route TCLK and RCLK to
149 * SCC2. Also, make sure GR1 (bit 24) and SC1 (bit 25) are zero.
151 #define SICR_ENET_MASK ((uint)0x0000ff00)
152 #define SICR_ENET_CLKRT ((uint)0x00002e00)
153 #endif /* CONFIG_SCC2_ENET */
155 #endif /* __ASM_FADS_H__ */
156 #endif /* __KERNEL__ */