[libata] Remove ->irq_ack() hook, and ata_dummy_irq_on()
[linux-2.6/verdex.git] / drivers / ata / pata_hpt37x.c
blob896e6e31c67ff753fb9eed104725a286a8fc2fbe
1 /*
2 * Libata driver for the highpoint 37x and 30x UDMA66 ATA controllers.
4 * This driver is heavily based upon:
6 * linux/drivers/ide/pci/hpt366.c Version 0.36 April 25, 2003
8 * Copyright (C) 1999-2003 Andre Hedrick <andre@linux-ide.org>
9 * Portions Copyright (C) 2001 Sun Microsystems, Inc.
10 * Portions Copyright (C) 2003 Red Hat Inc
11 * Portions Copyright (C) 2005-2007 MontaVista Software, Inc.
13 * TODO
14 * Look into engine reset on timeout errors. Should not be required.
17 #include <linux/kernel.h>
18 #include <linux/module.h>
19 #include <linux/pci.h>
20 #include <linux/init.h>
21 #include <linux/blkdev.h>
22 #include <linux/delay.h>
23 #include <scsi/scsi_host.h>
24 #include <linux/libata.h>
26 #define DRV_NAME "pata_hpt37x"
27 #define DRV_VERSION "0.6.9"
29 struct hpt_clock {
30 u8 xfer_speed;
31 u32 timing;
34 struct hpt_chip {
35 const char *name;
36 unsigned int base;
37 struct hpt_clock const *clocks[4];
40 /* key for bus clock timings
41 * bit
42 * 0:3 data_high_time. inactive time of DIOW_/DIOR_ for PIO and MW
43 * DMA. cycles = value + 1
44 * 4:8 data_low_time. active time of DIOW_/DIOR_ for PIO and MW
45 * DMA. cycles = value + 1
46 * 9:12 cmd_high_time. inactive time of DIOW_/DIOR_ during task file
47 * register access.
48 * 13:17 cmd_low_time. active time of DIOW_/DIOR_ during task file
49 * register access.
50 * 18:21 udma_cycle_time. clock freq and clock cycles for UDMA xfer.
51 * during task file register access.
52 * 22:24 pre_high_time. time to initialize 1st cycle for PIO and MW DMA
53 * xfer.
54 * 25:27 cmd_pre_high_time. time to initialize 1st PIO cycle for task
55 * register access.
56 * 28 UDMA enable
57 * 29 DMA enable
58 * 30 PIO_MST enable. if set, the chip is in bus master mode during
59 * PIO.
60 * 31 FIFO enable.
63 static struct hpt_clock hpt37x_timings_33[] = {
64 { XFER_UDMA_6, 0x12446231 }, /* 0x12646231 ?? */
65 { XFER_UDMA_5, 0x12446231 },
66 { XFER_UDMA_4, 0x12446231 },
67 { XFER_UDMA_3, 0x126c6231 },
68 { XFER_UDMA_2, 0x12486231 },
69 { XFER_UDMA_1, 0x124c6233 },
70 { XFER_UDMA_0, 0x12506297 },
72 { XFER_MW_DMA_2, 0x22406c31 },
73 { XFER_MW_DMA_1, 0x22406c33 },
74 { XFER_MW_DMA_0, 0x22406c97 },
76 { XFER_PIO_4, 0x06414e31 },
77 { XFER_PIO_3, 0x06414e42 },
78 { XFER_PIO_2, 0x06414e53 },
79 { XFER_PIO_1, 0x06814e93 },
80 { XFER_PIO_0, 0x06814ea7 }
83 static struct hpt_clock hpt37x_timings_50[] = {
84 { XFER_UDMA_6, 0x12848242 },
85 { XFER_UDMA_5, 0x12848242 },
86 { XFER_UDMA_4, 0x12ac8242 },
87 { XFER_UDMA_3, 0x128c8242 },
88 { XFER_UDMA_2, 0x120c8242 },
89 { XFER_UDMA_1, 0x12148254 },
90 { XFER_UDMA_0, 0x121882ea },
92 { XFER_MW_DMA_2, 0x22808242 },
93 { XFER_MW_DMA_1, 0x22808254 },
94 { XFER_MW_DMA_0, 0x228082ea },
96 { XFER_PIO_4, 0x0a81f442 },
97 { XFER_PIO_3, 0x0a81f443 },
98 { XFER_PIO_2, 0x0a81f454 },
99 { XFER_PIO_1, 0x0ac1f465 },
100 { XFER_PIO_0, 0x0ac1f48a }
103 static struct hpt_clock hpt37x_timings_66[] = {
104 { XFER_UDMA_6, 0x1c869c62 },
105 { XFER_UDMA_5, 0x1cae9c62 }, /* 0x1c8a9c62 */
106 { XFER_UDMA_4, 0x1c8a9c62 },
107 { XFER_UDMA_3, 0x1c8e9c62 },
108 { XFER_UDMA_2, 0x1c929c62 },
109 { XFER_UDMA_1, 0x1c9a9c62 },
110 { XFER_UDMA_0, 0x1c829c62 },
112 { XFER_MW_DMA_2, 0x2c829c62 },
113 { XFER_MW_DMA_1, 0x2c829c66 },
114 { XFER_MW_DMA_0, 0x2c829d2e },
116 { XFER_PIO_4, 0x0c829c62 },
117 { XFER_PIO_3, 0x0c829c84 },
118 { XFER_PIO_2, 0x0c829ca6 },
119 { XFER_PIO_1, 0x0d029d26 },
120 { XFER_PIO_0, 0x0d029d5e }
124 static const struct hpt_chip hpt370 = {
125 "HPT370",
128 hpt37x_timings_33,
129 NULL,
130 NULL,
131 NULL
135 static const struct hpt_chip hpt370a = {
136 "HPT370A",
139 hpt37x_timings_33,
140 NULL,
141 hpt37x_timings_50,
142 NULL
146 static const struct hpt_chip hpt372 = {
147 "HPT372",
150 hpt37x_timings_33,
151 NULL,
152 hpt37x_timings_50,
153 hpt37x_timings_66
157 static const struct hpt_chip hpt302 = {
158 "HPT302",
161 hpt37x_timings_33,
162 NULL,
163 hpt37x_timings_50,
164 hpt37x_timings_66
168 static const struct hpt_chip hpt371 = {
169 "HPT371",
172 hpt37x_timings_33,
173 NULL,
174 hpt37x_timings_50,
175 hpt37x_timings_66
179 static const struct hpt_chip hpt372a = {
180 "HPT372A",
183 hpt37x_timings_33,
184 NULL,
185 hpt37x_timings_50,
186 hpt37x_timings_66
190 static const struct hpt_chip hpt374 = {
191 "HPT374",
194 hpt37x_timings_33,
195 NULL,
196 NULL,
197 NULL
202 * hpt37x_find_mode - reset the hpt37x bus
203 * @ap: ATA port
204 * @speed: transfer mode
206 * Return the 32bit register programming information for this channel
207 * that matches the speed provided.
210 static u32 hpt37x_find_mode(struct ata_port *ap, int speed)
212 struct hpt_clock *clocks = ap->host->private_data;
214 while(clocks->xfer_speed) {
215 if (clocks->xfer_speed == speed)
216 return clocks->timing;
217 clocks++;
219 BUG();
220 return 0xffffffffU; /* silence compiler warning */
223 static int hpt_dma_blacklisted(const struct ata_device *dev, char *modestr, const char *list[])
225 unsigned char model_num[ATA_ID_PROD_LEN + 1];
226 int i = 0;
228 ata_id_c_string(dev->id, model_num, ATA_ID_PROD, sizeof(model_num));
230 while (list[i] != NULL) {
231 if (!strcmp(list[i], model_num)) {
232 printk(KERN_WARNING DRV_NAME ": %s is not supported for %s.\n",
233 modestr, list[i]);
234 return 1;
236 i++;
238 return 0;
241 static const char *bad_ata33[] = {
242 "Maxtor 92720U8", "Maxtor 92040U6", "Maxtor 91360U4", "Maxtor 91020U3", "Maxtor 90845U3", "Maxtor 90650U2",
243 "Maxtor 91360D8", "Maxtor 91190D7", "Maxtor 91020D6", "Maxtor 90845D5", "Maxtor 90680D4", "Maxtor 90510D3", "Maxtor 90340D2",
244 "Maxtor 91152D8", "Maxtor 91008D7", "Maxtor 90845D6", "Maxtor 90840D6", "Maxtor 90720D5", "Maxtor 90648D5", "Maxtor 90576D4",
245 "Maxtor 90510D4",
246 "Maxtor 90432D3", "Maxtor 90288D2", "Maxtor 90256D2",
247 "Maxtor 91000D8", "Maxtor 90910D8", "Maxtor 90875D7", "Maxtor 90840D7", "Maxtor 90750D6", "Maxtor 90625D5", "Maxtor 90500D4",
248 "Maxtor 91728D8", "Maxtor 91512D7", "Maxtor 91303D6", "Maxtor 91080D5", "Maxtor 90845D4", "Maxtor 90680D4", "Maxtor 90648D3", "Maxtor 90432D2",
249 NULL
252 static const char *bad_ata100_5[] = {
253 "IBM-DTLA-307075",
254 "IBM-DTLA-307060",
255 "IBM-DTLA-307045",
256 "IBM-DTLA-307030",
257 "IBM-DTLA-307020",
258 "IBM-DTLA-307015",
259 "IBM-DTLA-305040",
260 "IBM-DTLA-305030",
261 "IBM-DTLA-305020",
262 "IC35L010AVER07-0",
263 "IC35L020AVER07-0",
264 "IC35L030AVER07-0",
265 "IC35L040AVER07-0",
266 "IC35L060AVER07-0",
267 "WDC AC310200R",
268 NULL
272 * hpt370_filter - mode selection filter
273 * @adev: ATA device
275 * Block UDMA on devices that cause trouble with this controller.
278 static unsigned long hpt370_filter(struct ata_device *adev, unsigned long mask)
280 if (adev->class == ATA_DEV_ATA) {
281 if (hpt_dma_blacklisted(adev, "UDMA", bad_ata33))
282 mask &= ~ATA_MASK_UDMA;
283 if (hpt_dma_blacklisted(adev, "UDMA100", bad_ata100_5))
284 mask &= ~(0x1F << ATA_SHIFT_UDMA);
286 return ata_pci_default_filter(adev, mask);
290 * hpt370a_filter - mode selection filter
291 * @adev: ATA device
293 * Block UDMA on devices that cause trouble with this controller.
296 static unsigned long hpt370a_filter(struct ata_device *adev, unsigned long mask)
298 if (adev->class != ATA_DEV_ATA) {
299 if (hpt_dma_blacklisted(adev, "UDMA100", bad_ata100_5))
300 mask &= ~ (0x1F << ATA_SHIFT_UDMA);
302 return ata_pci_default_filter(adev, mask);
306 * hpt37x_pre_reset - reset the hpt37x bus
307 * @link: ATA link to reset
308 * @deadline: deadline jiffies for the operation
310 * Perform the initial reset handling for the 370/372 and 374 func 0
313 static int hpt37x_pre_reset(struct ata_link *link, unsigned long deadline)
315 u8 scr2, ata66;
316 struct ata_port *ap = link->ap;
317 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
318 static const struct pci_bits hpt37x_enable_bits[] = {
319 { 0x50, 1, 0x04, 0x04 },
320 { 0x54, 1, 0x04, 0x04 }
322 if (!pci_test_config_bits(pdev, &hpt37x_enable_bits[ap->port_no]))
323 return -ENOENT;
325 pci_read_config_byte(pdev, 0x5B, &scr2);
326 pci_write_config_byte(pdev, 0x5B, scr2 & ~0x01);
327 /* Cable register now active */
328 pci_read_config_byte(pdev, 0x5A, &ata66);
329 /* Restore state */
330 pci_write_config_byte(pdev, 0x5B, scr2);
332 if (ata66 & (1 << ap->port_no))
333 ap->cbl = ATA_CBL_PATA40;
334 else
335 ap->cbl = ATA_CBL_PATA80;
337 /* Reset the state machine */
338 pci_write_config_byte(pdev, 0x50 + 4 * ap->port_no, 0x37);
339 udelay(100);
341 return ata_std_prereset(link, deadline);
345 * hpt37x_error_handler - reset the hpt374
346 * @ap: ATA port to reset
348 * Perform probe for HPT37x, except for HPT374 channel 2
351 static void hpt37x_error_handler(struct ata_port *ap)
353 ata_bmdma_drive_eh(ap, hpt37x_pre_reset, ata_std_softreset, NULL, ata_std_postreset);
356 static int hpt374_pre_reset(struct ata_link *link, unsigned long deadline)
358 static const struct pci_bits hpt37x_enable_bits[] = {
359 { 0x50, 1, 0x04, 0x04 },
360 { 0x54, 1, 0x04, 0x04 }
362 u16 mcr3, mcr6;
363 u8 ata66;
364 struct ata_port *ap = link->ap;
365 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
367 if (!pci_test_config_bits(pdev, &hpt37x_enable_bits[ap->port_no]))
368 return -ENOENT;
370 /* Do the extra channel work */
371 pci_read_config_word(pdev, 0x52, &mcr3);
372 pci_read_config_word(pdev, 0x56, &mcr6);
373 /* Set bit 15 of 0x52 to enable TCBLID as input
374 Set bit 15 of 0x56 to enable FCBLID as input
376 pci_write_config_word(pdev, 0x52, mcr3 | 0x8000);
377 pci_write_config_word(pdev, 0x56, mcr6 | 0x8000);
378 pci_read_config_byte(pdev, 0x5A, &ata66);
379 /* Reset TCBLID/FCBLID to output */
380 pci_write_config_word(pdev, 0x52, mcr3);
381 pci_write_config_word(pdev, 0x56, mcr6);
383 if (ata66 & (1 << ap->port_no))
384 ap->cbl = ATA_CBL_PATA40;
385 else
386 ap->cbl = ATA_CBL_PATA80;
388 /* Reset the state machine */
389 pci_write_config_byte(pdev, 0x50 + 4 * ap->port_no, 0x37);
390 udelay(100);
392 return ata_std_prereset(link, deadline);
396 * hpt374_error_handler - reset the hpt374
397 * @classes:
399 * The 374 cable detect is a little different due to the extra
400 * channels. The function 0 channels work like usual but function 1
401 * is special
404 static void hpt374_error_handler(struct ata_port *ap)
406 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
408 if (!(PCI_FUNC(pdev->devfn) & 1))
409 hpt37x_error_handler(ap);
410 else
411 ata_bmdma_drive_eh(ap, hpt374_pre_reset, ata_std_softreset, NULL, ata_std_postreset);
415 * hpt370_set_piomode - PIO setup
416 * @ap: ATA interface
417 * @adev: device on the interface
419 * Perform PIO mode setup.
422 static void hpt370_set_piomode(struct ata_port *ap, struct ata_device *adev)
424 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
425 u32 addr1, addr2;
426 u32 reg;
427 u32 mode;
428 u8 fast;
430 addr1 = 0x40 + 4 * (adev->devno + 2 * ap->port_no);
431 addr2 = 0x51 + 4 * ap->port_no;
433 /* Fast interrupt prediction disable, hold off interrupt disable */
434 pci_read_config_byte(pdev, addr2, &fast);
435 fast &= ~0x02;
436 fast |= 0x01;
437 pci_write_config_byte(pdev, addr2, fast);
439 pci_read_config_dword(pdev, addr1, &reg);
440 mode = hpt37x_find_mode(ap, adev->pio_mode);
441 mode &= ~0x8000000; /* No FIFO in PIO */
442 mode &= ~0x30070000; /* Leave config bits alone */
443 reg &= 0x30070000; /* Strip timing bits */
444 pci_write_config_dword(pdev, addr1, reg | mode);
448 * hpt370_set_dmamode - DMA timing setup
449 * @ap: ATA interface
450 * @adev: Device being configured
452 * Set up the channel for MWDMA or UDMA modes. Much the same as with
453 * PIO, load the mode number and then set MWDMA or UDMA flag.
456 static void hpt370_set_dmamode(struct ata_port *ap, struct ata_device *adev)
458 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
459 u32 addr1, addr2;
460 u32 reg;
461 u32 mode;
462 u8 fast;
464 addr1 = 0x40 + 4 * (adev->devno + 2 * ap->port_no);
465 addr2 = 0x51 + 4 * ap->port_no;
467 /* Fast interrupt prediction disable, hold off interrupt disable */
468 pci_read_config_byte(pdev, addr2, &fast);
469 fast &= ~0x02;
470 fast |= 0x01;
471 pci_write_config_byte(pdev, addr2, fast);
473 pci_read_config_dword(pdev, addr1, &reg);
474 mode = hpt37x_find_mode(ap, adev->dma_mode);
475 mode |= 0x8000000; /* FIFO in MWDMA or UDMA */
476 mode &= ~0xC0000000; /* Leave config bits alone */
477 reg &= 0xC0000000; /* Strip timing bits */
478 pci_write_config_dword(pdev, addr1, reg | mode);
482 * hpt370_bmdma_start - DMA engine begin
483 * @qc: ATA command
485 * The 370 and 370A want us to reset the DMA engine each time we
486 * use it. The 372 and later are fine.
489 static void hpt370_bmdma_start(struct ata_queued_cmd *qc)
491 struct ata_port *ap = qc->ap;
492 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
493 pci_write_config_byte(pdev, 0x50 + 4 * ap->port_no, 0x37);
494 udelay(10);
495 ata_bmdma_start(qc);
499 * hpt370_bmdma_end - DMA engine stop
500 * @qc: ATA command
502 * Work around the HPT370 DMA engine.
505 static void hpt370_bmdma_stop(struct ata_queued_cmd *qc)
507 struct ata_port *ap = qc->ap;
508 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
509 u8 dma_stat = ioread8(ap->ioaddr.bmdma_addr + 2);
510 u8 dma_cmd;
511 void __iomem *bmdma = ap->ioaddr.bmdma_addr;
513 if (dma_stat & 0x01) {
514 udelay(20);
515 dma_stat = ioread8(bmdma + 2);
517 if (dma_stat & 0x01) {
518 /* Clear the engine */
519 pci_write_config_byte(pdev, 0x50 + 4 * ap->port_no, 0x37);
520 udelay(10);
521 /* Stop DMA */
522 dma_cmd = ioread8(bmdma );
523 iowrite8(dma_cmd & 0xFE, bmdma);
524 /* Clear Error */
525 dma_stat = ioread8(bmdma + 2);
526 iowrite8(dma_stat | 0x06 , bmdma + 2);
527 /* Clear the engine */
528 pci_write_config_byte(pdev, 0x50 + 4 * ap->port_no, 0x37);
529 udelay(10);
531 ata_bmdma_stop(qc);
535 * hpt372_set_piomode - PIO setup
536 * @ap: ATA interface
537 * @adev: device on the interface
539 * Perform PIO mode setup.
542 static void hpt372_set_piomode(struct ata_port *ap, struct ata_device *adev)
544 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
545 u32 addr1, addr2;
546 u32 reg;
547 u32 mode;
548 u8 fast;
550 addr1 = 0x40 + 4 * (adev->devno + 2 * ap->port_no);
551 addr2 = 0x51 + 4 * ap->port_no;
553 /* Fast interrupt prediction disable, hold off interrupt disable */
554 pci_read_config_byte(pdev, addr2, &fast);
555 fast &= ~0x07;
556 pci_write_config_byte(pdev, addr2, fast);
558 pci_read_config_dword(pdev, addr1, &reg);
559 mode = hpt37x_find_mode(ap, adev->pio_mode);
561 printk("Find mode for %d reports %X\n", adev->pio_mode, mode);
562 mode &= ~0x80000000; /* No FIFO in PIO */
563 mode &= ~0x30070000; /* Leave config bits alone */
564 reg &= 0x30070000; /* Strip timing bits */
565 pci_write_config_dword(pdev, addr1, reg | mode);
569 * hpt372_set_dmamode - DMA timing setup
570 * @ap: ATA interface
571 * @adev: Device being configured
573 * Set up the channel for MWDMA or UDMA modes. Much the same as with
574 * PIO, load the mode number and then set MWDMA or UDMA flag.
577 static void hpt372_set_dmamode(struct ata_port *ap, struct ata_device *adev)
579 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
580 u32 addr1, addr2;
581 u32 reg;
582 u32 mode;
583 u8 fast;
585 addr1 = 0x40 + 4 * (adev->devno + 2 * ap->port_no);
586 addr2 = 0x51 + 4 * ap->port_no;
588 /* Fast interrupt prediction disable, hold off interrupt disable */
589 pci_read_config_byte(pdev, addr2, &fast);
590 fast &= ~0x07;
591 pci_write_config_byte(pdev, addr2, fast);
593 pci_read_config_dword(pdev, addr1, &reg);
594 mode = hpt37x_find_mode(ap, adev->dma_mode);
595 printk("Find mode for DMA %d reports %X\n", adev->dma_mode, mode);
596 mode &= ~0xC0000000; /* Leave config bits alone */
597 mode |= 0x80000000; /* FIFO in MWDMA or UDMA */
598 reg &= 0xC0000000; /* Strip timing bits */
599 pci_write_config_dword(pdev, addr1, reg | mode);
603 * hpt37x_bmdma_end - DMA engine stop
604 * @qc: ATA command
606 * Clean up after the HPT372 and later DMA engine
609 static void hpt37x_bmdma_stop(struct ata_queued_cmd *qc)
611 struct ata_port *ap = qc->ap;
612 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
613 int mscreg = 0x50 + 4 * ap->port_no;
614 u8 bwsr_stat, msc_stat;
616 pci_read_config_byte(pdev, 0x6A, &bwsr_stat);
617 pci_read_config_byte(pdev, mscreg, &msc_stat);
618 if (bwsr_stat & (1 << ap->port_no))
619 pci_write_config_byte(pdev, mscreg, msc_stat | 0x30);
620 ata_bmdma_stop(qc);
624 static struct scsi_host_template hpt37x_sht = {
625 .module = THIS_MODULE,
626 .name = DRV_NAME,
627 .ioctl = ata_scsi_ioctl,
628 .queuecommand = ata_scsi_queuecmd,
629 .can_queue = ATA_DEF_QUEUE,
630 .this_id = ATA_SHT_THIS_ID,
631 .sg_tablesize = LIBATA_MAX_PRD,
632 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
633 .emulated = ATA_SHT_EMULATED,
634 .use_clustering = ATA_SHT_USE_CLUSTERING,
635 .proc_name = DRV_NAME,
636 .dma_boundary = ATA_DMA_BOUNDARY,
637 .slave_configure = ata_scsi_slave_config,
638 .slave_destroy = ata_scsi_slave_destroy,
639 .bios_param = ata_std_bios_param,
643 * Configuration for HPT370
646 static struct ata_port_operations hpt370_port_ops = {
647 .port_disable = ata_port_disable,
648 .set_piomode = hpt370_set_piomode,
649 .set_dmamode = hpt370_set_dmamode,
650 .mode_filter = hpt370_filter,
652 .tf_load = ata_tf_load,
653 .tf_read = ata_tf_read,
654 .check_status = ata_check_status,
655 .exec_command = ata_exec_command,
656 .dev_select = ata_std_dev_select,
658 .freeze = ata_bmdma_freeze,
659 .thaw = ata_bmdma_thaw,
660 .error_handler = hpt37x_error_handler,
661 .post_internal_cmd = ata_bmdma_post_internal_cmd,
663 .bmdma_setup = ata_bmdma_setup,
664 .bmdma_start = hpt370_bmdma_start,
665 .bmdma_stop = hpt370_bmdma_stop,
666 .bmdma_status = ata_bmdma_status,
668 .qc_prep = ata_qc_prep,
669 .qc_issue = ata_qc_issue_prot,
671 .data_xfer = ata_data_xfer,
673 .irq_handler = ata_interrupt,
674 .irq_clear = ata_bmdma_irq_clear,
675 .irq_on = ata_irq_on,
677 .port_start = ata_port_start,
681 * Configuration for HPT370A. Close to 370 but less filters
684 static struct ata_port_operations hpt370a_port_ops = {
685 .port_disable = ata_port_disable,
686 .set_piomode = hpt370_set_piomode,
687 .set_dmamode = hpt370_set_dmamode,
688 .mode_filter = hpt370a_filter,
690 .tf_load = ata_tf_load,
691 .tf_read = ata_tf_read,
692 .check_status = ata_check_status,
693 .exec_command = ata_exec_command,
694 .dev_select = ata_std_dev_select,
696 .freeze = ata_bmdma_freeze,
697 .thaw = ata_bmdma_thaw,
698 .error_handler = hpt37x_error_handler,
699 .post_internal_cmd = ata_bmdma_post_internal_cmd,
701 .bmdma_setup = ata_bmdma_setup,
702 .bmdma_start = hpt370_bmdma_start,
703 .bmdma_stop = hpt370_bmdma_stop,
704 .bmdma_status = ata_bmdma_status,
706 .qc_prep = ata_qc_prep,
707 .qc_issue = ata_qc_issue_prot,
709 .data_xfer = ata_data_xfer,
711 .irq_handler = ata_interrupt,
712 .irq_clear = ata_bmdma_irq_clear,
713 .irq_on = ata_irq_on,
715 .port_start = ata_port_start,
719 * Configuration for HPT372, HPT371, HPT302. Slightly different PIO
720 * and DMA mode setting functionality.
723 static struct ata_port_operations hpt372_port_ops = {
724 .port_disable = ata_port_disable,
725 .set_piomode = hpt372_set_piomode,
726 .set_dmamode = hpt372_set_dmamode,
727 .mode_filter = ata_pci_default_filter,
729 .tf_load = ata_tf_load,
730 .tf_read = ata_tf_read,
731 .check_status = ata_check_status,
732 .exec_command = ata_exec_command,
733 .dev_select = ata_std_dev_select,
735 .freeze = ata_bmdma_freeze,
736 .thaw = ata_bmdma_thaw,
737 .error_handler = hpt37x_error_handler,
738 .post_internal_cmd = ata_bmdma_post_internal_cmd,
740 .bmdma_setup = ata_bmdma_setup,
741 .bmdma_start = ata_bmdma_start,
742 .bmdma_stop = hpt37x_bmdma_stop,
743 .bmdma_status = ata_bmdma_status,
745 .qc_prep = ata_qc_prep,
746 .qc_issue = ata_qc_issue_prot,
748 .data_xfer = ata_data_xfer,
750 .irq_handler = ata_interrupt,
751 .irq_clear = ata_bmdma_irq_clear,
752 .irq_on = ata_irq_on,
754 .port_start = ata_port_start,
758 * Configuration for HPT374. Mode setting works like 372 and friends
759 * but we have a different cable detection procedure.
762 static struct ata_port_operations hpt374_port_ops = {
763 .port_disable = ata_port_disable,
764 .set_piomode = hpt372_set_piomode,
765 .set_dmamode = hpt372_set_dmamode,
766 .mode_filter = ata_pci_default_filter,
768 .tf_load = ata_tf_load,
769 .tf_read = ata_tf_read,
770 .check_status = ata_check_status,
771 .exec_command = ata_exec_command,
772 .dev_select = ata_std_dev_select,
774 .freeze = ata_bmdma_freeze,
775 .thaw = ata_bmdma_thaw,
776 .error_handler = hpt374_error_handler,
777 .post_internal_cmd = ata_bmdma_post_internal_cmd,
779 .bmdma_setup = ata_bmdma_setup,
780 .bmdma_start = ata_bmdma_start,
781 .bmdma_stop = hpt37x_bmdma_stop,
782 .bmdma_status = ata_bmdma_status,
784 .qc_prep = ata_qc_prep,
785 .qc_issue = ata_qc_issue_prot,
787 .data_xfer = ata_data_xfer,
789 .irq_handler = ata_interrupt,
790 .irq_clear = ata_bmdma_irq_clear,
791 .irq_on = ata_irq_on,
793 .port_start = ata_port_start,
797 * htp37x_clock_slot - Turn timing to PC clock entry
798 * @freq: Reported frequency timing
799 * @base: Base timing
801 * Turn the timing data intoa clock slot (0 for 33, 1 for 40, 2 for 50
802 * and 3 for 66Mhz)
805 static int hpt37x_clock_slot(unsigned int freq, unsigned int base)
807 unsigned int f = (base * freq) / 192; /* Mhz */
808 if (f < 40)
809 return 0; /* 33Mhz slot */
810 if (f < 45)
811 return 1; /* 40Mhz slot */
812 if (f < 55)
813 return 2; /* 50Mhz slot */
814 return 3; /* 60Mhz slot */
818 * hpt37x_calibrate_dpll - Calibrate the DPLL loop
819 * @dev: PCI device
821 * Perform a calibration cycle on the HPT37x DPLL. Returns 1 if this
822 * succeeds
825 static int hpt37x_calibrate_dpll(struct pci_dev *dev)
827 u8 reg5b;
828 u32 reg5c;
829 int tries;
831 for(tries = 0; tries < 0x5000; tries++) {
832 udelay(50);
833 pci_read_config_byte(dev, 0x5b, &reg5b);
834 if (reg5b & 0x80) {
835 /* See if it stays set */
836 for(tries = 0; tries < 0x1000; tries ++) {
837 pci_read_config_byte(dev, 0x5b, &reg5b);
838 /* Failed ? */
839 if ((reg5b & 0x80) == 0)
840 return 0;
842 /* Turn off tuning, we have the DPLL set */
843 pci_read_config_dword(dev, 0x5c, &reg5c);
844 pci_write_config_dword(dev, 0x5c, reg5c & ~ 0x100);
845 return 1;
848 /* Never went stable */
849 return 0;
852 * hpt37x_init_one - Initialise an HPT37X/302
853 * @dev: PCI device
854 * @id: Entry in match table
856 * Initialise an HPT37x device. There are some interesting complications
857 * here. Firstly the chip may report 366 and be one of several variants.
858 * Secondly all the timings depend on the clock for the chip which we must
859 * detect and look up
861 * This is the known chip mappings. It may be missing a couple of later
862 * releases.
864 * Chip version PCI Rev Notes
865 * HPT366 4 (HPT366) 0 Other driver
866 * HPT366 4 (HPT366) 1 Other driver
867 * HPT368 4 (HPT366) 2 Other driver
868 * HPT370 4 (HPT366) 3 UDMA100
869 * HPT370A 4 (HPT366) 4 UDMA100
870 * HPT372 4 (HPT366) 5 UDMA133 (1)
871 * HPT372N 4 (HPT366) 6 Other driver
872 * HPT372A 5 (HPT372) 1 UDMA133 (1)
873 * HPT372N 5 (HPT372) 2 Other driver
874 * HPT302 6 (HPT302) 1 UDMA133
875 * HPT302N 6 (HPT302) 2 Other driver
876 * HPT371 7 (HPT371) * UDMA133
877 * HPT374 8 (HPT374) * UDMA133 4 channel
878 * HPT372N 9 (HPT372N) * Other driver
880 * (1) UDMA133 support depends on the bus clock
883 static int hpt37x_init_one(struct pci_dev *dev, const struct pci_device_id *id)
885 /* HPT370 - UDMA100 */
886 static const struct ata_port_info info_hpt370 = {
887 .sht = &hpt37x_sht,
888 .flags = ATA_FLAG_SLAVE_POSS,
889 .pio_mask = 0x1f,
890 .mwdma_mask = 0x07,
891 .udma_mask = ATA_UDMA5,
892 .port_ops = &hpt370_port_ops
894 /* HPT370A - UDMA100 */
895 static const struct ata_port_info info_hpt370a = {
896 .sht = &hpt37x_sht,
897 .flags = ATA_FLAG_SLAVE_POSS,
898 .pio_mask = 0x1f,
899 .mwdma_mask = 0x07,
900 .udma_mask = ATA_UDMA5,
901 .port_ops = &hpt370a_port_ops
903 /* HPT370 - UDMA100 */
904 static const struct ata_port_info info_hpt370_33 = {
905 .sht = &hpt37x_sht,
906 .flags = ATA_FLAG_SLAVE_POSS,
907 .pio_mask = 0x1f,
908 .mwdma_mask = 0x07,
909 .udma_mask = 0x0f,
910 .port_ops = &hpt370_port_ops
912 /* HPT370A - UDMA100 */
913 static const struct ata_port_info info_hpt370a_33 = {
914 .sht = &hpt37x_sht,
915 .flags = ATA_FLAG_SLAVE_POSS,
916 .pio_mask = 0x1f,
917 .mwdma_mask = 0x07,
918 .udma_mask = 0x0f,
919 .port_ops = &hpt370a_port_ops
921 /* HPT371, 372 and friends - UDMA133 */
922 static const struct ata_port_info info_hpt372 = {
923 .sht = &hpt37x_sht,
924 .flags = ATA_FLAG_SLAVE_POSS,
925 .pio_mask = 0x1f,
926 .mwdma_mask = 0x07,
927 .udma_mask = ATA_UDMA6,
928 .port_ops = &hpt372_port_ops
930 /* HPT374 - UDMA100 */
931 static const struct ata_port_info info_hpt374 = {
932 .sht = &hpt37x_sht,
933 .flags = ATA_FLAG_SLAVE_POSS,
934 .pio_mask = 0x1f,
935 .mwdma_mask = 0x07,
936 .udma_mask = ATA_UDMA5,
937 .port_ops = &hpt374_port_ops
940 static const int MHz[4] = { 33, 40, 50, 66 };
941 const struct ata_port_info *port;
942 void *private_data = NULL;
943 struct ata_port_info port_info;
944 const struct ata_port_info *ppi[] = { &port_info, NULL };
946 u8 irqmask;
947 u32 class_rev;
948 u8 mcr1;
949 u32 freq;
950 int prefer_dpll = 1;
952 unsigned long iobase = pci_resource_start(dev, 4);
954 const struct hpt_chip *chip_table;
955 int clock_slot;
957 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class_rev);
958 class_rev &= 0xFF;
960 if (dev->device == PCI_DEVICE_ID_TTI_HPT366) {
961 /* May be a later chip in disguise. Check */
962 /* Older chips are in the HPT366 driver. Ignore them */
963 if (class_rev < 3)
964 return -ENODEV;
965 /* N series chips have their own driver. Ignore */
966 if (class_rev == 6)
967 return -ENODEV;
969 switch(class_rev) {
970 case 3:
971 port = &info_hpt370;
972 chip_table = &hpt370;
973 prefer_dpll = 0;
974 break;
975 case 4:
976 port = &info_hpt370a;
977 chip_table = &hpt370a;
978 prefer_dpll = 0;
979 break;
980 case 5:
981 port = &info_hpt372;
982 chip_table = &hpt372;
983 break;
984 default:
985 printk(KERN_ERR "pata_hpt37x: Unknown HPT366 subtype please report (%d).\n", class_rev);
986 return -ENODEV;
988 } else {
989 switch(dev->device) {
990 case PCI_DEVICE_ID_TTI_HPT372:
991 /* 372N if rev >= 2*/
992 if (class_rev >= 2)
993 return -ENODEV;
994 port = &info_hpt372;
995 chip_table = &hpt372a;
996 break;
997 case PCI_DEVICE_ID_TTI_HPT302:
998 /* 302N if rev > 1 */
999 if (class_rev > 1)
1000 return -ENODEV;
1001 port = &info_hpt372;
1002 /* Check this */
1003 chip_table = &hpt302;
1004 break;
1005 case PCI_DEVICE_ID_TTI_HPT371:
1006 if (class_rev > 1)
1007 return -ENODEV;
1008 port = &info_hpt372;
1009 chip_table = &hpt371;
1010 /* Single channel device, master is not present
1011 but the BIOS (or us for non x86) must mark it
1012 absent */
1013 pci_read_config_byte(dev, 0x50, &mcr1);
1014 mcr1 &= ~0x04;
1015 pci_write_config_byte(dev, 0x50, mcr1);
1016 break;
1017 case PCI_DEVICE_ID_TTI_HPT374:
1018 chip_table = &hpt374;
1019 port = &info_hpt374;
1020 break;
1021 default:
1022 printk(KERN_ERR "pata_hpt37x: PCI table is bogus please report (%d).\n", dev->device);
1023 return -ENODEV;
1026 /* Ok so this is a chip we support */
1028 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, (L1_CACHE_BYTES / 4));
1029 pci_write_config_byte(dev, PCI_LATENCY_TIMER, 0x78);
1030 pci_write_config_byte(dev, PCI_MIN_GNT, 0x08);
1031 pci_write_config_byte(dev, PCI_MAX_LAT, 0x08);
1033 pci_read_config_byte(dev, 0x5A, &irqmask);
1034 irqmask &= ~0x10;
1035 pci_write_config_byte(dev, 0x5a, irqmask);
1038 * default to pci clock. make sure MA15/16 are set to output
1039 * to prevent drives having problems with 40-pin cables. Needed
1040 * for some drives such as IBM-DTLA which will not enter ready
1041 * state on reset when PDIAG is a input.
1044 pci_write_config_byte(dev, 0x5b, 0x23);
1047 * HighPoint does this for HPT372A.
1048 * NOTE: This register is only writeable via I/O space.
1050 if (chip_table == &hpt372a)
1051 outb(0x0e, iobase + 0x9c);
1053 /* Some devices do not let this value be accessed via PCI space
1054 according to the old driver */
1056 freq = inl(iobase + 0x90);
1057 if ((freq >> 12) != 0xABCDE) {
1058 int i;
1059 u8 sr;
1060 u32 total = 0;
1062 printk(KERN_WARNING "pata_hpt37x: BIOS has not set timing clocks.\n");
1064 /* This is the process the HPT371 BIOS is reported to use */
1065 for(i = 0; i < 128; i++) {
1066 pci_read_config_byte(dev, 0x78, &sr);
1067 total += sr & 0x1FF;
1068 udelay(15);
1070 freq = total / 128;
1072 freq &= 0x1FF;
1075 * Turn the frequency check into a band and then find a timing
1076 * table to match it.
1079 clock_slot = hpt37x_clock_slot(freq, chip_table->base);
1080 if (chip_table->clocks[clock_slot] == NULL || prefer_dpll) {
1082 * We need to try PLL mode instead
1084 * For non UDMA133 capable devices we should
1085 * use a 50MHz DPLL by choice
1087 unsigned int f_low, f_high;
1088 int dpll, adjust;
1090 /* Compute DPLL */
1091 dpll = (port->udma_mask & 0xC0) ? 3 : 2;
1093 f_low = (MHz[clock_slot] * 48) / MHz[dpll];
1094 f_high = f_low + 2;
1095 if (clock_slot > 1)
1096 f_high += 2;
1098 /* Select the DPLL clock. */
1099 pci_write_config_byte(dev, 0x5b, 0x21);
1100 pci_write_config_dword(dev, 0x5C, (f_high << 16) | f_low | 0x100);
1102 for(adjust = 0; adjust < 8; adjust++) {
1103 if (hpt37x_calibrate_dpll(dev))
1104 break;
1105 /* See if it'll settle at a fractionally different clock */
1106 if (adjust & 1)
1107 f_low -= adjust >> 1;
1108 else
1109 f_high += adjust >> 1;
1110 pci_write_config_dword(dev, 0x5C, (f_high << 16) | f_low | 0x100);
1112 if (adjust == 8) {
1113 printk(KERN_ERR "pata_hpt37x: DPLL did not stabilize!\n");
1114 return -ENODEV;
1116 if (dpll == 3)
1117 private_data = (void *)hpt37x_timings_66;
1118 else
1119 private_data = (void *)hpt37x_timings_50;
1121 printk(KERN_INFO "pata_hpt37x: bus clock %dMHz, using %dMHz DPLL.\n",
1122 MHz[clock_slot], MHz[dpll]);
1123 } else {
1124 private_data = (void *)chip_table->clocks[clock_slot];
1126 * Perform a final fixup. Note that we will have used the
1127 * DPLL on the HPT372 which means we don't have to worry
1128 * about lack of UDMA133 support on lower clocks
1131 if (clock_slot < 2 && port == &info_hpt370)
1132 port = &info_hpt370_33;
1133 if (clock_slot < 2 && port == &info_hpt370a)
1134 port = &info_hpt370a_33;
1135 printk(KERN_INFO "pata_hpt37x: %s using %dMHz bus clock.\n",
1136 chip_table->name, MHz[clock_slot]);
1139 /* Now kick off ATA set up */
1140 port_info = *port;
1141 port_info.private_data = private_data;
1143 return ata_pci_init_one(dev, ppi);
1146 static const struct pci_device_id hpt37x[] = {
1147 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT366), },
1148 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT371), },
1149 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT372), },
1150 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT374), },
1151 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT302), },
1153 { },
1156 static struct pci_driver hpt37x_pci_driver = {
1157 .name = DRV_NAME,
1158 .id_table = hpt37x,
1159 .probe = hpt37x_init_one,
1160 .remove = ata_pci_remove_one
1163 static int __init hpt37x_init(void)
1165 return pci_register_driver(&hpt37x_pci_driver);
1168 static void __exit hpt37x_exit(void)
1170 pci_unregister_driver(&hpt37x_pci_driver);
1173 MODULE_AUTHOR("Alan Cox");
1174 MODULE_DESCRIPTION("low-level driver for the Highpoint HPT37x/30x");
1175 MODULE_LICENSE("GPL");
1176 MODULE_DEVICE_TABLE(pci, hpt37x);
1177 MODULE_VERSION(DRV_VERSION);
1179 module_init(hpt37x_init);
1180 module_exit(hpt37x_exit);