1 ============================
2 LINUX KERNEL MEMORY BARRIERS
3 ============================
5 By: David Howells <dhowells@redhat.com>
9 (*) Abstract memory access model.
14 (*) What are memory barriers?
16 - Varieties of memory barrier.
17 - What may not be assumed about memory barriers?
18 - Data dependency barriers.
19 - Control dependencies.
20 - SMP barrier pairing.
21 - Examples of memory barrier sequences.
22 - Read memory barriers vs load speculation.
24 (*) Explicit kernel barriers.
27 - The CPU memory barriers.
30 (*) Implicit kernel memory barriers.
33 - Interrupt disabling functions.
34 - Miscellaneous functions.
36 (*) Inter-CPU locking barrier effects.
38 - Locks vs memory accesses.
39 - Locks vs I/O accesses.
41 (*) Where are memory barriers needed?
43 - Interprocessor interaction.
48 (*) Kernel I/O barrier effects.
50 (*) Assumed minimum execution ordering model.
52 (*) The effects of the cpu cache.
55 - Cache coherency vs DMA.
56 - Cache coherency vs MMIO.
58 (*) The things CPUs get up to.
60 - And then there's the Alpha.
65 ============================
66 ABSTRACT MEMORY ACCESS MODEL
67 ============================
69 Consider the following abstract model of the system:
74 +-------+ : +--------+ : +-------+
77 | CPU 1 |<----->| Memory |<----->| CPU 2 |
80 +-------+ : +--------+ : +-------+
88 +---------->| Device |<----------+
94 Each CPU executes a program that generates memory access operations. In the
95 abstract CPU, memory operation ordering is very relaxed, and a CPU may actually
96 perform the memory operations in any order it likes, provided program causality
97 appears to be maintained. Similarly, the compiler may also arrange the
98 instructions it emits in any order it likes, provided it doesn't affect the
99 apparent operation of the program.
101 So in the above diagram, the effects of the memory operations performed by a
102 CPU are perceived by the rest of the system as the operations cross the
103 interface between the CPU and rest of the system (the dotted lines).
106 For example, consider the following sequence of events:
109 =============== ===============
114 The set of accesses as seen by the memory system in the middle can be arranged
115 in 24 different combinations:
117 STORE A=3, STORE B=4, x=LOAD A->3, y=LOAD B->4
118 STORE A=3, STORE B=4, y=LOAD B->4, x=LOAD A->3
119 STORE A=3, x=LOAD A->3, STORE B=4, y=LOAD B->4
120 STORE A=3, x=LOAD A->3, y=LOAD B->2, STORE B=4
121 STORE A=3, y=LOAD B->2, STORE B=4, x=LOAD A->3
122 STORE A=3, y=LOAD B->2, x=LOAD A->3, STORE B=4
123 STORE B=4, STORE A=3, x=LOAD A->3, y=LOAD B->4
127 and can thus result in four different combinations of values:
135 Furthermore, the stores committed by a CPU to the memory system may not be
136 perceived by the loads made by another CPU in the same order as the stores were
140 As a further example, consider this sequence of events:
143 =============== ===============
144 { A == 1, B == 2, C = 3, P == &A, Q == &C }
148 There is an obvious data dependency here, as the value loaded into D depends on
149 the address retrieved from P by CPU 2. At the end of the sequence, any of the
150 following results are possible:
152 (Q == &A) and (D == 1)
153 (Q == &B) and (D == 2)
154 (Q == &B) and (D == 4)
156 Note that CPU 2 will never try and load C into D because the CPU will load P
157 into Q before issuing the load of *Q.
163 Some devices present their control interfaces as collections of memory
164 locations, but the order in which the control registers are accessed is very
165 important. For instance, imagine an ethernet card with a set of internal
166 registers that are accessed through an address port register (A) and a data
167 port register (D). To read internal register 5, the following code might then
173 but this might show up as either of the following two sequences:
175 STORE *A = 5, x = LOAD *D
176 x = LOAD *D, STORE *A = 5
178 the second of which will almost certainly result in a malfunction, since it set
179 the address _after_ attempting to read the register.
185 There are some minimal guarantees that may be expected of a CPU:
187 (*) On any given CPU, dependent memory accesses will be issued in order, with
188 respect to itself. This means that for:
192 the CPU will issue the following memory operations:
194 Q = LOAD P, D = LOAD *Q
196 and always in that order.
198 (*) Overlapping loads and stores within a particular CPU will appear to be
199 ordered within that CPU. This means that for:
203 the CPU will only issue the following sequence of memory operations:
205 a = LOAD *X, STORE *X = b
211 the CPU will only issue:
213 STORE *X = c, d = LOAD *X
215 (Loads and stores overlap if they are targetted at overlapping pieces of
218 And there are a number of things that _must_ or _must_not_ be assumed:
220 (*) It _must_not_ be assumed that independent loads and stores will be issued
221 in the order given. This means that for:
223 X = *A; Y = *B; *D = Z;
225 we may get any of the following sequences:
227 X = LOAD *A, Y = LOAD *B, STORE *D = Z
228 X = LOAD *A, STORE *D = Z, Y = LOAD *B
229 Y = LOAD *B, X = LOAD *A, STORE *D = Z
230 Y = LOAD *B, STORE *D = Z, X = LOAD *A
231 STORE *D = Z, X = LOAD *A, Y = LOAD *B
232 STORE *D = Z, Y = LOAD *B, X = LOAD *A
234 (*) It _must_ be assumed that overlapping memory accesses may be merged or
235 discarded. This means that for:
237 X = *A; Y = *(A + 4);
239 we may get any one of the following sequences:
241 X = LOAD *A; Y = LOAD *(A + 4);
242 Y = LOAD *(A + 4); X = LOAD *A;
243 {X, Y} = LOAD {*A, *(A + 4) };
249 we may get either of:
251 STORE *A = X; Y = LOAD *A;
255 =========================
256 WHAT ARE MEMORY BARRIERS?
257 =========================
259 As can be seen above, independent memory operations are effectively performed
260 in random order, but this can be a problem for CPU-CPU interaction and for I/O.
261 What is required is some way of intervening to instruct the compiler and the
262 CPU to restrict the order.
264 Memory barriers are such interventions. They impose a perceived partial
265 ordering over the memory operations on either side of the barrier.
267 Such enforcement is important because the CPUs and other devices in a system
268 can use a variety of tricks to improve performance - including reordering,
269 deferral and combination of memory operations; speculative loads; speculative
270 branch prediction and various types of caching. Memory barriers are used to
271 override or suppress these tricks, allowing the code to sanely control the
272 interaction of multiple CPUs and/or devices.
275 VARIETIES OF MEMORY BARRIER
276 ---------------------------
278 Memory barriers come in four basic varieties:
280 (1) Write (or store) memory barriers.
282 A write memory barrier gives a guarantee that all the STORE operations
283 specified before the barrier will appear to happen before all the STORE
284 operations specified after the barrier with respect to the other
285 components of the system.
287 A write barrier is a partial ordering on stores only; it is not required
288 to have any effect on loads.
290 A CPU can be viewed as committing a sequence of store operations to the
291 memory system as time progresses. All stores before a write barrier will
292 occur in the sequence _before_ all the stores after the write barrier.
294 [!] Note that write barriers should normally be paired with read or data
295 dependency barriers; see the "SMP barrier pairing" subsection.
298 (2) Data dependency barriers.
300 A data dependency barrier is a weaker form of read barrier. In the case
301 where two loads are performed such that the second depends on the result
302 of the first (eg: the first load retrieves the address to which the second
303 load will be directed), a data dependency barrier would be required to
304 make sure that the target of the second load is updated before the address
305 obtained by the first load is accessed.
307 A data dependency barrier is a partial ordering on interdependent loads
308 only; it is not required to have any effect on stores, independent loads
309 or overlapping loads.
311 As mentioned in (1), the other CPUs in the system can be viewed as
312 committing sequences of stores to the memory system that the CPU being
313 considered can then perceive. A data dependency barrier issued by the CPU
314 under consideration guarantees that for any load preceding it, if that
315 load touches one of a sequence of stores from another CPU, then by the
316 time the barrier completes, the effects of all the stores prior to that
317 touched by the load will be perceptible to any loads issued after the data
320 See the "Examples of memory barrier sequences" subsection for diagrams
321 showing the ordering constraints.
323 [!] Note that the first load really has to have a _data_ dependency and
324 not a control dependency. If the address for the second load is dependent
325 on the first load, but the dependency is through a conditional rather than
326 actually loading the address itself, then it's a _control_ dependency and
327 a full read barrier or better is required. See the "Control dependencies"
328 subsection for more information.
330 [!] Note that data dependency barriers should normally be paired with
331 write barriers; see the "SMP barrier pairing" subsection.
334 (3) Read (or load) memory barriers.
336 A read barrier is a data dependency barrier plus a guarantee that all the
337 LOAD operations specified before the barrier will appear to happen before
338 all the LOAD operations specified after the barrier with respect to the
339 other components of the system.
341 A read barrier is a partial ordering on loads only; it is not required to
342 have any effect on stores.
344 Read memory barriers imply data dependency barriers, and so can substitute
347 [!] Note that read barriers should normally be paired with write barriers;
348 see the "SMP barrier pairing" subsection.
351 (4) General memory barriers.
353 A general memory barrier gives a guarantee that all the LOAD and STORE
354 operations specified before the barrier will appear to happen before all
355 the LOAD and STORE operations specified after the barrier with respect to
356 the other components of the system.
358 A general memory barrier is a partial ordering over both loads and stores.
360 General memory barriers imply both read and write memory barriers, and so
361 can substitute for either.
364 And a couple of implicit varieties:
368 This acts as a one-way permeable barrier. It guarantees that all memory
369 operations after the LOCK operation will appear to happen after the LOCK
370 operation with respect to the other components of the system.
372 Memory operations that occur before a LOCK operation may appear to happen
375 A LOCK operation should almost always be paired with an UNLOCK operation.
378 (6) UNLOCK operations.
380 This also acts as a one-way permeable barrier. It guarantees that all
381 memory operations before the UNLOCK operation will appear to happen before
382 the UNLOCK operation with respect to the other components of the system.
384 Memory operations that occur after an UNLOCK operation may appear to
385 happen before it completes.
387 LOCK and UNLOCK operations are guaranteed to appear with respect to each
388 other strictly in the order specified.
390 The use of LOCK and UNLOCK operations generally precludes the need for
391 other sorts of memory barrier (but note the exceptions mentioned in the
392 subsection "MMIO write barrier").
395 Memory barriers are only required where there's a possibility of interaction
396 between two CPUs or between a CPU and a device. If it can be guaranteed that
397 there won't be any such interaction in any particular piece of code, then
398 memory barriers are unnecessary in that piece of code.
401 Note that these are the _minimum_ guarantees. Different architectures may give
402 more substantial guarantees, but they may _not_ be relied upon outside of arch
406 WHAT MAY NOT BE ASSUMED ABOUT MEMORY BARRIERS?
407 ----------------------------------------------
409 There are certain things that the Linux kernel memory barriers do not guarantee:
411 (*) There is no guarantee that any of the memory accesses specified before a
412 memory barrier will be _complete_ by the completion of a memory barrier
413 instruction; the barrier can be considered to draw a line in that CPU's
414 access queue that accesses of the appropriate type may not cross.
416 (*) There is no guarantee that issuing a memory barrier on one CPU will have
417 any direct effect on another CPU or any other hardware in the system. The
418 indirect effect will be the order in which the second CPU sees the effects
419 of the first CPU's accesses occur, but see the next point:
421 (*) There is no guarantee that a CPU will see the correct order of effects
422 from a second CPU's accesses, even _if_ the second CPU uses a memory
423 barrier, unless the first CPU _also_ uses a matching memory barrier (see
424 the subsection on "SMP Barrier Pairing").
426 (*) There is no guarantee that some intervening piece of off-the-CPU
427 hardware[*] will not reorder the memory accesses. CPU cache coherency
428 mechanisms should propagate the indirect effects of a memory barrier
429 between CPUs, but might not do so in order.
431 [*] For information on bus mastering DMA and coherency please read:
433 Documentation/pci.txt
434 Documentation/DMA-mapping.txt
435 Documentation/DMA-API.txt
438 DATA DEPENDENCY BARRIERS
439 ------------------------
441 The usage requirements of data dependency barriers are a little subtle, and
442 it's not always obvious that they're needed. To illustrate, consider the
443 following sequence of events:
446 =============== ===============
447 { A == 1, B == 2, C = 3, P == &A, Q == &C }
454 There's a clear data dependency here, and it would seem that by the end of the
455 sequence, Q must be either &A or &B, and that:
457 (Q == &A) implies (D == 1)
458 (Q == &B) implies (D == 4)
460 But! CPU 2's perception of P may be updated _before_ its perception of B, thus
461 leading to the following situation:
463 (Q == &B) and (D == 2) ????
465 Whilst this may seem like a failure of coherency or causality maintenance, it
466 isn't, and this behaviour can be observed on certain real CPUs (such as the DEC
469 To deal with this, a data dependency barrier or better must be inserted
470 between the address load and the data load:
473 =============== ===============
474 { A == 1, B == 2, C = 3, P == &A, Q == &C }
479 <data dependency barrier>
482 This enforces the occurrence of one of the two implications, and prevents the
483 third possibility from arising.
485 [!] Note that this extremely counterintuitive situation arises most easily on
486 machines with split caches, so that, for example, one cache bank processes
487 even-numbered cache lines and the other bank processes odd-numbered cache
488 lines. The pointer P might be stored in an odd-numbered cache line, and the
489 variable B might be stored in an even-numbered cache line. Then, if the
490 even-numbered bank of the reading CPU's cache is extremely busy while the
491 odd-numbered bank is idle, one can see the new value of the pointer P (&B),
492 but the old value of the variable B (2).
495 Another example of where data dependency barriers might by required is where a
496 number is read from memory and then used to calculate the index for an array
500 =============== ===============
501 { M[0] == 1, M[1] == 2, M[3] = 3, P == 0, Q == 3 }
506 <data dependency barrier>
510 The data dependency barrier is very important to the RCU system, for example.
511 See rcu_dereference() in include/linux/rcupdate.h. This permits the current
512 target of an RCU'd pointer to be replaced with a new modified target, without
513 the replacement target appearing to be incompletely initialised.
515 See also the subsection on "Cache Coherency" for a more thorough example.
521 A control dependency requires a full read memory barrier, not simply a data
522 dependency barrier to make it work correctly. Consider the following bit of
528 <data dependency barrier>
531 This will not have the desired effect because there is no actual data
532 dependency, but rather a control dependency that the CPU may short-circuit by
533 attempting to predict the outcome in advance. In such a case what's actually
546 When dealing with CPU-CPU interactions, certain types of memory barrier should
547 always be paired. A lack of appropriate pairing is almost certainly an error.
549 A write barrier should always be paired with a data dependency barrier or read
550 barrier, though a general barrier would also be viable. Similarly a read
551 barrier or a data dependency barrier should always be paired with at least an
552 write barrier, though, again, a general barrier is viable:
555 =============== ===============
565 =============== ===============================
569 <data dependency barrier>
572 Basically, the read barrier always has to be there, even though it can be of
575 [!] Note that the stores before the write barrier would normally be expected to
576 match the loads after the read barrier or data dependency barrier, and vice
580 =============== ===============
581 a = 1; }---- --->{ v = c
583 <write barrier> \ <read barrier>
584 c = 3; } / \ { x = a;
585 d = 4; }---- --->{ y = b;
588 EXAMPLES OF MEMORY BARRIER SEQUENCES
589 ------------------------------------
591 Firstly, write barriers act as a partial orderings on store operations.
592 Consider the following sequence of events:
595 =======================
603 This sequence of events is committed to the memory coherence system in an order
604 that the rest of the system might perceive as the unordered set of { STORE A,
605 STORE B, STORE C } all occurring before the unordered set of { STORE D, STORE E
610 | |------>| C=3 | } /\
611 | | : +------+ }----- \ -----> Events perceptible
612 | | : | A=1 | } \/ to rest of system
614 | CPU 1 | : | B=2 | }
616 | | wwwwwwwwwwwwwwww } <--- At this point the write barrier
617 | | +------+ } requires all stores prior to the
618 | | : | E=5 | } barrier to be committed before
619 | | : +------+ } further stores may be take place.
624 | Sequence in which stores are committed to the
625 | memory system by CPU 1
629 Secondly, data dependency barriers act as a partial orderings on data-dependent
630 loads. Consider the following sequence of events:
633 ======================= =======================
634 { B = 7; X = 9; Y = 8; C = &Y }
639 STORE D = 4 LOAD C (gets &B)
642 Without intervention, CPU 2 may perceive the events on CPU 1 in some
643 effectively random order, despite the write barrier issued by CPU 1:
646 | | +------+ +-------+ | Sequence of update
647 | |------>| B=2 |----- --->| Y->8 | | of perception on
648 | | : +------+ \ +-------+ | CPU 2
649 | CPU 1 | : | A=1 | \ --->| C->&Y | V
650 | | +------+ | +-------+
651 | | wwwwwwwwwwwwwwww | : :
653 | | : | C=&B |--- | : : +-------+
654 | | : +------+ \ | +-------+ | |
655 | |------>| D=4 | ----------->| C->&B |------>| |
656 | | +------+ | +-------+ | |
657 +-------+ : : | : : | |
661 Apparently incorrect ---> | | B->7 |------>| |
662 perception of B (!) | +-------+ | |
665 The load of X holds ---> \ | X->9 |------>| |
666 up the maintenance \ +-------+ | |
667 of coherence of B ----->| B->2 | +-------+
672 In the above example, CPU 2 perceives that B is 7, despite the load of *C
673 (which would be B) coming after the the LOAD of C.
675 If, however, a data dependency barrier were to be placed between the load of C
676 and the load of *C (ie: B) on CPU 2:
679 ======================= =======================
680 { B = 7; X = 9; Y = 8; C = &Y }
685 STORE D = 4 LOAD C (gets &B)
686 <data dependency barrier>
689 then the following will occur:
692 | | +------+ +-------+
693 | |------>| B=2 |----- --->| Y->8 |
694 | | : +------+ \ +-------+
695 | CPU 1 | : | A=1 | \ --->| C->&Y |
696 | | +------+ | +-------+
697 | | wwwwwwwwwwwwwwww | : :
699 | | : | C=&B |--- | : : +-------+
700 | | : +------+ \ | +-------+ | |
701 | |------>| D=4 | ----------->| C->&B |------>| |
702 | | +------+ | +-------+ | |
703 +-------+ : : | : : | |
709 Makes sure all effects ---> \ ddddddddddddddddd | |
710 prior to the store of C \ +-------+ | |
711 are perceptible to ----->| B->2 |------>| |
712 subsequent loads +-------+ | |
716 And thirdly, a read barrier acts as a partial order on loads. Consider the
717 following sequence of events:
720 ======================= =======================
728 Without intervention, CPU 2 may then choose to perceive the events on CPU 1 in
729 some effectively random order, despite the write barrier issued by CPU 1:
732 | | +------+ +-------+
733 | |------>| A=1 |------ --->| A->0 |
734 | | +------+ \ +-------+
735 | CPU 1 | wwwwwwwwwwwwwwww \ --->| B->9 |
736 | | +------+ | +-------+
737 | |------>| B=2 |--- | : :
738 | | +------+ \ | : : +-------+
739 +-------+ : : \ | +-------+ | |
740 ---------->| B->2 |------>| |
741 | +-------+ | CPU 2 |
752 If, however, a read barrier were to be placed between the load of B and the
756 ======================= =======================
765 then the partial ordering imposed by CPU 1 will be perceived correctly by CPU
769 | | +------+ +-------+
770 | |------>| A=1 |------ --->| A->0 |
771 | | +------+ \ +-------+
772 | CPU 1 | wwwwwwwwwwwwwwww \ --->| B->9 |
773 | | +------+ | +-------+
774 | |------>| B=2 |--- | : :
775 | | +------+ \ | : : +-------+
776 +-------+ : : \ | +-------+ | |
777 ---------->| B->2 |------>| |
778 | +-------+ | CPU 2 |
781 At this point the read ----> \ rrrrrrrrrrrrrrrrr | |
782 barrier causes all effects \ +-------+ | |
783 prior to the storage of B ---->| A->1 |------>| |
784 to be perceptible to CPU 2 +-------+ | |
788 To illustrate this more completely, consider what could happen if the code
789 contained a load of A either side of the read barrier:
792 ======================= =======================
798 LOAD A [first load of A]
800 LOAD A [second load of A]
802 Even though the two loads of A both occur after the load of B, they may both
803 come up with different values:
806 | | +------+ +-------+
807 | |------>| A=1 |------ --->| A->0 |
808 | | +------+ \ +-------+
809 | CPU 1 | wwwwwwwwwwwwwwww \ --->| B->9 |
810 | | +------+ | +-------+
811 | |------>| B=2 |--- | : :
812 | | +------+ \ | : : +-------+
813 +-------+ : : \ | +-------+ | |
814 ---------->| B->2 |------>| |
815 | +-------+ | CPU 2 |
819 | | A->0 |------>| 1st |
821 At this point the read ----> \ rrrrrrrrrrrrrrrrr | |
822 barrier causes all effects \ +-------+ | |
823 prior to the storage of B ---->| A->1 |------>| 2nd |
824 to be perceptible to CPU 2 +-------+ | |
828 But it may be that the update to A from CPU 1 becomes perceptible to CPU 2
829 before the read barrier completes anyway:
832 | | +------+ +-------+
833 | |------>| A=1 |------ --->| A->0 |
834 | | +------+ \ +-------+
835 | CPU 1 | wwwwwwwwwwwwwwww \ --->| B->9 |
836 | | +------+ | +-------+
837 | |------>| B=2 |--- | : :
838 | | +------+ \ | : : +-------+
839 +-------+ : : \ | +-------+ | |
840 ---------->| B->2 |------>| |
841 | +-------+ | CPU 2 |
845 ---->| A->1 |------>| 1st |
847 rrrrrrrrrrrrrrrrr | |
849 | A->1 |------>| 2nd |
854 The guarantee is that the second load will always come up with A == 1 if the
855 load of B came up with B == 2. No such guarantee exists for the first load of
856 A; that may come up with either A == 0 or A == 1.
859 READ MEMORY BARRIERS VS LOAD SPECULATION
860 ----------------------------------------
862 Many CPUs speculate with loads: that is they see that they will need to load an
863 item from memory, and they find a time where they're not using the bus for any
864 other loads, and so do the load in advance - even though they haven't actually
865 got to that point in the instruction execution flow yet. This permits the
866 actual load instruction to potentially complete immediately because the CPU
867 already has the value to hand.
869 It may turn out that the CPU didn't actually need the value - perhaps because a
870 branch circumvented the load - in which case it can discard the value or just
871 cache it for later use.
876 ======================= =======================
878 DIVIDE } Divide instructions generally
879 DIVIDE } take a long time to perform
882 Which might appear as this:
886 --->| B->2 |------>| |
890 The CPU being busy doing a ---> --->| A->0 |~~~~ | |
891 division speculates on the +-------+ ~ | |
895 Once the divisions are complete --> : : ~-->| |
896 the CPU can then perform the : : | |
897 LOAD with immediate effect : : +-------+
900 Placing a read barrier or a data dependency barrier just before the second
904 ======================= =======================
911 will force any value speculatively obtained to be reconsidered to an extent
912 dependent on the type of barrier used. If there was no change made to the
913 speculated memory location, then the speculated value will just be used:
917 --->| B->2 |------>| |
921 The CPU being busy doing a ---> --->| A->0 |~~~~ | |
922 division speculates on the +-------+ ~ | |
927 rrrrrrrrrrrrrrrr~ | |
934 but if there was an update or an invalidation from another CPU pending, then
935 the speculation will be cancelled and the value reloaded:
939 --->| B->2 |------>| |
943 The CPU being busy doing a ---> --->| A->0 |~~~~ | |
944 division speculates on the +-------+ ~ | |
949 rrrrrrrrrrrrrrrrr | |
951 The speculation is discarded ---> --->| A->1 |------>| |
952 and an updated value is +-------+ | |
953 retrieved : : +-------+
956 ========================
957 EXPLICIT KERNEL BARRIERS
958 ========================
960 The Linux kernel has a variety of different barriers that act at different
963 (*) Compiler barrier.
965 (*) CPU memory barriers.
967 (*) MMIO write barrier.
973 The Linux kernel has an explicit compiler barrier function that prevents the
974 compiler from moving the memory accesses either side of it to the other side:
978 This a general barrier - lesser varieties of compiler barrier do not exist.
980 The compiler barrier has no direct effect on the CPU, which may then reorder
981 things however it wishes.
987 The Linux kernel has eight basic CPU memory barriers:
989 TYPE MANDATORY SMP CONDITIONAL
990 =============== ======================= ===========================
991 GENERAL mb() smp_mb()
992 WRITE wmb() smp_wmb()
994 DATA DEPENDENCY read_barrier_depends() smp_read_barrier_depends()
997 All CPU memory barriers unconditionally imply compiler barriers.
999 SMP memory barriers are reduced to compiler barriers on uniprocessor compiled
1000 systems because it is assumed that a CPU will be appear to be self-consistent,
1001 and will order overlapping accesses correctly with respect to itself.
1003 [!] Note that SMP memory barriers _must_ be used to control the ordering of
1004 references to shared memory on SMP systems, though the use of locking instead
1007 Mandatory barriers should not be used to control SMP effects, since mandatory
1008 barriers unnecessarily impose overhead on UP systems. They may, however, be
1009 used to control MMIO effects on accesses through relaxed memory I/O windows.
1010 These are required even on non-SMP systems as they affect the order in which
1011 memory operations appear to a device by prohibiting both the compiler and the
1012 CPU from reordering them.
1015 There are some more advanced barrier functions:
1017 (*) set_mb(var, value)
1018 (*) set_wmb(var, value)
1020 These assign the value to the variable and then insert at least a write
1021 barrier after it, depending on the function. They aren't guaranteed to
1022 insert anything more than a compiler barrier in a UP compilation.
1025 (*) smp_mb__before_atomic_dec();
1026 (*) smp_mb__after_atomic_dec();
1027 (*) smp_mb__before_atomic_inc();
1028 (*) smp_mb__after_atomic_inc();
1030 These are for use with atomic add, subtract, increment and decrement
1031 functions that don't return a value, especially when used for reference
1032 counting. These functions do not imply memory barriers.
1034 As an example, consider a piece of code that marks an object as being dead
1035 and then decrements the object's reference count:
1038 smp_mb__before_atomic_dec();
1039 atomic_dec(&obj->ref_count);
1041 This makes sure that the death mark on the object is perceived to be set
1042 *before* the reference counter is decremented.
1044 See Documentation/atomic_ops.txt for more information. See the "Atomic
1045 operations" subsection for information on where to use these.
1048 (*) smp_mb__before_clear_bit(void);
1049 (*) smp_mb__after_clear_bit(void);
1051 These are for use similar to the atomic inc/dec barriers. These are
1052 typically used for bitwise unlocking operations, so care must be taken as
1053 there are no implicit memory barriers here either.
1055 Consider implementing an unlock operation of some nature by clearing a
1056 locking bit. The clear_bit() would then need to be barriered like this:
1058 smp_mb__before_clear_bit();
1061 This prevents memory operations before the clear leaking to after it. See
1062 the subsection on "Locking Functions" with reference to UNLOCK operation
1065 See Documentation/atomic_ops.txt for more information. See the "Atomic
1066 operations" subsection for information on where to use these.
1072 The Linux kernel also has a special barrier for use with memory-mapped I/O
1077 This is a variation on the mandatory write barrier that causes writes to weakly
1078 ordered I/O regions to be partially ordered. Its effects may go beyond the
1079 CPU->Hardware interface and actually affect the hardware at some level.
1081 See the subsection "Locks vs I/O accesses" for more information.
1084 ===============================
1085 IMPLICIT KERNEL MEMORY BARRIERS
1086 ===============================
1088 Some of the other functions in the linux kernel imply memory barriers, amongst
1089 which are locking and scheduling functions.
1091 This specification is a _minimum_ guarantee; any particular architecture may
1092 provide more substantial guarantees, but these may not be relied upon outside
1093 of arch specific code.
1099 The Linux kernel has a number of locking constructs:
1108 In all cases there are variants on "LOCK" operations and "UNLOCK" operations
1109 for each construct. These operations all imply certain barriers:
1111 (1) LOCK operation implication:
1113 Memory operations issued after the LOCK will be completed after the LOCK
1114 operation has completed.
1116 Memory operations issued before the LOCK may be completed after the LOCK
1117 operation has completed.
1119 (2) UNLOCK operation implication:
1121 Memory operations issued before the UNLOCK will be completed before the
1122 UNLOCK operation has completed.
1124 Memory operations issued after the UNLOCK may be completed before the
1125 UNLOCK operation has completed.
1127 (3) LOCK vs LOCK implication:
1129 All LOCK operations issued before another LOCK operation will be completed
1130 before that LOCK operation.
1132 (4) LOCK vs UNLOCK implication:
1134 All LOCK operations issued before an UNLOCK operation will be completed
1135 before the UNLOCK operation.
1137 All UNLOCK operations issued before a LOCK operation will be completed
1138 before the LOCK operation.
1140 (5) Failed conditional LOCK implication:
1142 Certain variants of the LOCK operation may fail, either due to being
1143 unable to get the lock immediately, or due to receiving an unblocked
1144 signal whilst asleep waiting for the lock to become available. Failed
1145 locks do not imply any sort of barrier.
1147 Therefore, from (1), (2) and (4) an UNLOCK followed by an unconditional LOCK is
1148 equivalent to a full barrier, but a LOCK followed by an UNLOCK is not.
1150 [!] Note: one of the consequence of LOCKs and UNLOCKs being only one-way
1151 barriers is that the effects instructions outside of a critical section may
1152 seep into the inside of the critical section.
1154 A LOCK followed by an UNLOCK may not be assumed to be full memory barrier
1155 because it is possible for an access preceding the LOCK to happen after the
1156 LOCK, and an access following the UNLOCK to happen before the UNLOCK, and the
1157 two accesses can themselves then cross:
1166 LOCK, STORE *B, STORE *A, UNLOCK
1168 Locks and semaphores may not provide any guarantee of ordering on UP compiled
1169 systems, and so cannot be counted on in such a situation to actually achieve
1170 anything at all - especially with respect to I/O accesses - unless combined
1171 with interrupt disabling operations.
1173 See also the section on "Inter-CPU locking barrier effects".
1176 As an example, consider the following:
1187 The following sequence of events is acceptable:
1189 LOCK, {*F,*A}, *E, {*C,*D}, *B, UNLOCK
1191 [+] Note that {*F,*A} indicates a combined access.
1193 But none of the following are:
1195 {*F,*A}, *B, LOCK, *C, *D, UNLOCK, *E
1196 *A, *B, *C, LOCK, *D, UNLOCK, *E, *F
1197 *A, *B, LOCK, *C, UNLOCK, *D, *E, *F
1198 *B, LOCK, *C, *D, UNLOCK, {*F,*A}, *E
1202 INTERRUPT DISABLING FUNCTIONS
1203 -----------------------------
1205 Functions that disable interrupts (LOCK equivalent) and enable interrupts
1206 (UNLOCK equivalent) will act as compiler barriers only. So if memory or I/O
1207 barriers are required in such a situation, they must be provided from some
1211 MISCELLANEOUS FUNCTIONS
1212 -----------------------
1214 Other functions that imply barriers:
1216 (*) schedule() and similar imply full memory barriers.
1219 =================================
1220 INTER-CPU LOCKING BARRIER EFFECTS
1221 =================================
1223 On SMP systems locking primitives give a more substantial form of barrier: one
1224 that does affect memory access ordering on other CPUs, within the context of
1225 conflict on any particular lock.
1228 LOCKS VS MEMORY ACCESSES
1229 ------------------------
1231 Consider the following: the system has a pair of spinlocks (M) and (Q), and
1232 three CPUs; then should the following sequence of events occur:
1235 =============================== ===============================
1243 Then there is no guarantee as to what order CPU #3 will see the accesses to *A
1244 through *H occur in, other than the constraints imposed by the separate locks
1245 on the separate CPUs. It might, for example, see:
1247 *E, LOCK M, LOCK Q, *G, *C, *F, *A, *B, UNLOCK Q, *D, *H, UNLOCK M
1249 But it won't see any of:
1251 *B, *C or *D preceding LOCK M
1252 *A, *B or *C following UNLOCK M
1253 *F, *G or *H preceding LOCK Q
1254 *E, *F or *G following UNLOCK Q
1257 However, if the following occurs:
1260 =============================== ===============================
1275 *E, LOCK M [1], *C, *B, *A, UNLOCK M [1],
1276 LOCK M [2], *H, *F, *G, UNLOCK M [2], *D
1278 But assuming CPU #1 gets the lock first, it won't see any of:
1280 *B, *C, *D, *F, *G or *H preceding LOCK M [1]
1281 *A, *B or *C following UNLOCK M [1]
1282 *F, *G or *H preceding LOCK M [2]
1283 *A, *B, *C, *E, *F or *G following UNLOCK M [2]
1286 LOCKS VS I/O ACCESSES
1287 ---------------------
1289 Under certain circumstances (especially involving NUMA), I/O accesses within
1290 two spinlocked sections on two different CPUs may be seen as interleaved by the
1291 PCI bridge, because the PCI bridge does not necessarily participate in the
1292 cache-coherence protocol, and is therefore incapable of issuing the required
1293 read memory barriers.
1298 =============================== ===============================
1308 may be seen by the PCI bridge as follows:
1310 STORE *ADDR = 0, STORE *ADDR = 4, STORE *DATA = 1, STORE *DATA = 5
1312 which would probably cause the hardware to malfunction.
1315 What is necessary here is to intervene with an mmiowb() before dropping the
1316 spinlock, for example:
1319 =============================== ===============================
1331 this will ensure that the two stores issued on CPU #1 appear at the PCI bridge
1332 before either of the stores issued on CPU #2.
1335 Furthermore, following a store by a load to the same device obviates the need
1336 for an mmiowb(), because the load forces the store to complete before the load
1340 =============================== ===============================
1351 See Documentation/DocBook/deviceiobook.tmpl for more information.
1354 =================================
1355 WHERE ARE MEMORY BARRIERS NEEDED?
1356 =================================
1358 Under normal operation, memory operation reordering is generally not going to
1359 be a problem as a single-threaded linear piece of code will still appear to
1360 work correctly, even if it's in an SMP kernel. There are, however, three
1361 circumstances in which reordering definitely _could_ be a problem:
1363 (*) Interprocessor interaction.
1365 (*) Atomic operations.
1367 (*) Accessing devices (I/O).
1372 INTERPROCESSOR INTERACTION
1373 --------------------------
1375 When there's a system with more than one processor, more than one CPU in the
1376 system may be working on the same data set at the same time. This can cause
1377 synchronisation problems, and the usual way of dealing with them is to use
1378 locks. Locks, however, are quite expensive, and so it may be preferable to
1379 operate without the use of a lock if at all possible. In such a case
1380 operations that affect both CPUs may have to be carefully ordered to prevent
1383 Consider, for example, the R/W semaphore slow path. Here a waiting process is
1384 queued on the semaphore, by virtue of it having a piece of its stack linked to
1385 the semaphore's list of waiting processes:
1387 struct rw_semaphore {
1390 struct list_head waiters;
1393 struct rwsem_waiter {
1394 struct list_head list;
1395 struct task_struct *task;
1398 To wake up a particular waiter, the up_read() or up_write() functions have to:
1400 (1) read the next pointer from this waiter's record to know as to where the
1401 next waiter record is;
1403 (4) read the pointer to the waiter's task structure;
1405 (3) clear the task pointer to tell the waiter it has been given the semaphore;
1407 (4) call wake_up_process() on the task; and
1409 (5) release the reference held on the waiter's task struct.
1411 In otherwords, it has to perform this sequence of events:
1413 LOAD waiter->list.next;
1419 and if any of these steps occur out of order, then the whole thing may
1422 Once it has queued itself and dropped the semaphore lock, the waiter does not
1423 get the lock again; it instead just waits for its task pointer to be cleared
1424 before proceeding. Since the record is on the waiter's stack, this means that
1425 if the task pointer is cleared _before_ the next pointer in the list is read,
1426 another CPU might start processing the waiter and might clobber the waiter's
1427 stack before the up*() function has a chance to read the next pointer.
1429 Consider then what might happen to the above sequence of events:
1432 =============================== ===============================
1439 Woken up by other event
1444 foo() clobbers *waiter
1446 LOAD waiter->list.next;
1449 This could be dealt with using the semaphore lock, but then the down_xxx()
1450 function has to needlessly get the spinlock again after being woken up.
1452 The way to deal with this is to insert a general SMP memory barrier:
1454 LOAD waiter->list.next;
1461 In this case, the barrier makes a guarantee that all memory accesses before the
1462 barrier will appear to happen before all the memory accesses after the barrier
1463 with respect to the other CPUs on the system. It does _not_ guarantee that all
1464 the memory accesses before the barrier will be complete by the time the barrier
1465 instruction itself is complete.
1467 On a UP system - where this wouldn't be a problem - the smp_mb() is just a
1468 compiler barrier, thus making sure the compiler emits the instructions in the
1469 right order without actually intervening in the CPU. Since there's only one
1470 CPU, that CPU's dependency ordering logic will take care of everything else.
1476 Whilst they are technically interprocessor interaction considerations, atomic
1477 operations are noted specially as some of them imply full memory barriers and
1478 some don't, but they're very heavily relied on as a group throughout the
1481 Any atomic operation that modifies some state in memory and returns information
1482 about the state (old or new) implies an SMP-conditional general memory barrier
1483 (smp_mb()) on each side of the actual operation. These include:
1488 atomic_inc_return();
1489 atomic_dec_return();
1490 atomic_add_return();
1491 atomic_sub_return();
1492 atomic_inc_and_test();
1493 atomic_dec_and_test();
1494 atomic_sub_and_test();
1495 atomic_add_negative();
1496 atomic_add_unless();
1498 test_and_clear_bit();
1499 test_and_change_bit();
1501 These are used for such things as implementing LOCK-class and UNLOCK-class
1502 operations and adjusting reference counters towards object destruction, and as
1503 such the implicit memory barrier effects are necessary.
1506 The following operation are potential problems as they do _not_ imply memory
1507 barriers, but might be used for implementing such things as UNLOCK-class
1515 With these the appropriate explicit memory barrier should be used if necessary
1516 (smp_mb__before_clear_bit() for instance).
1519 The following also do _not_ imply memory barriers, and so may require explicit
1520 memory barriers under some circumstances (smp_mb__before_atomic_dec() for
1528 If they're used for statistics generation, then they probably don't need memory
1529 barriers, unless there's a coupling between statistical data.
1531 If they're used for reference counting on an object to control its lifetime,
1532 they probably don't need memory barriers because either the reference count
1533 will be adjusted inside a locked section, or the caller will already hold
1534 sufficient references to make the lock, and thus a memory barrier unnecessary.
1536 If they're used for constructing a lock of some description, then they probably
1537 do need memory barriers as a lock primitive generally has to do things in a
1541 Basically, each usage case has to be carefully considered as to whether memory
1542 barriers are needed or not.
1544 [!] Note that special memory barrier primitives are available for these
1545 situations because on some CPUs the atomic instructions used imply full memory
1546 barriers, and so barrier instructions are superfluous in conjunction with them,
1547 and in such cases the special barrier primitives will be no-ops.
1549 See Documentation/atomic_ops.txt for more information.
1555 Many devices can be memory mapped, and so appear to the CPU as if they're just
1556 a set of memory locations. To control such a device, the driver usually has to
1557 make the right memory accesses in exactly the right order.
1559 However, having a clever CPU or a clever compiler creates a potential problem
1560 in that the carefully sequenced accesses in the driver code won't reach the
1561 device in the requisite order if the CPU or the compiler thinks it is more
1562 efficient to reorder, combine or merge accesses - something that would cause
1563 the device to malfunction.
1565 Inside of the Linux kernel, I/O should be done through the appropriate accessor
1566 routines - such as inb() or writel() - which know how to make such accesses
1567 appropriately sequential. Whilst this, for the most part, renders the explicit
1568 use of memory barriers unnecessary, there are a couple of situations where they
1571 (1) On some systems, I/O stores are not strongly ordered across all CPUs, and
1572 so for _all_ general drivers locks should be used and mmiowb() must be
1573 issued prior to unlocking the critical section.
1575 (2) If the accessor functions are used to refer to an I/O memory window with
1576 relaxed memory access properties, then _mandatory_ memory barriers are
1577 required to enforce ordering.
1579 See Documentation/DocBook/deviceiobook.tmpl for more information.
1585 A driver may be interrupted by its own interrupt service routine, and thus the
1586 two parts of the driver may interfere with each other's attempts to control or
1589 This may be alleviated - at least in part - by disabling local interrupts (a
1590 form of locking), such that the critical operations are all contained within
1591 the interrupt-disabled section in the driver. Whilst the driver's interrupt
1592 routine is executing, the driver's core may not run on the same CPU, and its
1593 interrupt is not permitted to happen again until the current interrupt has been
1594 handled, thus the interrupt handler does not need to lock against that.
1596 However, consider a driver that was talking to an ethernet card that sports an
1597 address register and a data register. If that driver's core talks to the card
1598 under interrupt-disablement and then the driver's interrupt handler is invoked:
1609 The store to the data register might happen after the second store to the
1610 address register if ordering rules are sufficiently relaxed:
1612 STORE *ADDR = 3, STORE *ADDR = 4, STORE *DATA = y, q = LOAD *DATA
1615 If ordering rules are relaxed, it must be assumed that accesses done inside an
1616 interrupt disabled section may leak outside of it and may interleave with
1617 accesses performed in an interrupt - and vice versa - unless implicit or
1618 explicit barriers are used.
1620 Normally this won't be a problem because the I/O accesses done inside such
1621 sections will include synchronous load operations on strictly ordered I/O
1622 registers that form implicit I/O barriers. If this isn't sufficient then an
1623 mmiowb() may need to be used explicitly.
1626 A similar situation may occur between an interrupt routine and two routines
1627 running on separate CPUs that communicate with each other. If such a case is
1628 likely, then interrupt-disabling locks should be used to guarantee ordering.
1631 ==========================
1632 KERNEL I/O BARRIER EFFECTS
1633 ==========================
1635 When accessing I/O memory, drivers should use the appropriate accessor
1640 These are intended to talk to I/O space rather than memory space, but
1641 that's primarily a CPU-specific concept. The i386 and x86_64 processors do
1642 indeed have special I/O space access cycles and instructions, but many
1643 CPUs don't have such a concept.
1645 The PCI bus, amongst others, defines an I/O space concept - which on such
1646 CPUs as i386 and x86_64 cpus readily maps to the CPU's concept of I/O
1647 space. However, it may also be mapped as a virtual I/O space in the CPU's
1648 memory map, particularly on those CPUs that don't support alternate I/O
1651 Accesses to this space may be fully synchronous (as on i386), but
1652 intermediary bridges (such as the PCI host bridge) may not fully honour
1655 They are guaranteed to be fully ordered with respect to each other.
1657 They are not guaranteed to be fully ordered with respect to other types of
1658 memory and I/O operation.
1660 (*) readX(), writeX():
1662 Whether these are guaranteed to be fully ordered and uncombined with
1663 respect to each other on the issuing CPU depends on the characteristics
1664 defined for the memory window through which they're accessing. On later
1665 i386 architecture machines, for example, this is controlled by way of the
1668 Ordinarily, these will be guaranteed to be fully ordered and uncombined,,
1669 provided they're not accessing a prefetchable device.
1671 However, intermediary hardware (such as a PCI bridge) may indulge in
1672 deferral if it so wishes; to flush a store, a load from the same location
1673 is preferred[*], but a load from the same device or from configuration
1674 space should suffice for PCI.
1676 [*] NOTE! attempting to load from the same location as was written to may
1677 cause a malfunction - consider the 16550 Rx/Tx serial registers for
1680 Used with prefetchable I/O memory, an mmiowb() barrier may be required to
1681 force stores to be ordered.
1683 Please refer to the PCI specification for more information on interactions
1684 between PCI transactions.
1688 These are similar to readX(), but are not guaranteed to be ordered in any
1689 way. Be aware that there is no I/O read barrier available.
1691 (*) ioreadX(), iowriteX()
1693 These will perform as appropriate for the type of access they're actually
1694 doing, be it inX()/outX() or readX()/writeX().
1697 ========================================
1698 ASSUMED MINIMUM EXECUTION ORDERING MODEL
1699 ========================================
1701 It has to be assumed that the conceptual CPU is weakly-ordered but that it will
1702 maintain the appearance of program causality with respect to itself. Some CPUs
1703 (such as i386 or x86_64) are more constrained than others (such as powerpc or
1704 frv), and so the most relaxed case (namely DEC Alpha) must be assumed outside
1705 of arch-specific code.
1707 This means that it must be considered that the CPU will execute its instruction
1708 stream in any order it feels like - or even in parallel - provided that if an
1709 instruction in the stream depends on the an earlier instruction, then that
1710 earlier instruction must be sufficiently complete[*] before the later
1711 instruction may proceed; in other words: provided that the appearance of
1712 causality is maintained.
1714 [*] Some instructions have more than one effect - such as changing the
1715 condition codes, changing registers or changing memory - and different
1716 instructions may depend on different effects.
1718 A CPU may also discard any instruction sequence that winds up having no
1719 ultimate effect. For example, if two adjacent instructions both load an
1720 immediate value into the same register, the first may be discarded.
1723 Similarly, it has to be assumed that compiler might reorder the instruction
1724 stream in any way it sees fit, again provided the appearance of causality is
1728 ============================
1729 THE EFFECTS OF THE CPU CACHE
1730 ============================
1732 The way cached memory operations are perceived across the system is affected to
1733 a certain extent by the caches that lie between CPUs and memory, and by the
1734 memory coherence system that maintains the consistency of state in the system.
1736 As far as the way a CPU interacts with another part of the system through the
1737 caches goes, the memory system has to include the CPU's caches, and memory
1738 barriers for the most part act at the interface between the CPU and its cache
1739 (memory barriers logically act on the dotted line in the following diagram):
1741 <--- CPU ---> : <----------- Memory ----------->
1743 +--------+ +--------+ : +--------+ +-----------+
1744 | | | | : | | | | +--------+
1745 | CPU | | Memory | : | CPU | | | | |
1746 | Core |--->| Access |----->| Cache |<-->| | | |
1747 | | | Queue | : | | | |--->| Memory |
1748 | | | | : | | | | | |
1749 +--------+ +--------+ : +--------+ | | | |
1750 : | Cache | +--------+
1752 : | Mechanism | +--------+
1753 +--------+ +--------+ : +--------+ | | | |
1754 | | | | : | | | | | |
1755 | CPU | | Memory | : | CPU | | |--->| Device |
1756 | Core |--->| Access |----->| Cache |<-->| | | |
1757 | | | Queue | : | | | | | |
1758 | | | | : | | | | +--------+
1759 +--------+ +--------+ : +--------+ +-----------+
1763 Although any particular load or store may not actually appear outside of the
1764 CPU that issued it since it may have been satisfied within the CPU's own cache,
1765 it will still appear as if the full memory access had taken place as far as the
1766 other CPUs are concerned since the cache coherency mechanisms will migrate the
1767 cacheline over to the accessing CPU and propagate the effects upon conflict.
1769 The CPU core may execute instructions in any order it deems fit, provided the
1770 expected program causality appears to be maintained. Some of the instructions
1771 generate load and store operations which then go into the queue of memory
1772 accesses to be performed. The core may place these in the queue in any order
1773 it wishes, and continue execution until it is forced to wait for an instruction
1776 What memory barriers are concerned with is controlling the order in which
1777 accesses cross from the CPU side of things to the memory side of things, and
1778 the order in which the effects are perceived to happen by the other observers
1781 [!] Memory barriers are _not_ needed within a given CPU, as CPUs always see
1782 their own loads and stores as if they had happened in program order.
1784 [!] MMIO or other device accesses may bypass the cache system. This depends on
1785 the properties of the memory window through which devices are accessed and/or
1786 the use of any special device communication instructions the CPU may have.
1792 Life isn't quite as simple as it may appear above, however: for while the
1793 caches are expected to be coherent, there's no guarantee that that coherency
1794 will be ordered. This means that whilst changes made on one CPU will
1795 eventually become visible on all CPUs, there's no guarantee that they will
1796 become apparent in the same order on those other CPUs.
1799 Consider dealing with a system that has pair of CPUs (1 & 2), each of which has
1800 a pair of parallel data caches (CPU 1 has A/B, and CPU 2 has C/D):
1805 +--------+ : +--->| Cache A |<------->| |
1806 | | : | +---------+ | |
1808 | | : | +---------+ | |
1809 +--------+ : +--->| Cache B |<------->| |
1812 : +---------+ | System |
1813 +--------+ : +--->| Cache C |<------->| |
1814 | | : | +---------+ | |
1816 | | : | +---------+ | |
1817 +--------+ : +--->| Cache D |<------->| |
1822 Imagine the system has the following properties:
1824 (*) an odd-numbered cache line may be in cache A, cache C or it may still be
1827 (*) an even-numbered cache line may be in cache B, cache D or it may still be
1830 (*) whilst the CPU core is interrogating one cache, the other cache may be
1831 making use of the bus to access the rest of the system - perhaps to
1832 displace a dirty cacheline or to do a speculative load;
1834 (*) each cache has a queue of operations that need to be applied to that cache
1835 to maintain coherency with the rest of the system;
1837 (*) the coherency queue is not flushed by normal loads to lines already
1838 present in the cache, even though the contents of the queue may
1839 potentially effect those loads.
1841 Imagine, then, that two writes are made on the first CPU, with a write barrier
1842 between them to guarantee that they will appear to reach that CPU's caches in
1843 the requisite order:
1846 =============== =============== =======================================
1847 u == 0, v == 1 and p == &u, q == &u
1849 smp_wmb(); Make sure change to v visible before
1851 <A:modify v=2> v is now in cache A exclusively
1853 <B:modify p=&v> p is now in cache B exclusively
1855 The write memory barrier forces the other CPUs in the system to perceive that
1856 the local CPU's caches have apparently been updated in the correct order. But
1857 now imagine that the second CPU that wants to read those values:
1860 =============== =============== =======================================
1865 The above pair of reads may then fail to happen in expected order, as the
1866 cacheline holding p may get updated in one of the second CPU's caches whilst
1867 the update to the cacheline holding v is delayed in the other of the second
1868 CPU's caches by some other cache event:
1871 =============== =============== =======================================
1872 u == 0, v == 1 and p == &u, q == &u
1875 <A:modify v=2> <C:busy>
1879 <B:modify p=&v> <D:commit p=&v>
1882 <C:read *q> Reads from v before v updated in cache
1886 Basically, whilst both cachelines will be updated on CPU 2 eventually, there's
1887 no guarantee that, without intervention, the order of update will be the same
1888 as that committed on CPU 1.
1891 To intervene, we need to interpolate a data dependency barrier or a read
1892 barrier between the loads. This will force the cache to commit its coherency
1893 queue before processing any further requests:
1896 =============== =============== =======================================
1897 u == 0, v == 1 and p == &u, q == &u
1900 <A:modify v=2> <C:busy>
1904 <B:modify p=&v> <D:commit p=&v>
1906 smp_read_barrier_depends()
1910 <C:read *q> Reads from v after v updated in cache
1913 This sort of problem can be encountered on DEC Alpha processors as they have a
1914 split cache that improves performance by making better use of the data bus.
1915 Whilst most CPUs do imply a data dependency barrier on the read when a memory
1916 access depends on a read, not all do, so it may not be relied on.
1918 Other CPUs may also have split caches, but must coordinate between the various
1919 cachelets for normal memory accesss. The semantics of the Alpha removes the
1920 need for coordination in absence of memory barriers.
1923 CACHE COHERENCY VS DMA
1924 ----------------------
1926 Not all systems maintain cache coherency with respect to devices doing DMA. In
1927 such cases, a device attempting DMA may obtain stale data from RAM because
1928 dirty cache lines may be resident in the caches of various CPUs, and may not
1929 have been written back to RAM yet. To deal with this, the appropriate part of
1930 the kernel must flush the overlapping bits of cache on each CPU (and maybe
1931 invalidate them as well).
1933 In addition, the data DMA'd to RAM by a device may be overwritten by dirty
1934 cache lines being written back to RAM from a CPU's cache after the device has
1935 installed its own data, or cache lines simply present in a CPUs cache may
1936 simply obscure the fact that RAM has been updated, until at such time as the
1937 cacheline is discarded from the CPU's cache and reloaded. To deal with this,
1938 the appropriate part of the kernel must invalidate the overlapping bits of the
1941 See Documentation/cachetlb.txt for more information on cache management.
1944 CACHE COHERENCY VS MMIO
1945 -----------------------
1947 Memory mapped I/O usually takes place through memory locations that are part of
1948 a window in the CPU's memory space that have different properties assigned than
1949 the usual RAM directed window.
1951 Amongst these properties is usually the fact that such accesses bypass the
1952 caching entirely and go directly to the device buses. This means MMIO accesses
1953 may, in effect, overtake accesses to cached memory that were emitted earlier.
1954 A memory barrier isn't sufficient in such a case, but rather the cache must be
1955 flushed between the cached memory write and the MMIO access if the two are in
1959 =========================
1960 THE THINGS CPUS GET UP TO
1961 =========================
1963 A programmer might take it for granted that the CPU will perform memory
1964 operations in exactly the order specified, so that if a CPU is, for example,
1965 given the following piece of code to execute:
1973 They would then expect that the CPU will complete the memory operation for each
1974 instruction before moving on to the next one, leading to a definite sequence of
1975 operations as seen by external observers in the system:
1977 LOAD *A, STORE *B, LOAD *C, LOAD *D, STORE *E.
1980 Reality is, of course, much messier. With many CPUs and compilers, the above
1981 assumption doesn't hold because:
1983 (*) loads are more likely to need to be completed immediately to permit
1984 execution progress, whereas stores can often be deferred without a
1987 (*) loads may be done speculatively, and the result discarded should it prove
1988 to have been unnecessary;
1990 (*) loads may be done speculatively, leading to the result having being
1991 fetched at the wrong time in the expected sequence of events;
1993 (*) the order of the memory accesses may be rearranged to promote better use
1994 of the CPU buses and caches;
1996 (*) loads and stores may be combined to improve performance when talking to
1997 memory or I/O hardware that can do batched accesses of adjacent locations,
1998 thus cutting down on transaction setup costs (memory and PCI devices may
1999 both be able to do this); and
2001 (*) the CPU's data cache may affect the ordering, and whilst cache-coherency
2002 mechanisms may alleviate this - once the store has actually hit the cache
2003 - there's no guarantee that the coherency management will be propagated in
2004 order to other CPUs.
2006 So what another CPU, say, might actually observe from the above piece of code
2009 LOAD *A, ..., LOAD {*C,*D}, STORE *E, STORE *B
2011 (Where "LOAD {*C,*D}" is a combined load)
2014 However, it is guaranteed that a CPU will be self-consistent: it will see its
2015 _own_ accesses appear to be correctly ordered, without the need for a memory
2016 barrier. For instance with the following code:
2025 and assuming no intervention by an external influence, it can be assumed that
2026 the final result will appear to be:
2028 U == the original value of *A
2033 The code above may cause the CPU to generate the full sequence of memory
2036 U=LOAD *A, STORE *A=V, STORE *A=W, X=LOAD *A, STORE *A=Y, Z=LOAD *A
2038 in that order, but, without intervention, the sequence may have almost any
2039 combination of elements combined or discarded, provided the program's view of
2040 the world remains consistent.
2042 The compiler may also combine, discard or defer elements of the sequence before
2043 the CPU even sees them.
2054 since, without a write barrier, it can be assumed that the effect of the
2055 storage of V to *A is lost. Similarly:
2060 may, without a memory barrier, be reduced to:
2065 and the LOAD operation never appear outside of the CPU.
2068 AND THEN THERE'S THE ALPHA
2069 --------------------------
2071 The DEC Alpha CPU is one of the most relaxed CPUs there is. Not only that,
2072 some versions of the Alpha CPU have a split data cache, permitting them to have
2073 two semantically related cache lines updating at separate times. This is where
2074 the data dependency barrier really becomes necessary as this synchronises both
2075 caches with the memory coherence system, thus making it seem like pointer
2076 changes vs new data occur in the right order.
2078 The Alpha defines the Linux's kernel's memory barrier model.
2080 See the subsection on "Cache Coherency" above.
2087 Alpha AXP Architecture Reference Manual, Second Edition (Sites & Witek,
2089 Chapter 5.2: Physical Address Space Characteristics
2090 Chapter 5.4: Caches and Write Buffers
2091 Chapter 5.5: Data Sharing
2092 Chapter 5.6: Read/Write Ordering
2094 AMD64 Architecture Programmer's Manual Volume 2: System Programming
2095 Chapter 7.1: Memory-Access Ordering
2096 Chapter 7.4: Buffering and Combining Memory Writes
2098 IA-32 Intel Architecture Software Developer's Manual, Volume 3:
2099 System Programming Guide
2100 Chapter 7.1: Locked Atomic Operations
2101 Chapter 7.2: Memory Ordering
2102 Chapter 7.4: Serializing Instructions
2104 The SPARC Architecture Manual, Version 9
2105 Chapter 8: Memory Models
2106 Appendix D: Formal Specification of the Memory Models
2107 Appendix J: Programming with the Memory Models
2109 UltraSPARC Programmer Reference Manual
2110 Chapter 5: Memory Accesses and Cacheability
2111 Chapter 15: Sparc-V9 Memory Models
2113 UltraSPARC III Cu User's Manual
2114 Chapter 9: Memory Models
2116 UltraSPARC IIIi Processor User's Manual
2117 Chapter 8: Memory Models
2119 UltraSPARC Architecture 2005
2121 Appendix D: Formal Specifications of the Memory Models
2123 UltraSPARC T1 Supplement to the UltraSPARC Architecture 2005
2124 Chapter 8: Memory Models
2125 Appendix F: Caches and Cache Coherency
2127 Solaris Internals, Core Kernel Architecture, p63-68:
2128 Chapter 3.3: Hardware Considerations for Locks and
2131 Unix Systems for Modern Architectures, Symmetric Multiprocessing and Caching
2132 for Kernel Programmers:
2133 Chapter 13: Other Memory Models
2135 Intel Itanium Architecture Software Developer's Manual: Volume 1:
2136 Section 2.6: Speculation
2137 Section 4.4: Memory Access