Use __uXX types in <linux/i2o_dev.h>, include <linux/ioctl.h> too
[linux-2.6/suspend2-2.6.18.git] / arch / arm / mm / copypage-v6.c
blob269ce6913ee95958948b6ce142c8a1773206434f
1 /*
2 * linux/arch/arm/mm/copypage-v6.c
4 * Copyright (C) 2002 Deep Blue Solutions Ltd, All Rights Reserved.
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
10 #include <linux/init.h>
11 #include <linux/spinlock.h>
12 #include <linux/mm.h>
14 #include <asm/page.h>
15 #include <asm/pgtable.h>
16 #include <asm/shmparam.h>
17 #include <asm/tlbflush.h>
18 #include <asm/cacheflush.h>
20 #if SHMLBA > 16384
21 #error FIX ME
22 #endif
24 #define from_address (0xffff8000)
25 #define to_address (0xffffc000)
27 #define TOP_PTE(x) pte_offset_kernel(top_pmd, x)
29 static DEFINE_SPINLOCK(v6_lock);
32 * Copy the user page. No aliasing to deal with so we can just
33 * attack the kernel's existing mapping of these pages.
35 static void v6_copy_user_page_nonaliasing(void *kto, const void *kfrom, unsigned long vaddr)
37 copy_page(kto, kfrom);
41 * Clear the user page. No aliasing to deal with so we can just
42 * attack the kernel's existing mapping of this page.
44 static void v6_clear_user_page_nonaliasing(void *kaddr, unsigned long vaddr)
46 clear_page(kaddr);
50 * Copy the page, taking account of the cache colour.
52 static void v6_copy_user_page_aliasing(void *kto, const void *kfrom, unsigned long vaddr)
54 unsigned int offset = CACHE_COLOUR(vaddr);
55 unsigned long from, to;
58 * Discard data in the kernel mapping for the new page.
59 * FIXME: needs this MCRR to be supported.
61 __asm__("mcrr p15, 0, %1, %0, c6 @ 0xec401f06"
63 : "r" (kto),
64 "r" ((unsigned long)kto + PAGE_SIZE - L1_CACHE_BYTES)
65 : "cc");
68 * Now copy the page using the same cache colour as the
69 * pages ultimate destination.
71 spin_lock(&v6_lock);
73 set_pte(TOP_PTE(from_address) + offset, pfn_pte(__pa(kfrom) >> PAGE_SHIFT, PAGE_KERNEL));
74 set_pte(TOP_PTE(to_address) + offset, pfn_pte(__pa(kto) >> PAGE_SHIFT, PAGE_KERNEL));
76 from = from_address + (offset << PAGE_SHIFT);
77 to = to_address + (offset << PAGE_SHIFT);
79 flush_tlb_kernel_page(from);
80 flush_tlb_kernel_page(to);
82 copy_page((void *)to, (void *)from);
84 spin_unlock(&v6_lock);
88 * Clear the user page. We need to deal with the aliasing issues,
89 * so remap the kernel page into the same cache colour as the user
90 * page.
92 static void v6_clear_user_page_aliasing(void *kaddr, unsigned long vaddr)
94 unsigned int offset = CACHE_COLOUR(vaddr);
95 unsigned long to = to_address + (offset << PAGE_SHIFT);
98 * Discard data in the kernel mapping for the new page
99 * FIXME: needs this MCRR to be supported.
101 __asm__("mcrr p15, 0, %1, %0, c6 @ 0xec401f06"
103 : "r" (kaddr),
104 "r" ((unsigned long)kaddr + PAGE_SIZE - L1_CACHE_BYTES)
105 : "cc");
108 * Now clear the page using the same cache colour as
109 * the pages ultimate destination.
111 spin_lock(&v6_lock);
113 set_pte(TOP_PTE(to_address) + offset, pfn_pte(__pa(kaddr) >> PAGE_SHIFT, PAGE_KERNEL));
114 flush_tlb_kernel_page(to);
115 clear_page((void *)to);
117 spin_unlock(&v6_lock);
120 struct cpu_user_fns v6_user_fns __initdata = {
121 .cpu_clear_user_page = v6_clear_user_page_nonaliasing,
122 .cpu_copy_user_page = v6_copy_user_page_nonaliasing,
125 static int __init v6_userpage_init(void)
127 if (cache_is_vipt_aliasing()) {
128 cpu_user.cpu_clear_user_page = v6_clear_user_page_aliasing;
129 cpu_user.cpu_copy_user_page = v6_copy_user_page_aliasing;
132 return 0;
135 core_initcall(v6_userpage_init);