[PATCH] tpm: add status function to allow non-lpc bus chips
[linux-2.6/suspend2-2.6.18.git] / arch / ppc / platforms / pq2ads.h
blob067d9a5aebc108f7301913e74d3d218161c23ea7
1 /*
2 * A collection of structures, addresses, and values associated with
3 * the Motorola MPC8260ADS/MPC8266ADS-PCI boards.
4 * Copied from the RPX-Classic and SBS8260 stuff.
6 * Copyright (c) 2001 Dan Malek (dan@mvista.com)
7 */
8 #ifdef __KERNEL__
9 #ifndef __MACH_ADS8260_DEFS
10 #define __MACH_ADS8260_DEFS
12 #include <linux/config.h>
14 #include <asm/ppcboot.h>
16 /* Memory map is configured by the PROM startup.
17 * We just map a few things we need. The CSR is actually 4 byte-wide
18 * registers that can be accessed as 8-, 16-, or 32-bit values.
20 #define CPM_MAP_ADDR ((uint)0xf0000000)
21 #define BCSR_ADDR ((uint)0xf4500000)
22 #define BCSR_SIZE ((uint)(32 * 1024))
24 #define BOOTROM_RESTART_ADDR ((uint)0xff000104)
26 /* For our show_cpuinfo hooks. */
27 #define CPUINFO_VENDOR "Motorola"
28 #define CPUINFO_MACHINE "PQ2 ADS PowerPC"
30 /* The ADS8260 has 16, 32-bit wide control/status registers, accessed
31 * only on word boundaries.
32 * Not all are used (yet), or are interesting to us (yet).
35 /* Things of interest in the CSR.
37 #define BCSR0_LED0 ((uint)0x02000000) /* 0 == on */
38 #define BCSR0_LED1 ((uint)0x01000000) /* 0 == on */
39 #define BCSR1_FETHIEN ((uint)0x08000000) /* 0 == enable */
40 #define BCSR1_FETH_RST ((uint)0x04000000) /* 0 == reset */
41 #define BCSR1_RS232_EN1 ((uint)0x02000000) /* 0 == enable */
42 #define BCSR1_RS232_EN2 ((uint)0x01000000) /* 0 == enable */
43 #define BCSR3_FETHIEN2 ((uint)0x10000000) /* 0 == enable */
44 #define BCSR3_FETH2_RST ((uint)0x80000000) /* 0 == reset */
46 #define PHY_INTERRUPT SIU_INT_IRQ7
48 #ifdef CONFIG_PCI
49 /* PCI interrupt controller */
50 #define PCI_INT_STAT_REG 0xF8200000
51 #define PCI_INT_MASK_REG 0xF8200004
52 #define PIRQA (NR_CPM_INTS + 0)
53 #define PIRQB (NR_CPM_INTS + 1)
54 #define PIRQC (NR_CPM_INTS + 2)
55 #define PIRQD (NR_CPM_INTS + 3)
58 * PCI memory map definitions for MPC8266ADS-PCI.
60 * processor view
61 * local address PCI address target
62 * 0x80000000-0x9FFFFFFF 0x80000000-0x9FFFFFFF PCI mem with prefetch
63 * 0xA0000000-0xBFFFFFFF 0xA0000000-0xBFFFFFFF PCI mem w/o prefetch
64 * 0xF4000000-0xF7FFFFFF 0x00000000-0x03FFFFFF PCI IO
66 * PCI master view
67 * local address PCI address target
68 * 0x00000000-0x1FFFFFFF 0x00000000-0x1FFFFFFF MPC8266 local memory
71 /* All the other PCI memory map definitions reside at syslib/m82xx_pci.h
72 Here we should redefine what is unique for this board */
73 #define M82xx_PCI_SLAVE_MEM_LOCAL 0x00000000 /* Local base */
74 #define M82xx_PCI_SLAVE_MEM_BUS 0x00000000 /* PCI base */
75 #define M82xx_PCI_SLAVE_MEM_SIZE 0x10000000 /* 256 Mb */
77 #define M82xx_PCI_SLAVE_SEC_WND_SIZE ~(0x40000000 - 1U) /* 2 x 512Mb */
78 #define M82xx_PCI_SLAVE_SEC_WND_BASE 0x80000000 /* PCI Memory base */
80 #if defined(CONFIG_ADS8272)
81 #define PCI_INT_TO_SIU SIU_INT_IRQ2
82 #elif defined(CONFIG_PQ2FADS)
83 #define PCI_INT_TO_SIU SIU_INT_IRQ6
84 #else
85 #warning PCI Bridge will be without interrupts support
86 #endif
88 #endif /* CONFIG_PCI */
90 #endif /* __MACH_ADS8260_DEFS */
91 #endif /* __KERNEL__ */