[PATCH] x86_64: msi_apic.c build fix
[linux-2.6/sactl.git] / include / asm-mips / tx4938 / spi.h
blob0dbbab820a5a87b3bee412f4d0d295808e9f982e
1 /*
2 * linux/include/asm-mips/tx4938/spi.h
3 * Definitions for TX4937/TX4938 SPI
5 * Copyright (C) 2000-2001 Toshiba Corporation
7 * 2003-2005 (c) MontaVista Software, Inc. This file is licensed under the
8 * terms of the GNU General Public License version 2. This program is
9 * licensed "as is" without any warranty of any kind, whether express
10 * or implied.
12 * Support for TX4938 in 2.6 - Manish Lachwani (mlachwani@mvista.com)
14 #ifndef __ASM_TX_BOARDS_TX4938_SPI_H
15 #define __ASM_TX_BOARDS_TX4938_SPI_H
17 /* SPI */
18 struct spi_dev_desc {
19 unsigned int baud;
20 unsigned short tcss, tcsh, tcsr; /* CS setup/hold/recovery time */
21 unsigned int byteorder:1; /* 0:LSB-First, 1:MSB-First */
22 unsigned int polarity:1; /* 0:High-Active */
23 unsigned int phase:1; /* 0:Sample-Then-Shift */
26 extern void txx9_spi_init(unsigned long base, int (*cs_func)(int chipid, int on)) __init;
27 extern void txx9_spi_irqinit(int irc_irq) __init;
28 extern int txx9_spi_io(int chipid, struct spi_dev_desc *desc,
29 unsigned char **inbufs, unsigned int *incounts,
30 unsigned char **outbufs, unsigned int *outcounts,
31 int cansleep);
32 extern int spi_eeprom_write_enable(int chipid, int enable);
33 extern int spi_eeprom_read_status(int chipid);
34 extern int spi_eeprom_read(int chipid, int address, unsigned char *buf, int len);
35 extern int spi_eeprom_write(int chipid, int address, unsigned char *buf, int len);
36 extern void spi_eeprom_proc_create(struct proc_dir_entry *dir, int chipid) __init;
38 #define TXX9_IMCLK (txx9_gbus_clock / 2)
41 * SPI
44 /* SPMCR : SPI Master Control */
45 #define TXx9_SPMCR_OPMODE 0xc0
46 #define TXx9_SPMCR_CONFIG 0x40
47 #define TXx9_SPMCR_ACTIVE 0x80
48 #define TXx9_SPMCR_SPSTP 0x02
49 #define TXx9_SPMCR_BCLR 0x01
51 /* SPCR0 : SPI Status */
52 #define TXx9_SPCR0_TXIFL_MASK 0xc000
53 #define TXx9_SPCR0_RXIFL_MASK 0x3000
54 #define TXx9_SPCR0_SIDIE 0x0800
55 #define TXx9_SPCR0_SOEIE 0x0400
56 #define TXx9_SPCR0_RBSIE 0x0200
57 #define TXx9_SPCR0_TBSIE 0x0100
58 #define TXx9_SPCR0_IFSPSE 0x0010
59 #define TXx9_SPCR0_SBOS 0x0004
60 #define TXx9_SPCR0_SPHA 0x0002
61 #define TXx9_SPCR0_SPOL 0x0001
63 /* SPSR : SPI Status */
64 #define TXx9_SPSR_TBSI 0x8000
65 #define TXx9_SPSR_RBSI 0x4000
66 #define TXx9_SPSR_TBS_MASK 0x3800
67 #define TXx9_SPSR_RBS_MASK 0x0700
68 #define TXx9_SPSR_SPOE 0x0080
69 #define TXx9_SPSR_IFSD 0x0008
70 #define TXx9_SPSR_SIDLE 0x0004
71 #define TXx9_SPSR_STRDY 0x0002
72 #define TXx9_SPSR_SRRDY 0x0001
74 #endif /* __ASM_TX_BOARDS_TX4938_SPI_H */