2 * Procfs interface for the PCI bus.
4 * Copyright (c) 1997--1999 Martin Mares <mj@ucw.cz>
7 #include <linux/init.h>
9 #include <linux/module.h>
10 #include <linux/proc_fs.h>
11 #include <linux/seq_file.h>
12 #include <linux/smp_lock.h>
13 #include <linux/capability.h>
14 #include <asm/uaccess.h>
15 #include <asm/byteorder.h>
18 static int proc_initialized
; /* = 0 */
21 proc_bus_pci_lseek(struct file
*file
, loff_t off
, int whence
)
24 struct inode
*inode
= file
->f_path
.dentry
->d_inode
;
26 mutex_lock(&inode
->i_mutex
);
32 new = file
->f_pos
+ off
;
35 new = inode
->i_size
+ off
;
38 if (new < 0 || new > inode
->i_size
)
42 mutex_unlock(&inode
->i_mutex
);
47 proc_bus_pci_read(struct file
*file
, char __user
*buf
, size_t nbytes
, loff_t
*ppos
)
49 const struct inode
*ino
= file
->f_path
.dentry
->d_inode
;
50 const struct proc_dir_entry
*dp
= PDE(ino
);
51 struct pci_dev
*dev
= dp
->data
;
52 unsigned int pos
= *ppos
;
53 unsigned int cnt
, size
;
56 * Normal users can read only the standardized portion of the
57 * configuration space as several chips lock up when trying to read
58 * undefined locations (think of Intel PIIX4 as a typical example).
61 if (capable(CAP_SYS_ADMIN
))
63 else if (dev
->hdr_type
== PCI_HEADER_TYPE_CARDBUS
)
72 if (pos
+ nbytes
> size
)
76 if (!access_ok(VERIFY_WRITE
, buf
, cnt
))
79 if ((pos
& 1) && cnt
) {
81 pci_user_read_config_byte(dev
, pos
, &val
);
88 if ((pos
& 3) && cnt
> 2) {
90 pci_user_read_config_word(dev
, pos
, &val
);
91 __put_user(cpu_to_le16(val
), (__le16 __user
*) buf
);
99 pci_user_read_config_dword(dev
, pos
, &val
);
100 __put_user(cpu_to_le32(val
), (__le32 __user
*) buf
);
108 pci_user_read_config_word(dev
, pos
, &val
);
109 __put_user(cpu_to_le16(val
), (__le16 __user
*) buf
);
117 pci_user_read_config_byte(dev
, pos
, &val
);
118 __put_user(val
, buf
);
129 proc_bus_pci_write(struct file
*file
, const char __user
*buf
, size_t nbytes
, loff_t
*ppos
)
131 struct inode
*ino
= file
->f_path
.dentry
->d_inode
;
132 const struct proc_dir_entry
*dp
= PDE(ino
);
133 struct pci_dev
*dev
= dp
->data
;
142 if (pos
+ nbytes
> size
)
146 if (!access_ok(VERIFY_READ
, buf
, cnt
))
149 if ((pos
& 1) && cnt
) {
151 __get_user(val
, buf
);
152 pci_user_write_config_byte(dev
, pos
, val
);
158 if ((pos
& 3) && cnt
> 2) {
160 __get_user(val
, (__le16 __user
*) buf
);
161 pci_user_write_config_word(dev
, pos
, le16_to_cpu(val
));
169 __get_user(val
, (__le32 __user
*) buf
);
170 pci_user_write_config_dword(dev
, pos
, le32_to_cpu(val
));
178 __get_user(val
, (__le16 __user
*) buf
);
179 pci_user_write_config_word(dev
, pos
, le16_to_cpu(val
));
187 __get_user(val
, buf
);
188 pci_user_write_config_byte(dev
, pos
, val
);
195 i_size_write(ino
, dp
->size
);
199 struct pci_filp_private
{
200 enum pci_mmap_state mmap_state
;
204 static long proc_bus_pci_ioctl(struct file
*file
, unsigned int cmd
,
207 const struct proc_dir_entry
*dp
= PDE(file
->f_dentry
->d_inode
);
208 struct pci_dev
*dev
= dp
->data
;
210 struct pci_filp_private
*fpriv
= file
->private_data
;
211 #endif /* HAVE_PCI_MMAP */
217 case PCIIOC_CONTROLLER
:
218 ret
= pci_domain_nr(dev
->bus
);
222 case PCIIOC_MMAP_IS_IO
:
223 fpriv
->mmap_state
= pci_mmap_io
;
226 case PCIIOC_MMAP_IS_MEM
:
227 fpriv
->mmap_state
= pci_mmap_mem
;
230 case PCIIOC_WRITE_COMBINE
:
232 fpriv
->write_combine
= 1;
234 fpriv
->write_combine
= 0;
237 #endif /* HAVE_PCI_MMAP */
249 static int proc_bus_pci_mmap(struct file
*file
, struct vm_area_struct
*vma
)
251 struct inode
*inode
= file
->f_path
.dentry
->d_inode
;
252 const struct proc_dir_entry
*dp
= PDE(inode
);
253 struct pci_dev
*dev
= dp
->data
;
254 struct pci_filp_private
*fpriv
= file
->private_data
;
257 if (!capable(CAP_SYS_RAWIO
))
260 ret
= pci_mmap_page_range(dev
, vma
,
262 fpriv
->write_combine
);
269 static int proc_bus_pci_open(struct inode
*inode
, struct file
*file
)
271 struct pci_filp_private
*fpriv
= kmalloc(sizeof(*fpriv
), GFP_KERNEL
);
276 fpriv
->mmap_state
= pci_mmap_io
;
277 fpriv
->write_combine
= 0;
279 file
->private_data
= fpriv
;
284 static int proc_bus_pci_release(struct inode
*inode
, struct file
*file
)
286 kfree(file
->private_data
);
287 file
->private_data
= NULL
;
291 #endif /* HAVE_PCI_MMAP */
293 static const struct file_operations proc_bus_pci_operations
= {
294 .owner
= THIS_MODULE
,
295 .llseek
= proc_bus_pci_lseek
,
296 .read
= proc_bus_pci_read
,
297 .write
= proc_bus_pci_write
,
298 .unlocked_ioctl
= proc_bus_pci_ioctl
,
300 .open
= proc_bus_pci_open
,
301 .release
= proc_bus_pci_release
,
302 .mmap
= proc_bus_pci_mmap
,
303 #ifdef HAVE_ARCH_PCI_GET_UNMAPPED_AREA
304 .get_unmapped_area
= get_pci_unmapped_area
,
305 #endif /* HAVE_ARCH_PCI_GET_UNMAPPED_AREA */
306 #endif /* HAVE_PCI_MMAP */
310 static void *pci_seq_start(struct seq_file
*m
, loff_t
*pos
)
312 struct pci_dev
*dev
= NULL
;
315 for_each_pci_dev(dev
) {
322 static void *pci_seq_next(struct seq_file
*m
, void *v
, loff_t
*pos
)
324 struct pci_dev
*dev
= v
;
327 dev
= pci_get_device(PCI_ANY_ID
, PCI_ANY_ID
, dev
);
331 static void pci_seq_stop(struct seq_file
*m
, void *v
)
334 struct pci_dev
*dev
= v
;
339 static int show_device(struct seq_file
*m
, void *v
)
341 const struct pci_dev
*dev
= v
;
342 const struct pci_driver
*drv
;
348 drv
= pci_dev_driver(dev
);
349 seq_printf(m
, "%02x%02x\t%04x%04x\t%x",
355 /* Here should be 7 and not PCI_NUM_RESOURCES as we need to preserve compatibility */
356 for (i
=0; i
<7; i
++) {
357 resource_size_t start
, end
;
358 pci_resource_to_user(dev
, i
, &dev
->resource
[i
], &start
, &end
);
359 seq_printf(m
, "\t%16llx",
360 (unsigned long long)(start
|
361 (dev
->resource
[i
].flags
& PCI_REGION_FLAG_MASK
)));
363 for (i
=0; i
<7; i
++) {
364 resource_size_t start
, end
;
365 pci_resource_to_user(dev
, i
, &dev
->resource
[i
], &start
, &end
);
366 seq_printf(m
, "\t%16llx",
367 dev
->resource
[i
].start
< dev
->resource
[i
].end
?
368 (unsigned long long)(end
- start
) + 1 : 0);
372 seq_printf(m
, "%s", drv
->name
);
377 static const struct seq_operations proc_bus_pci_devices_op
= {
378 .start
= pci_seq_start
,
379 .next
= pci_seq_next
,
380 .stop
= pci_seq_stop
,
384 static struct proc_dir_entry
*proc_bus_pci_dir
;
386 int pci_proc_attach_device(struct pci_dev
*dev
)
388 struct pci_bus
*bus
= dev
->bus
;
389 struct proc_dir_entry
*e
;
392 if (!proc_initialized
)
396 if (pci_proc_domain(bus
)) {
397 sprintf(name
, "%04x:%02x", pci_domain_nr(bus
),
400 sprintf(name
, "%02x", bus
->number
);
402 bus
->procdir
= proc_mkdir(name
, proc_bus_pci_dir
);
407 sprintf(name
, "%02x.%x", PCI_SLOT(dev
->devfn
), PCI_FUNC(dev
->devfn
));
408 e
= proc_create_data(name
, S_IFREG
| S_IRUGO
| S_IWUSR
, bus
->procdir
,
409 &proc_bus_pci_operations
, dev
);
412 e
->size
= dev
->cfg_size
;
418 int pci_proc_detach_device(struct pci_dev
*dev
)
420 struct proc_dir_entry
*e
;
422 if ((e
= dev
->procent
)) {
423 if (atomic_read(&e
->count
) > 1)
425 remove_proc_entry(e
->name
, dev
->bus
->procdir
);
432 int pci_proc_attach_bus(struct pci_bus
* bus
)
434 struct proc_dir_entry
*de
= bus
->procdir
;
436 if (!proc_initialized
)
441 sprintf(name
, "%02x", bus
->number
);
442 de
= bus
->procdir
= proc_mkdir(name
, proc_bus_pci_dir
);
450 int pci_proc_detach_bus(struct pci_bus
* bus
)
452 struct proc_dir_entry
*de
= bus
->procdir
;
454 remove_proc_entry(de
->name
, proc_bus_pci_dir
);
458 static int proc_bus_pci_dev_open(struct inode
*inode
, struct file
*file
)
460 return seq_open(file
, &proc_bus_pci_devices_op
);
462 static const struct file_operations proc_bus_pci_dev_operations
= {
463 .owner
= THIS_MODULE
,
464 .open
= proc_bus_pci_dev_open
,
467 .release
= seq_release
,
470 static int __init
pci_proc_init(void)
472 struct pci_dev
*dev
= NULL
;
473 proc_bus_pci_dir
= proc_mkdir("bus/pci", NULL
);
474 proc_create("devices", 0, proc_bus_pci_dir
,
475 &proc_bus_pci_dev_operations
);
476 proc_initialized
= 1;
477 while ((dev
= pci_get_device(PCI_ANY_ID
, PCI_ANY_ID
, dev
)) != NULL
) {
478 pci_proc_attach_device(dev
);
483 device_initcall(pci_proc_init
);