[PATCH] PCI: start paying attention to a lot of pci function return values
[linux-2.6/openmoko-kernel/knife-kernel.git] / drivers / pci / pci.c
blobafee2de3f3233a8ef811978dc056a43fd7632c12
1 /*
2 * $Id: pci.c,v 1.91 1999/01/21 13:34:01 davem Exp $
4 * PCI Bus Services, see include/linux/pci.h for further explanation.
6 * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter,
7 * David Mosberger-Tang
9 * Copyright 1997 -- 2000 Martin Mares <mj@ucw.cz>
12 #include <linux/kernel.h>
13 #include <linux/delay.h>
14 #include <linux/init.h>
15 #include <linux/pci.h>
16 #include <linux/module.h>
17 #include <linux/spinlock.h>
18 #include <asm/dma.h> /* isa_dma_bridge_buggy */
19 #include "pci.h"
22 /**
23 * pci_bus_max_busnr - returns maximum PCI bus number of given bus' children
24 * @bus: pointer to PCI bus structure to search
26 * Given a PCI bus, returns the highest PCI bus number present in the set
27 * including the given PCI bus and its list of child PCI buses.
29 unsigned char __devinit
30 pci_bus_max_busnr(struct pci_bus* bus)
32 struct list_head *tmp;
33 unsigned char max, n;
35 max = bus->number;
36 list_for_each(tmp, &bus->children) {
37 n = pci_bus_max_busnr(pci_bus_b(tmp));
38 if(n > max)
39 max = n;
41 return max;
44 /**
45 * pci_max_busnr - returns maximum PCI bus number
47 * Returns the highest PCI bus number present in the system global list of
48 * PCI buses.
50 unsigned char __devinit
51 pci_max_busnr(void)
53 struct pci_bus *bus = NULL;
54 unsigned char max, n;
56 max = 0;
57 while ((bus = pci_find_next_bus(bus)) != NULL) {
58 n = pci_bus_max_busnr(bus);
59 if(n > max)
60 max = n;
62 return max;
65 static int __pci_bus_find_cap(struct pci_bus *bus, unsigned int devfn, u8 hdr_type, int cap)
67 u16 status;
68 u8 pos, id;
69 int ttl = 48;
71 pci_bus_read_config_word(bus, devfn, PCI_STATUS, &status);
72 if (!(status & PCI_STATUS_CAP_LIST))
73 return 0;
75 switch (hdr_type) {
76 case PCI_HEADER_TYPE_NORMAL:
77 case PCI_HEADER_TYPE_BRIDGE:
78 pci_bus_read_config_byte(bus, devfn, PCI_CAPABILITY_LIST, &pos);
79 break;
80 case PCI_HEADER_TYPE_CARDBUS:
81 pci_bus_read_config_byte(bus, devfn, PCI_CB_CAPABILITY_LIST, &pos);
82 break;
83 default:
84 return 0;
86 while (ttl-- && pos >= 0x40) {
87 pos &= ~3;
88 pci_bus_read_config_byte(bus, devfn, pos + PCI_CAP_LIST_ID, &id);
89 if (id == 0xff)
90 break;
91 if (id == cap)
92 return pos;
93 pci_bus_read_config_byte(bus, devfn, pos + PCI_CAP_LIST_NEXT, &pos);
95 return 0;
98 /**
99 * pci_find_capability - query for devices' capabilities
100 * @dev: PCI device to query
101 * @cap: capability code
103 * Tell if a device supports a given PCI capability.
104 * Returns the address of the requested capability structure within the
105 * device's PCI configuration space or 0 in case the device does not
106 * support it. Possible values for @cap:
108 * %PCI_CAP_ID_PM Power Management
109 * %PCI_CAP_ID_AGP Accelerated Graphics Port
110 * %PCI_CAP_ID_VPD Vital Product Data
111 * %PCI_CAP_ID_SLOTID Slot Identification
112 * %PCI_CAP_ID_MSI Message Signalled Interrupts
113 * %PCI_CAP_ID_CHSWP CompactPCI HotSwap
114 * %PCI_CAP_ID_PCIX PCI-X
115 * %PCI_CAP_ID_EXP PCI Express
117 int pci_find_capability(struct pci_dev *dev, int cap)
119 return __pci_bus_find_cap(dev->bus, dev->devfn, dev->hdr_type, cap);
123 * pci_bus_find_capability - query for devices' capabilities
124 * @bus: the PCI bus to query
125 * @devfn: PCI device to query
126 * @cap: capability code
128 * Like pci_find_capability() but works for pci devices that do not have a
129 * pci_dev structure set up yet.
131 * Returns the address of the requested capability structure within the
132 * device's PCI configuration space or 0 in case the device does not
133 * support it.
135 int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap)
137 u8 hdr_type;
139 pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type);
141 return __pci_bus_find_cap(bus, devfn, hdr_type & 0x7f, cap);
145 * pci_find_ext_capability - Find an extended capability
146 * @dev: PCI device to query
147 * @cap: capability code
149 * Returns the address of the requested extended capability structure
150 * within the device's PCI configuration space or 0 if the device does
151 * not support it. Possible values for @cap:
153 * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
154 * %PCI_EXT_CAP_ID_VC Virtual Channel
155 * %PCI_EXT_CAP_ID_DSN Device Serial Number
156 * %PCI_EXT_CAP_ID_PWR Power Budgeting
158 int pci_find_ext_capability(struct pci_dev *dev, int cap)
160 u32 header;
161 int ttl = 480; /* 3840 bytes, minimum 8 bytes per capability */
162 int pos = 0x100;
164 if (dev->cfg_size <= 256)
165 return 0;
167 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
168 return 0;
171 * If we have no capabilities, this is indicated by cap ID,
172 * cap version and next pointer all being 0.
174 if (header == 0)
175 return 0;
177 while (ttl-- > 0) {
178 if (PCI_EXT_CAP_ID(header) == cap)
179 return pos;
181 pos = PCI_EXT_CAP_NEXT(header);
182 if (pos < 0x100)
183 break;
185 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
186 break;
189 return 0;
193 * pci_find_parent_resource - return resource region of parent bus of given region
194 * @dev: PCI device structure contains resources to be searched
195 * @res: child resource record for which parent is sought
197 * For given resource region of given device, return the resource
198 * region of parent bus the given region is contained in or where
199 * it should be allocated from.
201 struct resource *
202 pci_find_parent_resource(const struct pci_dev *dev, struct resource *res)
204 const struct pci_bus *bus = dev->bus;
205 int i;
206 struct resource *best = NULL;
208 for(i = 0; i < PCI_BUS_NUM_RESOURCES; i++) {
209 struct resource *r = bus->resource[i];
210 if (!r)
211 continue;
212 if (res->start && !(res->start >= r->start && res->end <= r->end))
213 continue; /* Not contained */
214 if ((res->flags ^ r->flags) & (IORESOURCE_IO | IORESOURCE_MEM))
215 continue; /* Wrong type */
216 if (!((res->flags ^ r->flags) & IORESOURCE_PREFETCH))
217 return r; /* Exact match */
218 if ((res->flags & IORESOURCE_PREFETCH) && !(r->flags & IORESOURCE_PREFETCH))
219 best = r; /* Approximating prefetchable by non-prefetchable */
221 return best;
225 * pci_restore_bars - restore a devices BAR values (e.g. after wake-up)
226 * @dev: PCI device to have its BARs restored
228 * Restore the BAR values for a given device, so as to make it
229 * accessible by its driver.
231 void
232 pci_restore_bars(struct pci_dev *dev)
234 int i, numres;
236 switch (dev->hdr_type) {
237 case PCI_HEADER_TYPE_NORMAL:
238 numres = 6;
239 break;
240 case PCI_HEADER_TYPE_BRIDGE:
241 numres = 2;
242 break;
243 case PCI_HEADER_TYPE_CARDBUS:
244 numres = 1;
245 break;
246 default:
247 /* Should never get here, but just in case... */
248 return;
251 for (i = 0; i < numres; i ++)
252 pci_update_resource(dev, &dev->resource[i], i);
256 * pci_set_power_state - Set the power state of a PCI device
257 * @dev: PCI device to be suspended
258 * @state: PCI power state (D0, D1, D2, D3hot, D3cold) we're entering
260 * Transition a device to a new power state, using the Power Management
261 * Capabilities in the device's config space.
263 * RETURN VALUE:
264 * -EINVAL if trying to enter a lower state than we're already in.
265 * 0 if we're already in the requested state.
266 * -EIO if device does not support PCI PM.
267 * 0 if we can successfully change the power state.
269 int (*platform_pci_set_power_state)(struct pci_dev *dev, pci_power_t t);
271 pci_set_power_state(struct pci_dev *dev, pci_power_t state)
273 int pm, need_restore = 0;
274 u16 pmcsr, pmc;
276 /* bound the state we're entering */
277 if (state > PCI_D3hot)
278 state = PCI_D3hot;
280 /* Validate current state:
281 * Can enter D0 from any state, but if we can only go deeper
282 * to sleep if we're already in a low power state
284 if (state != PCI_D0 && dev->current_state > state)
285 return -EINVAL;
286 else if (dev->current_state == state)
287 return 0; /* we're already there */
289 /* find PCI PM capability in list */
290 pm = pci_find_capability(dev, PCI_CAP_ID_PM);
292 /* abort if the device doesn't support PM capabilities */
293 if (!pm)
294 return -EIO;
296 pci_read_config_word(dev,pm + PCI_PM_PMC,&pmc);
297 if ((pmc & PCI_PM_CAP_VER_MASK) > 2) {
298 printk(KERN_DEBUG
299 "PCI: %s has unsupported PM cap regs version (%u)\n",
300 pci_name(dev), pmc & PCI_PM_CAP_VER_MASK);
301 return -EIO;
304 /* check if this device supports the desired state */
305 if (state == PCI_D1 || state == PCI_D2) {
306 if (state == PCI_D1 && !(pmc & PCI_PM_CAP_D1))
307 return -EIO;
308 else if (state == PCI_D2 && !(pmc & PCI_PM_CAP_D2))
309 return -EIO;
312 pci_read_config_word(dev, pm + PCI_PM_CTRL, &pmcsr);
314 /* If we're in D3, force entire word to 0.
315 * This doesn't affect PME_Status, disables PME_En, and
316 * sets PowerState to 0.
318 if (dev->current_state >= PCI_D3hot) {
319 if (!(pmcsr & PCI_PM_CTRL_NO_SOFT_RESET))
320 need_restore = 1;
321 pmcsr = 0;
322 } else {
323 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
324 pmcsr |= state;
327 /* enter specified state */
328 pci_write_config_word(dev, pm + PCI_PM_CTRL, pmcsr);
330 /* Mandatory power management transition delays */
331 /* see PCI PM 1.1 5.6.1 table 18 */
332 if (state == PCI_D3hot || dev->current_state == PCI_D3hot)
333 msleep(10);
334 else if (state == PCI_D2 || dev->current_state == PCI_D2)
335 udelay(200);
338 * Give firmware a chance to be called, such as ACPI _PRx, _PSx
339 * Firmware method after natice method ?
341 if (platform_pci_set_power_state)
342 platform_pci_set_power_state(dev, state);
344 dev->current_state = state;
346 /* According to section 5.4.1 of the "PCI BUS POWER MANAGEMENT
347 * INTERFACE SPECIFICATION, REV. 1.2", a device transitioning
348 * from D3hot to D0 _may_ perform an internal reset, thereby
349 * going to "D0 Uninitialized" rather than "D0 Initialized".
350 * For example, at least some versions of the 3c905B and the
351 * 3c556B exhibit this behaviour.
353 * At least some laptop BIOSen (e.g. the Thinkpad T21) leave
354 * devices in a D3hot state at boot. Consequently, we need to
355 * restore at least the BARs so that the device will be
356 * accessible to its driver.
358 if (need_restore)
359 pci_restore_bars(dev);
361 return 0;
364 int (*platform_pci_choose_state)(struct pci_dev *dev, pm_message_t state);
367 * pci_choose_state - Choose the power state of a PCI device
368 * @dev: PCI device to be suspended
369 * @state: target sleep state for the whole system. This is the value
370 * that is passed to suspend() function.
372 * Returns PCI power state suitable for given device and given system
373 * message.
376 pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state)
378 int ret;
380 if (!pci_find_capability(dev, PCI_CAP_ID_PM))
381 return PCI_D0;
383 if (platform_pci_choose_state) {
384 ret = platform_pci_choose_state(dev, state);
385 if (ret >= 0)
386 state.event = ret;
389 switch (state.event) {
390 case PM_EVENT_ON:
391 return PCI_D0;
392 case PM_EVENT_FREEZE:
393 case PM_EVENT_SUSPEND:
394 return PCI_D3hot;
395 default:
396 printk("They asked me for state %d\n", state.event);
397 BUG();
399 return PCI_D0;
402 EXPORT_SYMBOL(pci_choose_state);
405 * pci_save_state - save the PCI configuration space of a device before suspending
406 * @dev: - PCI device that we're dealing with
409 pci_save_state(struct pci_dev *dev)
411 int i;
412 /* XXX: 100% dword access ok here? */
413 for (i = 0; i < 16; i++)
414 pci_read_config_dword(dev, i * 4,&dev->saved_config_space[i]);
415 return 0;
418 /**
419 * pci_restore_state - Restore the saved state of a PCI device
420 * @dev: - PCI device that we're dealing with
422 int
423 pci_restore_state(struct pci_dev *dev)
425 int i;
427 for (i = 0; i < 16; i++)
428 pci_write_config_dword(dev,i * 4, dev->saved_config_space[i]);
429 return 0;
433 * pci_enable_device_bars - Initialize some of a device for use
434 * @dev: PCI device to be initialized
435 * @bars: bitmask of BAR's that must be configured
437 * Initialize device before it's used by a driver. Ask low-level code
438 * to enable selected I/O and memory resources. Wake up the device if it
439 * was suspended. Beware, this function can fail.
443 pci_enable_device_bars(struct pci_dev *dev, int bars)
445 int err;
447 err = pci_set_power_state(dev, PCI_D0);
448 if (err)
449 return err;
450 err = pcibios_enable_device(dev, bars);
451 if (err < 0)
452 return err;
453 return 0;
457 * pci_enable_device - Initialize device before it's used by a driver.
458 * @dev: PCI device to be initialized
460 * Initialize device before it's used by a driver. Ask low-level code
461 * to enable I/O and memory. Wake up the device if it was suspended.
462 * Beware, this function can fail.
465 pci_enable_device(struct pci_dev *dev)
467 int err;
469 if ((err = pci_enable_device_bars(dev, (1 << PCI_NUM_RESOURCES) - 1)))
470 return err;
471 pci_fixup_device(pci_fixup_enable, dev);
472 dev->is_enabled = 1;
473 return 0;
477 * pcibios_disable_device - disable arch specific PCI resources for device dev
478 * @dev: the PCI device to disable
480 * Disables architecture specific PCI resources for the device. This
481 * is the default implementation. Architecture implementations can
482 * override this.
484 void __attribute__ ((weak)) pcibios_disable_device (struct pci_dev *dev) {}
487 * pci_disable_device - Disable PCI device after use
488 * @dev: PCI device to be disabled
490 * Signal to the system that the PCI device is not in use by the system
491 * anymore. This only involves disabling PCI bus-mastering, if active.
493 void
494 pci_disable_device(struct pci_dev *dev)
496 u16 pci_command;
498 pci_read_config_word(dev, PCI_COMMAND, &pci_command);
499 if (pci_command & PCI_COMMAND_MASTER) {
500 pci_command &= ~PCI_COMMAND_MASTER;
501 pci_write_config_word(dev, PCI_COMMAND, pci_command);
503 dev->is_busmaster = 0;
505 pcibios_disable_device(dev);
506 dev->is_enabled = 0;
510 * pci_enable_wake - enable device to generate PME# when suspended
511 * @dev: - PCI device to operate on
512 * @state: - Current state of device.
513 * @enable: - Flag to enable or disable generation
515 * Set the bits in the device's PM Capabilities to generate PME# when
516 * the system is suspended.
518 * -EIO is returned if device doesn't have PM Capabilities.
519 * -EINVAL is returned if device supports it, but can't generate wake events.
520 * 0 if operation is successful.
523 int pci_enable_wake(struct pci_dev *dev, pci_power_t state, int enable)
525 int pm;
526 u16 value;
528 /* find PCI PM capability in list */
529 pm = pci_find_capability(dev, PCI_CAP_ID_PM);
531 /* If device doesn't support PM Capabilities, but request is to disable
532 * wake events, it's a nop; otherwise fail */
533 if (!pm)
534 return enable ? -EIO : 0;
536 /* Check device's ability to generate PME# */
537 pci_read_config_word(dev,pm+PCI_PM_PMC,&value);
539 value &= PCI_PM_CAP_PME_MASK;
540 value >>= ffs(PCI_PM_CAP_PME_MASK) - 1; /* First bit of mask */
542 /* Check if it can generate PME# from requested state. */
543 if (!value || !(value & (1 << state)))
544 return enable ? -EINVAL : 0;
546 pci_read_config_word(dev, pm + PCI_PM_CTRL, &value);
548 /* Clear PME_Status by writing 1 to it and enable PME# */
549 value |= PCI_PM_CTRL_PME_STATUS | PCI_PM_CTRL_PME_ENABLE;
551 if (!enable)
552 value &= ~PCI_PM_CTRL_PME_ENABLE;
554 pci_write_config_word(dev, pm + PCI_PM_CTRL, value);
556 return 0;
560 pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge)
562 u8 pin;
564 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
565 if (!pin)
566 return -1;
567 pin--;
568 while (dev->bus->self) {
569 pin = (pin + PCI_SLOT(dev->devfn)) % 4;
570 dev = dev->bus->self;
572 *bridge = dev;
573 return pin;
577 * pci_release_region - Release a PCI bar
578 * @pdev: PCI device whose resources were previously reserved by pci_request_region
579 * @bar: BAR to release
581 * Releases the PCI I/O and memory resources previously reserved by a
582 * successful call to pci_request_region. Call this function only
583 * after all use of the PCI regions has ceased.
585 void pci_release_region(struct pci_dev *pdev, int bar)
587 if (pci_resource_len(pdev, bar) == 0)
588 return;
589 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO)
590 release_region(pci_resource_start(pdev, bar),
591 pci_resource_len(pdev, bar));
592 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM)
593 release_mem_region(pci_resource_start(pdev, bar),
594 pci_resource_len(pdev, bar));
598 * pci_request_region - Reserved PCI I/O and memory resource
599 * @pdev: PCI device whose resources are to be reserved
600 * @bar: BAR to be reserved
601 * @res_name: Name to be associated with resource.
603 * Mark the PCI region associated with PCI device @pdev BR @bar as
604 * being reserved by owner @res_name. Do not access any
605 * address inside the PCI regions unless this call returns
606 * successfully.
608 * Returns 0 on success, or %EBUSY on error. A warning
609 * message is also printed on failure.
611 int pci_request_region(struct pci_dev *pdev, int bar, char *res_name)
613 if (pci_resource_len(pdev, bar) == 0)
614 return 0;
616 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO) {
617 if (!request_region(pci_resource_start(pdev, bar),
618 pci_resource_len(pdev, bar), res_name))
619 goto err_out;
621 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
622 if (!request_mem_region(pci_resource_start(pdev, bar),
623 pci_resource_len(pdev, bar), res_name))
624 goto err_out;
627 return 0;
629 err_out:
630 printk (KERN_WARNING "PCI: Unable to reserve %s region #%d:%lx@%lx for device %s\n",
631 pci_resource_flags(pdev, bar) & IORESOURCE_IO ? "I/O" : "mem",
632 bar + 1, /* PCI BAR # */
633 pci_resource_len(pdev, bar), pci_resource_start(pdev, bar),
634 pci_name(pdev));
635 return -EBUSY;
640 * pci_release_regions - Release reserved PCI I/O and memory resources
641 * @pdev: PCI device whose resources were previously reserved by pci_request_regions
643 * Releases all PCI I/O and memory resources previously reserved by a
644 * successful call to pci_request_regions. Call this function only
645 * after all use of the PCI regions has ceased.
648 void pci_release_regions(struct pci_dev *pdev)
650 int i;
652 for (i = 0; i < 6; i++)
653 pci_release_region(pdev, i);
657 * pci_request_regions - Reserved PCI I/O and memory resources
658 * @pdev: PCI device whose resources are to be reserved
659 * @res_name: Name to be associated with resource.
661 * Mark all PCI regions associated with PCI device @pdev as
662 * being reserved by owner @res_name. Do not access any
663 * address inside the PCI regions unless this call returns
664 * successfully.
666 * Returns 0 on success, or %EBUSY on error. A warning
667 * message is also printed on failure.
669 int pci_request_regions(struct pci_dev *pdev, char *res_name)
671 int i;
673 for (i = 0; i < 6; i++)
674 if(pci_request_region(pdev, i, res_name))
675 goto err_out;
676 return 0;
678 err_out:
679 while(--i >= 0)
680 pci_release_region(pdev, i);
682 return -EBUSY;
686 * pci_set_master - enables bus-mastering for device dev
687 * @dev: the PCI device to enable
689 * Enables bus-mastering on the device and calls pcibios_set_master()
690 * to do the needed arch specific settings.
692 void
693 pci_set_master(struct pci_dev *dev)
695 u16 cmd;
697 pci_read_config_word(dev, PCI_COMMAND, &cmd);
698 if (! (cmd & PCI_COMMAND_MASTER)) {
699 pr_debug("PCI: Enabling bus mastering for device %s\n", pci_name(dev));
700 cmd |= PCI_COMMAND_MASTER;
701 pci_write_config_word(dev, PCI_COMMAND, cmd);
703 dev->is_busmaster = 1;
704 pcibios_set_master(dev);
707 #ifndef HAVE_ARCH_PCI_MWI
708 /* This can be overridden by arch code. */
709 u8 pci_cache_line_size = L1_CACHE_BYTES >> 2;
712 * pci_generic_prep_mwi - helper function for pci_set_mwi
713 * @dev: the PCI device for which MWI is enabled
715 * Helper function for generic implementation of pcibios_prep_mwi
716 * function. Originally copied from drivers/net/acenic.c.
717 * Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>.
719 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
721 static int
722 pci_generic_prep_mwi(struct pci_dev *dev)
724 u8 cacheline_size;
726 if (!pci_cache_line_size)
727 return -EINVAL; /* The system doesn't support MWI. */
729 /* Validate current setting: the PCI_CACHE_LINE_SIZE must be
730 equal to or multiple of the right value. */
731 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
732 if (cacheline_size >= pci_cache_line_size &&
733 (cacheline_size % pci_cache_line_size) == 0)
734 return 0;
736 /* Write the correct value. */
737 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, pci_cache_line_size);
738 /* Read it back. */
739 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
740 if (cacheline_size == pci_cache_line_size)
741 return 0;
743 printk(KERN_DEBUG "PCI: cache line size of %d is not supported "
744 "by device %s\n", pci_cache_line_size << 2, pci_name(dev));
746 return -EINVAL;
748 #endif /* !HAVE_ARCH_PCI_MWI */
751 * pci_set_mwi - enables memory-write-invalidate PCI transaction
752 * @dev: the PCI device for which MWI is enabled
754 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND,
755 * and then calls @pcibios_set_mwi to do the needed arch specific
756 * operations or a generic mwi-prep function.
758 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
761 pci_set_mwi(struct pci_dev *dev)
763 int rc;
764 u16 cmd;
766 #ifdef HAVE_ARCH_PCI_MWI
767 rc = pcibios_prep_mwi(dev);
768 #else
769 rc = pci_generic_prep_mwi(dev);
770 #endif
772 if (rc)
773 return rc;
775 pci_read_config_word(dev, PCI_COMMAND, &cmd);
776 if (! (cmd & PCI_COMMAND_INVALIDATE)) {
777 pr_debug("PCI: Enabling Mem-Wr-Inval for device %s\n", pci_name(dev));
778 cmd |= PCI_COMMAND_INVALIDATE;
779 pci_write_config_word(dev, PCI_COMMAND, cmd);
782 return 0;
786 * pci_clear_mwi - disables Memory-Write-Invalidate for device dev
787 * @dev: the PCI device to disable
789 * Disables PCI Memory-Write-Invalidate transaction on the device
791 void
792 pci_clear_mwi(struct pci_dev *dev)
794 u16 cmd;
796 pci_read_config_word(dev, PCI_COMMAND, &cmd);
797 if (cmd & PCI_COMMAND_INVALIDATE) {
798 cmd &= ~PCI_COMMAND_INVALIDATE;
799 pci_write_config_word(dev, PCI_COMMAND, cmd);
803 #ifndef HAVE_ARCH_PCI_SET_DMA_MASK
805 * These can be overridden by arch-specific implementations
808 pci_set_dma_mask(struct pci_dev *dev, u64 mask)
810 if (!pci_dma_supported(dev, mask))
811 return -EIO;
813 dev->dma_mask = mask;
815 return 0;
819 pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask)
821 if (!pci_dma_supported(dev, mask))
822 return -EIO;
824 dev->dev.coherent_dma_mask = mask;
826 return 0;
828 #endif
830 static int __devinit pci_init(void)
832 struct pci_dev *dev = NULL;
834 while ((dev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev)) != NULL) {
835 pci_fixup_device(pci_fixup_final, dev);
837 return 0;
840 static int __devinit pci_setup(char *str)
842 while (str) {
843 char *k = strchr(str, ',');
844 if (k)
845 *k++ = 0;
846 if (*str && (str = pcibios_setup(str)) && *str) {
847 /* PCI layer options should be handled here */
848 printk(KERN_ERR "PCI: Unknown option `%s'\n", str);
850 str = k;
852 return 1;
855 device_initcall(pci_init);
857 __setup("pci=", pci_setup);
859 #if defined(CONFIG_ISA) || defined(CONFIG_EISA)
860 /* FIXME: Some boxes have multiple ISA bridges! */
861 struct pci_dev *isa_bridge;
862 EXPORT_SYMBOL(isa_bridge);
863 #endif
865 EXPORT_SYMBOL_GPL(pci_restore_bars);
866 EXPORT_SYMBOL(pci_enable_device_bars);
867 EXPORT_SYMBOL(pci_enable_device);
868 EXPORT_SYMBOL(pci_disable_device);
869 EXPORT_SYMBOL(pci_max_busnr);
870 EXPORT_SYMBOL(pci_bus_max_busnr);
871 EXPORT_SYMBOL(pci_find_capability);
872 EXPORT_SYMBOL(pci_bus_find_capability);
873 EXPORT_SYMBOL(pci_release_regions);
874 EXPORT_SYMBOL(pci_request_regions);
875 EXPORT_SYMBOL(pci_release_region);
876 EXPORT_SYMBOL(pci_request_region);
877 EXPORT_SYMBOL(pci_set_master);
878 EXPORT_SYMBOL(pci_set_mwi);
879 EXPORT_SYMBOL(pci_clear_mwi);
880 EXPORT_SYMBOL(pci_set_dma_mask);
881 EXPORT_SYMBOL(pci_set_consistent_dma_mask);
882 EXPORT_SYMBOL(pci_assign_resource);
883 EXPORT_SYMBOL(pci_find_parent_resource);
885 EXPORT_SYMBOL(pci_set_power_state);
886 EXPORT_SYMBOL(pci_save_state);
887 EXPORT_SYMBOL(pci_restore_state);
888 EXPORT_SYMBOL(pci_enable_wake);
890 /* Quirk info */
892 EXPORT_SYMBOL(isa_dma_bridge_buggy);
893 EXPORT_SYMBOL(pci_pci_problems);