2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
6 * Copyright (C) 1994, 1995, 1996, 1998, 1999, 2002, 2003 Ralf Baechle
7 * Copyright (C) 1996 David S. Miller (dm@engr.sgi.com)
8 * Copyright (C) 1994, 1995, 1996, by Andreas Busse
9 * Copyright (C) 1999 Silicon Graphics, Inc.
10 * Copyright (C) 2000 MIPS Technologies, Inc.
11 * written by Carsten Langgaard, carstenl@mips.com
14 #include <asm/cachectl.h>
15 #include <asm/fpregdef.h>
16 #include <asm/mipsregs.h>
17 #include <asm/asm-offsets.h>
19 #include <asm/pgtable-bits.h>
20 #include <asm/regdef.h>
21 #include <asm/stackframe.h>
22 #include <asm/thread_info.h>
24 #include <asm/asmmacro.h>
27 * Offset to the current process status flags, the first 32 bytes of the
30 #define ST_OFF (_THREAD_SIZE - 32 - PT_SIZE + PT_STATUS)
33 * FPU context is saved iff the process has used it's FPU in the current
34 * time slice as indicated by _TIF_USEDFPU. In any case, the CU1 bit for user
35 * space STATUS register should be 0, so that a process *always* starts its
36 * userland with FPU disabled after each context switch.
38 * FPU will be enabled as soon as the process accesses FPU again, through
43 * task_struct *resume(task_struct *prev, task_struct *next,
44 * struct thread_info *next_ti)
48 #ifndef CONFIG_CPU_HAS_LLSC
52 LONG_S t1, THREAD_STATUS(a0)
53 cpu_save_nonscratch a0
54 LONG_S ra, THREAD_REG31(a0)
57 * check if we need to save FPU registers
59 PTR_L t3, TASK_THREAD_INFO(a0)
60 LONG_L t0, TI_FLAGS(t3)
67 LONG_S t0, TI_FLAGS(t3)
70 * clear saved user stack CU1 bit
77 fpu_save_double a0 t0 t1 # c0_status passed in t0
82 * The order of restoring the registers takes care of the race
83 * updating $28, $29 and kernelsp without disabling ints.
86 cpu_restore_nonscratch a1
88 #if (_THREAD_SIZE - 32) < 0x10000
89 PTR_ADDIU t0, $28, _THREAD_SIZE - 32
91 PTR_LI t0, _THREAD_SIZE - 32
94 set_saved_sp t0, t1, t2
95 #ifdef CONFIG_MIPS_MT_SMTC
96 /* Read-modify-writes of Status must be atomic on a VPE */
98 ori t1, t2, TCSTATUS_IXMT
100 andi t2, t2, TCSTATUS_IXMT
106 #endif /* CONFIG_MIPS_MT_SMTC */
107 mfc0 t1, CP0_STATUS /* Do we really need this? */
110 LONG_L a2, THREAD_STATUS(a1)
115 #ifdef CONFIG_MIPS_MT_SMTC
117 andi t0, t0, VPECONTROL_TE
121 mfc0 t1, CP0_TCSTATUS
122 xori t1, t1, TCSTATUS_IXMT
124 mtc0 t1, CP0_TCSTATUS
126 #endif /* CONFIG_MIPS_MT_SMTC */
132 * Save a thread's fp context.
138 fpu_save_double a0 t0 t1 # clobbers t1
143 * Restore a thread's fp context.
149 fpu_restore_double a0 t0 t1 # clobbers t1
154 * Load the FPU with signalling NANS. This bit pattern we're using has
155 * the property that no matter whether considered as single or as double
156 * precision represents signaling NANS.
158 * We initialize fcr31 to rounding to nearest, no exceptions.
161 #define FPU_DEFAULT 0x00000000
164 #ifdef CONFIG_MIPS_MT_SMTC
165 /* Rather than manipulate per-VPE Status, set per-TC bit in TCStatus */
166 mfc0 t0, CP0_TCSTATUS
167 /* Bit position is the same for Status, TCStatus */
170 mtc0 t0, CP0_TCSTATUS
171 #else /* Normal MIPS CU1 enable */
176 #endif /* CONFIG_MIPS_MT_SMTC */
186 bgez t0, 1f # 16 / 32 register mode?
207 #ifdef CONFIG_CPU_MIPS32