2 * This program is free software; you can redistribute it and/or
3 * modify it under the terms of the GNU General Public License
4 * as published by the Free Software Foundation; either version 2
5 * of the License, or (at your option) any later version.
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
12 * You should have received a copy of the GNU General Public License
13 * along with this program; if not, write to the Free Software
14 * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
16 * Copyright (C) 2004 Mips Technologies, Inc
17 * Copyright (C) 2008 Kevin D. Kissell
20 #include <linux/clockchips.h>
21 #include <linux/kernel.h>
22 #include <linux/sched.h>
23 #include <linux/smp.h>
24 #include <linux/cpumask.h>
25 #include <linux/interrupt.h>
26 #include <linux/kernel_stat.h>
27 #include <linux/module.h>
30 #include <asm/processor.h>
31 #include <asm/atomic.h>
32 #include <asm/system.h>
33 #include <asm/hardirq.h>
34 #include <asm/hazards.h>
36 #include <asm/mmu_context.h>
37 #include <asm/mipsregs.h>
38 #include <asm/cacheflush.h>
40 #include <asm/addrspace.h>
42 #include <asm/smtc_proc.h>
45 * SMTC Kernel needs to manipulate low-level CPU interrupt mask
46 * in do_IRQ. These are passed in setup_irq_smtc() and stored
49 unsigned long irq_hwmask
[NR_IRQS
];
51 #define LOCK_MT_PRA() \
52 local_irq_save(flags); \
55 #define UNLOCK_MT_PRA() \
57 local_irq_restore(flags)
59 #define LOCK_CORE_PRA() \
60 local_irq_save(flags); \
63 #define UNLOCK_CORE_PRA() \
65 local_irq_restore(flags)
68 * Data structures purely associated with SMTC parallelism
73 * Table for tracking ASIDs whose lifetime is prolonged.
76 asiduse smtc_live_asid
[MAX_SMTC_TLBS
][MAX_SMTC_ASIDS
];
79 * Number of InterProcessor Interrupt (IPI) message buffers to allocate
82 #define IPIBUF_PER_CPU 4
84 struct smtc_ipi_q IPIQ
[NR_CPUS
];
85 static struct smtc_ipi_q freeIPIq
;
88 /* Forward declarations */
90 void ipi_decode(struct smtc_ipi
*);
91 static void post_direct_ipi(int cpu
, struct smtc_ipi
*pipi
);
92 static void setup_cross_vpe_interrupts(unsigned int nvpe
);
93 void init_smtc_stats(void);
95 /* Global SMTC Status */
97 unsigned int smtc_status
;
99 /* Boot command line configuration overrides */
101 static int vpe0limit
;
102 static int ipibuffers
;
105 unsigned long smtc_asid_mask
= 0xff;
107 static int __init
vpe0tcs(char *str
)
109 get_option(&str
, &vpe0limit
);
114 static int __init
ipibufs(char *str
)
116 get_option(&str
, &ipibuffers
);
120 static int __init
stlb_disable(char *s
)
126 static int __init
asidmask_set(char *str
)
128 get_option(&str
, &asidmask
);
138 smtc_asid_mask
= (unsigned long)asidmask
;
141 printk("ILLEGAL ASID mask 0x%x from command line\n", asidmask
);
146 __setup("vpe0tcs=", vpe0tcs
);
147 __setup("ipibufs=", ipibufs
);
148 __setup("nostlb", stlb_disable
);
149 __setup("asidmask=", asidmask_set
);
151 #ifdef CONFIG_SMTC_IDLE_HOOK_DEBUG
153 static int hang_trig
;
155 static int __init
hangtrig_enable(char *s
)
162 __setup("hangtrig", hangtrig_enable
);
164 #define DEFAULT_BLOCKED_IPI_LIMIT 32
166 static int timerq_limit
= DEFAULT_BLOCKED_IPI_LIMIT
;
168 static int __init
tintq(char *str
)
170 get_option(&str
, &timerq_limit
);
174 __setup("tintq=", tintq
);
176 static int imstuckcount
[2][8];
177 /* vpemask represents IM/IE bits of per-VPE Status registers, low-to-high */
178 static int vpemask
[2][8] = {
179 {0, 0, 1, 0, 0, 0, 0, 1},
180 {0, 0, 0, 0, 0, 0, 0, 1}
182 int tcnoprog
[NR_CPUS
];
183 static atomic_t idle_hook_initialized
= {0};
184 static int clock_hang_reported
[NR_CPUS
];
186 #endif /* CONFIG_SMTC_IDLE_HOOK_DEBUG */
189 * Configure shared TLB - VPC configuration bit must be set by caller
192 static void smtc_configure_tlb(void)
195 unsigned long mvpconf0
;
196 unsigned long config1val
;
198 /* Set up ASID preservation table */
199 for (vpes
=0; vpes
<MAX_SMTC_TLBS
; vpes
++) {
200 for(i
= 0; i
< MAX_SMTC_ASIDS
; i
++) {
201 smtc_live_asid
[vpes
][i
] = 0;
204 mvpconf0
= read_c0_mvpconf0();
206 if ((vpes
= ((mvpconf0
& MVPCONF0_PVPE
)
207 >> MVPCONF0_PVPE_SHIFT
) + 1) > 1) {
208 /* If we have multiple VPEs, try to share the TLB */
209 if ((mvpconf0
& MVPCONF0_TLBS
) && !nostlb
) {
211 * If TLB sizing is programmable, shared TLB
212 * size is the total available complement.
213 * Otherwise, we have to take the sum of all
214 * static VPE TLB entries.
216 if ((tlbsiz
= ((mvpconf0
& MVPCONF0_PTLBE
)
217 >> MVPCONF0_PTLBE_SHIFT
)) == 0) {
219 * If there's more than one VPE, there had better
220 * be more than one TC, because we need one to bind
221 * to each VPE in turn to be able to read
222 * its configuration state!
225 /* Stop the TC from doing anything foolish */
226 write_tc_c0_tchalt(TCHALT_H
);
228 /* No need to un-Halt - that happens later anyway */
229 for (i
=0; i
< vpes
; i
++) {
230 write_tc_c0_tcbind(i
);
232 * To be 100% sure we're really getting the right
233 * information, we exit the configuration state
234 * and do an IHB after each rebinding.
237 read_c0_mvpcontrol() & ~ MVPCONTROL_VPC
);
240 * Only count if the MMU Type indicated is TLB
242 if (((read_vpe_c0_config() & MIPS_CONF_MT
) >> 7) == 1) {
243 config1val
= read_vpe_c0_config1();
244 tlbsiz
+= ((config1val
>> 25) & 0x3f) + 1;
247 /* Put core back in configuration state */
249 read_c0_mvpcontrol() | MVPCONTROL_VPC
);
253 write_c0_mvpcontrol(read_c0_mvpcontrol() | MVPCONTROL_STLB
);
257 * Setup kernel data structures to use software total,
258 * rather than read the per-VPE Config1 value. The values
259 * for "CPU 0" gets copied to all the other CPUs as part
260 * of their initialization in smtc_cpu_setup().
263 /* MIPS32 limits TLB indices to 64 */
266 cpu_data
[0].tlbsize
= current_cpu_data
.tlbsize
= tlbsiz
;
267 smtc_status
|= SMTC_TLB_SHARED
;
268 local_flush_tlb_all();
270 printk("TLB of %d entry pairs shared by %d VPEs\n",
273 printk("WARNING: TLB Not Sharable on SMTC Boot!\n");
280 * Incrementally build the CPU map out of constituent MIPS MT cores,
281 * using the specified available VPEs and TCs. Plaform code needs
282 * to ensure that each MIPS MT core invokes this routine on reset,
285 * This version of the build_cpu_map and prepare_cpus routines assumes
286 * that *all* TCs of a MIPS MT core will be used for Linux, and that
287 * they will be spread across *all* available VPEs (to minimise the
288 * loss of efficiency due to exception service serialization).
289 * An improved version would pick up configuration information and
290 * possibly leave some TCs/VPEs as "slave" processors.
292 * Use c0_MVPConf0 to find out how many TCs are available, setting up
293 * cpu_possible_map and the logical/physical mappings.
296 int __init
smtc_build_cpu_map(int start_cpu_slot
)
301 * The CPU map isn't actually used for anything at this point,
302 * so it's not clear what else we should do apart from set
303 * everything up so that "logical" = "physical".
305 ntcs
= ((read_c0_mvpconf0() & MVPCONF0_PTC
) >> MVPCONF0_PTC_SHIFT
) + 1;
306 for (i
=start_cpu_slot
; i
<NR_CPUS
&& i
<ntcs
; i
++) {
307 set_cpu_possible(i
, true);
308 __cpu_number_map
[i
] = i
;
309 __cpu_logical_map
[i
] = i
;
311 #ifdef CONFIG_MIPS_MT_FPAFF
312 /* Initialize map of CPUs with FPUs */
313 cpus_clear(mt_fpu_cpumask
);
316 /* One of those TC's is the one booting, and not a secondary... */
317 printk("%i available secondary CPU TC(s)\n", i
- 1);
323 * Common setup before any secondaries are started
324 * Make sure all CPU's are in a sensible state before we boot any of the
327 * For MIPS MT "SMTC" operation, we set up all TCs, spread as evenly
328 * as possible across the available VPEs.
331 static void smtc_tc_setup(int vpe
, int tc
, int cpu
)
334 write_tc_c0_tchalt(TCHALT_H
);
336 write_tc_c0_tcstatus((read_tc_c0_tcstatus()
337 & ~(TCSTATUS_TKSU
| TCSTATUS_DA
| TCSTATUS_IXMT
))
340 * TCContext gets an offset from the base of the IPIQ array
341 * to be used in low-level code to detect the presence of
342 * an active IPI queue
344 write_tc_c0_tccontext((sizeof(struct smtc_ipi_q
) * cpu
) << 16);
346 write_tc_c0_tcbind(vpe
);
347 /* In general, all TCs should have the same cpu_data indications */
348 memcpy(&cpu_data
[cpu
], &cpu_data
[0], sizeof(struct cpuinfo_mips
));
349 /* For 34Kf, start with TC/CPU 0 as sole owner of single FPU context */
350 if (cpu_data
[0].cputype
== CPU_34K
||
351 cpu_data
[0].cputype
== CPU_1004K
)
352 cpu_data
[cpu
].options
&= ~MIPS_CPU_FPU
;
353 cpu_data
[cpu
].vpe_id
= vpe
;
354 cpu_data
[cpu
].tc_id
= tc
;
355 /* Multi-core SMTC hasn't been tested, but be prepared */
356 cpu_data
[cpu
].core
= (read_vpe_c0_ebase() >> 1) & 0xff;
360 * Tweak to get Count registes in as close a sync as possible.
361 * Value seems good for 34K-class cores.
366 void smtc_prepare_cpus(int cpus
)
368 int i
, vpe
, tc
, ntc
, nvpe
, tcpervpe
[NR_CPUS
], slop
, cpu
;
372 struct smtc_ipi
*pipi
;
374 /* disable interrupts so we can disable MT */
375 local_irq_save(flags
);
376 /* disable MT so we can configure */
380 spin_lock_init(&freeIPIq
.lock
);
383 * We probably don't have as many VPEs as we do SMP "CPUs",
384 * but it's possible - and in any case we'll never use more!
386 for (i
=0; i
<NR_CPUS
; i
++) {
387 IPIQ
[i
].head
= IPIQ
[i
].tail
= NULL
;
388 spin_lock_init(&IPIQ
[i
].lock
);
390 IPIQ
[i
].resched_flag
= 0; /* No reschedules queued initially */
393 /* cpu_data index starts at zero */
395 cpu_data
[cpu
].vpe_id
= 0;
396 cpu_data
[cpu
].tc_id
= 0;
397 cpu_data
[cpu
].core
= (read_c0_ebase() >> 1) & 0xff;
400 /* Report on boot-time options */
401 mips_mt_set_cpuoptions();
403 printk("Limit of %d VPEs set\n", vpelimit
);
405 printk("Limit of %d TCs set\n", tclimit
);
407 printk("Shared TLB Use Inhibited - UNSAFE for Multi-VPE Operation\n");
410 printk("ASID mask value override to 0x%x\n", asidmask
);
413 #ifdef CONFIG_SMTC_IDLE_HOOK_DEBUG
415 printk("Logic Analyser Trigger on suspected TC hang\n");
416 #endif /* CONFIG_SMTC_IDLE_HOOK_DEBUG */
418 /* Put MVPE's into 'configuration state' */
419 write_c0_mvpcontrol( read_c0_mvpcontrol() | MVPCONTROL_VPC
);
421 val
= read_c0_mvpconf0();
422 nvpe
= ((val
& MVPCONF0_PVPE
) >> MVPCONF0_PVPE_SHIFT
) + 1;
423 if (vpelimit
> 0 && nvpe
> vpelimit
)
425 ntc
= ((val
& MVPCONF0_PTC
) >> MVPCONF0_PTC_SHIFT
) + 1;
428 if (tclimit
> 0 && ntc
> tclimit
)
431 for (i
= 0; i
< nvpe
; i
++) {
432 tcpervpe
[i
] = ntc
/ nvpe
;
434 if((slop
- i
) > 0) tcpervpe
[i
]++;
437 /* Handle command line override for VPE0 */
438 if (vpe0limit
> ntc
) vpe0limit
= ntc
;
441 if (vpe0limit
< tcpervpe
[0]) {
442 /* Reducing TC count - distribute to others */
443 slop
= tcpervpe
[0] - vpe0limit
;
444 slopslop
= slop
% (nvpe
- 1);
445 tcpervpe
[0] = vpe0limit
;
446 for (i
= 1; i
< nvpe
; i
++) {
447 tcpervpe
[i
] += slop
/ (nvpe
- 1);
448 if(slopslop
&& ((slopslop
- (i
- 1) > 0)))
451 } else if (vpe0limit
> tcpervpe
[0]) {
452 /* Increasing TC count - steal from others */
453 slop
= vpe0limit
- tcpervpe
[0];
454 slopslop
= slop
% (nvpe
- 1);
455 tcpervpe
[0] = vpe0limit
;
456 for (i
= 1; i
< nvpe
; i
++) {
457 tcpervpe
[i
] -= slop
/ (nvpe
- 1);
458 if(slopslop
&& ((slopslop
- (i
- 1) > 0)))
464 /* Set up shared TLB */
465 smtc_configure_tlb();
467 for (tc
= 0, vpe
= 0 ; (vpe
< nvpe
) && (tc
< ntc
) ; vpe
++) {
468 if (tcpervpe
[vpe
] == 0)
472 printk("VPE %d: TC", vpe
);
473 for (i
= 0; i
< tcpervpe
[vpe
]; i
++) {
475 * TC 0 is bound to VPE 0 at reset,
476 * and is presumably executing this
477 * code. Leave it alone!
480 smtc_tc_setup(vpe
, tc
, cpu
);
488 * Allow this VPE to control others.
490 write_vpe_c0_vpeconf0(read_vpe_c0_vpeconf0() |
494 * Clear any stale software interrupts from VPE's Cause
496 write_vpe_c0_cause(0);
499 * Clear ERL/EXL of VPEs other than 0
500 * and set restricted interrupt enable/mask.
502 write_vpe_c0_status((read_vpe_c0_status()
503 & ~(ST0_BEV
| ST0_ERL
| ST0_EXL
| ST0_IM
))
504 | (STATUSF_IP0
| STATUSF_IP1
| STATUSF_IP7
507 * set config to be the same as vpe0,
508 * particularly kseg0 coherency alg
510 write_vpe_c0_config(read_c0_config());
511 /* Clear any pending timer interrupt */
512 write_vpe_c0_compare(0);
513 /* Propagate Config7 */
514 write_vpe_c0_config7(read_c0_config7());
515 write_vpe_c0_count(read_c0_count() + CP0_SKEW
);
518 /* enable multi-threading within VPE */
519 write_vpe_c0_vpecontrol(read_vpe_c0_vpecontrol() | VPECONTROL_TE
);
521 write_vpe_c0_vpeconf0(read_vpe_c0_vpeconf0() | VPECONF0_VPA
);
525 * Pull any physically present but unused TCs out of circulation.
527 while (tc
< (((val
& MVPCONF0_PTC
) >> MVPCONF0_PTC_SHIFT
) + 1)) {
528 set_cpu_possible(tc
, false);
529 set_cpu_present(tc
, false);
533 /* release config state */
534 write_c0_mvpcontrol( read_c0_mvpcontrol() & ~ MVPCONTROL_VPC
);
538 /* Set up coprocessor affinity CPU mask(s) */
540 #ifdef CONFIG_MIPS_MT_FPAFF
541 for (tc
= 0; tc
< ntc
; tc
++) {
542 if (cpu_data
[tc
].options
& MIPS_CPU_FPU
)
543 cpu_set(tc
, mt_fpu_cpumask
);
547 /* set up ipi interrupts... */
549 /* If we have multiple VPEs running, set up the cross-VPE interrupt */
551 setup_cross_vpe_interrupts(nvpe
);
553 /* Set up queue of free IPI "messages". */
554 nipi
= NR_CPUS
* IPIBUF_PER_CPU
;
558 pipi
= kmalloc(nipi
*sizeof(struct smtc_ipi
), GFP_KERNEL
);
560 panic("kmalloc of IPI message buffers failed\n");
562 printk("IPI buffer pool of %d buffers\n", nipi
);
563 for (i
= 0; i
< nipi
; i
++) {
564 smtc_ipi_nq(&freeIPIq
, pipi
);
568 /* Arm multithreading and enable other VPEs - but all TCs are Halted */
571 local_irq_restore(flags
);
572 /* Initialize SMTC /proc statistics/diagnostics */
578 * Setup the PC, SP, and GP of a secondary processor and start it
580 * smp_bootstrap is the place to resume from
581 * __KSTK_TOS(idle) is apparently the stack pointer
582 * (unsigned long)idle->thread_info the gp
585 void __cpuinit
smtc_boot_secondary(int cpu
, struct task_struct
*idle
)
587 extern u32 kernelsp
[NR_CPUS
];
592 if (cpu_data
[cpu
].vpe_id
!= cpu_data
[smp_processor_id()].vpe_id
) {
595 settc(cpu_data
[cpu
].tc_id
);
598 write_tc_c0_tcrestart((unsigned long)&smp_bootstrap
);
601 kernelsp
[cpu
] = __KSTK_TOS(idle
);
602 write_tc_gpr_sp(__KSTK_TOS(idle
));
605 write_tc_gpr_gp((unsigned long)task_thread_info(idle
));
607 smtc_status
|= SMTC_MTC_ACTIVE
;
608 write_tc_c0_tchalt(0);
609 if (cpu_data
[cpu
].vpe_id
!= cpu_data
[smp_processor_id()].vpe_id
) {
615 void smtc_init_secondary(void)
620 void smtc_smp_finish(void)
622 int cpu
= smp_processor_id();
625 * Lowest-numbered CPU per VPE starts a clock tick.
626 * Like per_cpu_trap_init() hack, this assumes that
627 * SMTC init code assigns TCs consdecutively and
628 * in ascending order across available VPEs.
630 if (cpu
> 0 && (cpu_data
[cpu
].vpe_id
!= cpu_data
[cpu
- 1].vpe_id
))
631 write_c0_compare(read_c0_count() + mips_hpt_frequency
/HZ
);
633 printk("TC %d going on-line as CPU %d\n",
634 cpu_data
[smp_processor_id()].tc_id
, smp_processor_id());
637 void smtc_cpus_done(void)
642 * Support for SMTC-optimized driver IRQ registration
646 * SMTC Kernel needs to manipulate low-level CPU interrupt mask
647 * in do_IRQ. These are passed in setup_irq_smtc() and stored
651 int setup_irq_smtc(unsigned int irq
, struct irqaction
* new,
652 unsigned long hwmask
)
654 #ifdef CONFIG_SMTC_IDLE_HOOK_DEBUG
655 unsigned int vpe
= current_cpu_data
.vpe_id
;
657 vpemask
[vpe
][irq
- MIPS_CPU_IRQ_BASE
] = 1;
659 irq_hwmask
[irq
] = hwmask
;
661 return setup_irq(irq
, new);
664 #ifdef CONFIG_MIPS_MT_SMTC_IRQAFF
666 * Support for IRQ affinity to TCs
669 void smtc_set_irq_affinity(unsigned int irq
, cpumask_t affinity
)
672 * If a "fast path" cache of quickly decodable affinity state
673 * is maintained, this is where it gets done, on a call up
674 * from the platform affinity code.
678 void smtc_forward_irq(unsigned int irq
)
683 * OK wise guy, now figure out how to get the IRQ
684 * to be serviced on an authorized "CPU".
686 * Ideally, to handle the situation where an IRQ has multiple
687 * eligible CPUS, we would maintain state per IRQ that would
688 * allow a fair distribution of service requests. Since the
689 * expected use model is any-or-only-one, for simplicity
690 * and efficiency, we just pick the easiest one to find.
693 target
= cpumask_first(irq_desc
[irq
].affinity
);
696 * We depend on the platform code to have correctly processed
697 * IRQ affinity change requests to ensure that the IRQ affinity
698 * mask has been purged of bits corresponding to nonexistent and
699 * offline "CPUs", and to TCs bound to VPEs other than the VPE
700 * connected to the physical interrupt input for the interrupt
701 * in question. Otherwise we have a nasty problem with interrupt
702 * mask management. This is best handled in non-performance-critical
703 * platform IRQ affinity setting code, to minimize interrupt-time
707 /* If no one is eligible, service locally */
708 if (target
>= NR_CPUS
) {
709 do_IRQ_no_affinity(irq
);
713 smtc_send_ipi(target
, IRQ_AFFINITY_IPI
, irq
);
716 #endif /* CONFIG_MIPS_MT_SMTC_IRQAFF */
719 * IPI model for SMTC is tricky, because interrupts aren't TC-specific.
720 * Within a VPE one TC can interrupt another by different approaches.
721 * The easiest to get right would probably be to make all TCs except
722 * the target IXMT and set a software interrupt, but an IXMT-based
723 * scheme requires that a handler must run before a new IPI could
724 * be sent, which would break the "broadcast" loops in MIPS MT.
725 * A more gonzo approach within a VPE is to halt the TC, extract
726 * its Restart, Status, and a couple of GPRs, and program the Restart
727 * address to emulate an interrupt.
729 * Within a VPE, one can be confident that the target TC isn't in
730 * a critical EXL state when halted, since the write to the Halt
731 * register could not have issued on the writing thread if the
732 * halting thread had EXL set. So k0 and k1 of the target TC
733 * can be used by the injection code. Across VPEs, one can't
734 * be certain that the target TC isn't in a critical exception
735 * state. So we try a two-step process of sending a software
736 * interrupt to the target VPE, which either handles the event
737 * itself (if it was the target) or injects the event within
741 static void smtc_ipi_qdump(void)
744 struct smtc_ipi
*temp
;
746 for (i
= 0; i
< NR_CPUS
;i
++) {
747 pr_info("IPIQ[%d]: head = 0x%x, tail = 0x%x, depth = %d\n",
748 i
, (unsigned)IPIQ
[i
].head
, (unsigned)IPIQ
[i
].tail
,
752 while (temp
!= IPIQ
[i
].tail
) {
753 pr_debug("%d %d %d: ", temp
->type
, temp
->dest
,
755 #ifdef SMTC_IPI_DEBUG
756 pr_debug("%u %lu\n", temp
->sender
, temp
->stamp
);
766 * The standard atomic.h primitives don't quite do what we want
767 * here: We need an atomic add-and-return-previous-value (which
768 * could be done with atomic_add_return and a decrement) and an
769 * atomic set/zero-and-return-previous-value (which can't really
770 * be done with the atomic.h primitives). And since this is
771 * MIPS MT, we can assume that we have LL/SC.
773 static inline int atomic_postincrement(atomic_t
*v
)
775 unsigned long result
;
779 __asm__
__volatile__(
785 : "=&r" (result
), "=&r" (temp
), "=m" (v
->counter
)
792 void smtc_send_ipi(int cpu
, int type
, unsigned int action
)
795 struct smtc_ipi
*pipi
;
798 unsigned long tcrestart
;
799 extern void r4k_wait_irqoff(void), __pastwait(void);
800 int set_resched_flag
= (type
== LINUX_SMP_IPI
&&
801 action
== SMP_RESCHEDULE_YOURSELF
);
803 if (cpu
== smp_processor_id()) {
804 printk("Cannot Send IPI to self!\n");
807 if (set_resched_flag
&& IPIQ
[cpu
].resched_flag
!= 0)
808 return; /* There is a reschedule queued already */
810 /* Set up a descriptor, to be delivered either promptly or queued */
811 pipi
= smtc_ipi_dq(&freeIPIq
);
814 mips_mt_regdump(dvpe());
815 panic("IPI Msg. Buffers Depleted\n");
818 pipi
->arg
= (void *)action
;
820 if (cpu_data
[cpu
].vpe_id
!= cpu_data
[smp_processor_id()].vpe_id
) {
821 /* If not on same VPE, enqueue and send cross-VPE interrupt */
822 IPIQ
[cpu
].resched_flag
|= set_resched_flag
;
823 smtc_ipi_nq(&IPIQ
[cpu
], pipi
);
825 settc(cpu_data
[cpu
].tc_id
);
826 write_vpe_c0_cause(read_vpe_c0_cause() | C_SW1
);
830 * Not sufficient to do a LOCK_MT_PRA (dmt) here,
831 * since ASID shootdown on the other VPE may
832 * collide with this operation.
835 settc(cpu_data
[cpu
].tc_id
);
836 /* Halt the targeted TC */
837 write_tc_c0_tchalt(TCHALT_H
);
841 * Inspect TCStatus - if IXMT is set, we have to queue
842 * a message. Otherwise, we set up the "interrupt"
845 tcstatus
= read_tc_c0_tcstatus();
847 if ((tcstatus
& TCSTATUS_IXMT
) != 0) {
849 * If we're in the the irq-off version of the wait
850 * loop, we need to force exit from the wait and
851 * do a direct post of the IPI.
853 if (cpu_wait
== r4k_wait_irqoff
) {
854 tcrestart
= read_tc_c0_tcrestart();
855 if (tcrestart
>= (unsigned long)r4k_wait_irqoff
856 && tcrestart
< (unsigned long)__pastwait
) {
857 write_tc_c0_tcrestart(__pastwait
);
858 tcstatus
&= ~TCSTATUS_IXMT
;
859 write_tc_c0_tcstatus(tcstatus
);
864 * Otherwise we queue the message for the target TC
865 * to pick up when he does a local_irq_restore()
867 write_tc_c0_tchalt(0);
869 IPIQ
[cpu
].resched_flag
|= set_resched_flag
;
870 smtc_ipi_nq(&IPIQ
[cpu
], pipi
);
873 post_direct_ipi(cpu
, pipi
);
874 write_tc_c0_tchalt(0);
881 * Send IPI message to Halted TC, TargTC/TargVPE already having been set
883 static void post_direct_ipi(int cpu
, struct smtc_ipi
*pipi
)
885 struct pt_regs
*kstack
;
886 unsigned long tcstatus
;
887 unsigned long tcrestart
;
888 extern u32 kernelsp
[NR_CPUS
];
889 extern void __smtc_ipi_vector(void);
890 //printk("%s: on %d for %d\n", __func__, smp_processor_id(), cpu);
892 /* Extract Status, EPC from halted TC */
893 tcstatus
= read_tc_c0_tcstatus();
894 tcrestart
= read_tc_c0_tcrestart();
895 /* If TCRestart indicates a WAIT instruction, advance the PC */
896 if ((tcrestart
& 0x80000000)
897 && ((*(unsigned int *)tcrestart
& 0xfe00003f) == 0x42000020)) {
901 * Save on TC's future kernel stack
903 * CU bit of Status is indicator that TC was
904 * already running on a kernel stack...
906 if (tcstatus
& ST0_CU0
) {
907 /* Note that this "- 1" is pointer arithmetic */
908 kstack
= ((struct pt_regs
*)read_tc_gpr_sp()) - 1;
910 kstack
= ((struct pt_regs
*)kernelsp
[cpu
]) - 1;
913 kstack
->cp0_epc
= (long)tcrestart
;
915 kstack
->cp0_tcstatus
= tcstatus
;
916 /* Pass token of operation to be performed kernel stack pad area */
917 kstack
->pad0
[4] = (unsigned long)pipi
;
918 /* Pass address of function to be called likewise */
919 kstack
->pad0
[5] = (unsigned long)&ipi_decode
;
920 /* Set interrupt exempt and kernel mode */
921 tcstatus
|= TCSTATUS_IXMT
;
922 tcstatus
&= ~TCSTATUS_TKSU
;
923 write_tc_c0_tcstatus(tcstatus
);
925 /* Set TC Restart address to be SMTC IPI vector */
926 write_tc_c0_tcrestart(__smtc_ipi_vector
);
929 static void ipi_resched_interrupt(void)
931 /* Return from interrupt should be enough to cause scheduler check */
934 static void ipi_call_interrupt(void)
936 /* Invoke generic function invocation code in smp.c */
937 smp_call_function_interrupt();
940 DECLARE_PER_CPU(struct clock_event_device
, mips_clockevent_device
);
942 void ipi_decode(struct smtc_ipi
*pipi
)
944 unsigned int cpu
= smp_processor_id();
945 struct clock_event_device
*cd
;
946 void *arg_copy
= pipi
->arg
;
947 int type_copy
= pipi
->type
;
948 int irq
= MIPS_CPU_IRQ_BASE
+ 1;
950 smtc_ipi_nq(&freeIPIq
, pipi
);
953 case SMTC_CLOCK_TICK
:
955 kstat_incr_irqs_this_cpu(irq
, irq_to_desc(irq
));
956 cd
= &per_cpu(mips_clockevent_device
, cpu
);
957 cd
->event_handler(cd
);
962 switch ((int)arg_copy
) {
963 case SMP_RESCHEDULE_YOURSELF
:
964 ipi_resched_interrupt();
966 case SMP_CALL_FUNCTION
:
967 ipi_call_interrupt();
970 printk("Impossible SMTC IPI Argument 0x%x\n",
975 #ifdef CONFIG_MIPS_MT_SMTC_IRQAFF
976 case IRQ_AFFINITY_IPI
:
978 * Accept a "forwarded" interrupt that was initially
979 * taken by a TC who doesn't have affinity for the IRQ.
981 do_IRQ_no_affinity((int)arg_copy
);
983 #endif /* CONFIG_MIPS_MT_SMTC_IRQAFF */
985 printk("Impossible SMTC IPI Type 0x%x\n", type_copy
);
991 * Similar to smtc_ipi_replay(), but invoked from context restore,
992 * so it reuses the current exception frame rather than set up a
993 * new one with self_ipi.
996 void deferred_smtc_ipi(void)
998 int cpu
= smp_processor_id();
1001 * Test is not atomic, but much faster than a dequeue,
1002 * and the vast majority of invocations will have a null queue.
1003 * If irq_disabled when this was called, then any IPIs queued
1004 * after we test last will be taken on the next irq_enable/restore.
1005 * If interrupts were enabled, then any IPIs added after the
1006 * last test will be taken directly.
1009 while (IPIQ
[cpu
].head
!= NULL
) {
1010 struct smtc_ipi_q
*q
= &IPIQ
[cpu
];
1011 struct smtc_ipi
*pipi
;
1012 unsigned long flags
;
1015 * It may be possible we'll come in with interrupts
1018 local_irq_save(flags
);
1019 spin_lock(&q
->lock
);
1020 pipi
= __smtc_ipi_dq(q
);
1021 spin_unlock(&q
->lock
);
1023 if (pipi
->type
== LINUX_SMP_IPI
&&
1024 (int)pipi
->arg
== SMP_RESCHEDULE_YOURSELF
)
1025 IPIQ
[cpu
].resched_flag
= 0;
1029 * The use of the __raw_local restore isn't
1030 * as obviously necessary here as in smtc_ipi_replay(),
1031 * but it's more efficient, given that we're already
1032 * running down the IPI queue.
1034 __raw_local_irq_restore(flags
);
1039 * Cross-VPE interrupts in the SMTC prototype use "software interrupts"
1040 * set via cross-VPE MTTR manipulation of the Cause register. It would be
1041 * in some regards preferable to have external logic for "doorbell" hardware
1045 static int cpu_ipi_irq
= MIPS_CPU_IRQ_BASE
+ MIPS_CPU_IPI_IRQ
;
1047 static irqreturn_t
ipi_interrupt(int irq
, void *dev_idm
)
1049 int my_vpe
= cpu_data
[smp_processor_id()].vpe_id
;
1050 int my_tc
= cpu_data
[smp_processor_id()].tc_id
;
1052 struct smtc_ipi
*pipi
;
1053 unsigned long tcstatus
;
1055 unsigned long flags
;
1056 unsigned int mtflags
;
1057 unsigned int vpflags
;
1060 * So long as cross-VPE interrupts are done via
1061 * MFTR/MTTR read-modify-writes of Cause, we need
1062 * to stop other VPEs whenever the local VPE does
1065 local_irq_save(flags
);
1067 clear_c0_cause(0x100 << MIPS_CPU_IPI_IRQ
);
1068 set_c0_status(0x100 << MIPS_CPU_IPI_IRQ
);
1069 irq_enable_hazard();
1071 local_irq_restore(flags
);
1074 * Cross-VPE Interrupt handler: Try to directly deliver IPIs
1075 * queued for TCs on this VPE other than the current one.
1076 * Return-from-interrupt should cause us to drain the queue
1077 * for the current TC, so we ought not to have to do it explicitly here.
1080 for_each_online_cpu(cpu
) {
1081 if (cpu_data
[cpu
].vpe_id
!= my_vpe
)
1084 pipi
= smtc_ipi_dq(&IPIQ
[cpu
]);
1086 if (cpu_data
[cpu
].tc_id
!= my_tc
) {
1089 settc(cpu_data
[cpu
].tc_id
);
1090 write_tc_c0_tchalt(TCHALT_H
);
1092 tcstatus
= read_tc_c0_tcstatus();
1093 if ((tcstatus
& TCSTATUS_IXMT
) == 0) {
1094 post_direct_ipi(cpu
, pipi
);
1097 write_tc_c0_tchalt(0);
1100 smtc_ipi_req(&IPIQ
[cpu
], pipi
);
1104 * ipi_decode() should be called
1105 * with interrupts off
1107 local_irq_save(flags
);
1108 if (pipi
->type
== LINUX_SMP_IPI
&&
1109 (int)pipi
->arg
== SMP_RESCHEDULE_YOURSELF
)
1110 IPIQ
[cpu
].resched_flag
= 0;
1112 local_irq_restore(flags
);
1120 static void ipi_irq_dispatch(void)
1122 do_IRQ(cpu_ipi_irq
);
1125 static struct irqaction irq_ipi
= {
1126 .handler
= ipi_interrupt
,
1127 .flags
= IRQF_DISABLED
| IRQF_PERCPU
,
1131 static void setup_cross_vpe_interrupts(unsigned int nvpe
)
1137 panic("SMTC Kernel requires Vectored Interrupt support");
1139 set_vi_handler(MIPS_CPU_IPI_IRQ
, ipi_irq_dispatch
);
1141 setup_irq_smtc(cpu_ipi_irq
, &irq_ipi
, (0x100 << MIPS_CPU_IPI_IRQ
));
1143 set_irq_handler(cpu_ipi_irq
, handle_percpu_irq
);
1147 * SMTC-specific hacks invoked from elsewhere in the kernel.
1151 * smtc_ipi_replay is called from raw_local_irq_restore
1154 void smtc_ipi_replay(void)
1156 unsigned int cpu
= smp_processor_id();
1159 * To the extent that we've ever turned interrupts off,
1160 * we may have accumulated deferred IPIs. This is subtle.
1161 * we should be OK: If we pick up something and dispatch
1162 * it here, that's great. If we see nothing, but concurrent
1163 * with this operation, another TC sends us an IPI, IXMT
1164 * is clear, and we'll handle it as a real pseudo-interrupt
1165 * and not a pseudo-pseudo interrupt. The important thing
1166 * is to do the last check for queued message *after* the
1167 * re-enabling of interrupts.
1169 while (IPIQ
[cpu
].head
!= NULL
) {
1170 struct smtc_ipi_q
*q
= &IPIQ
[cpu
];
1171 struct smtc_ipi
*pipi
;
1172 unsigned long flags
;
1175 * It's just possible we'll come in with interrupts
1178 local_irq_save(flags
);
1180 spin_lock(&q
->lock
);
1181 pipi
= __smtc_ipi_dq(q
);
1182 spin_unlock(&q
->lock
);
1184 ** But use a raw restore here to avoid recursion.
1186 __raw_local_irq_restore(flags
);
1190 smtc_cpu_stats
[cpu
].selfipis
++;
1195 EXPORT_SYMBOL(smtc_ipi_replay
);
1197 void smtc_idle_loop_hook(void)
1199 #ifdef CONFIG_SMTC_IDLE_HOOK_DEBUG
1208 * printk within DMT-protected regions can deadlock,
1209 * so buffer diagnostic messages for later output.
1212 char id_ho_db_msg
[768]; /* worst-case use should be less than 700 */
1214 if (atomic_read(&idle_hook_initialized
) == 0) { /* fast test */
1215 if (atomic_add_return(1, &idle_hook_initialized
) == 1) {
1217 /* Tedious stuff to just do once */
1218 mvpconf0
= read_c0_mvpconf0();
1219 hook_ntcs
= ((mvpconf0
& MVPCONF0_PTC
) >> MVPCONF0_PTC_SHIFT
) + 1;
1220 if (hook_ntcs
> NR_CPUS
)
1221 hook_ntcs
= NR_CPUS
;
1222 for (tc
= 0; tc
< hook_ntcs
; tc
++) {
1224 clock_hang_reported
[tc
] = 0;
1226 for (vpe
= 0; vpe
< 2; vpe
++)
1227 for (im
= 0; im
< 8; im
++)
1228 imstuckcount
[vpe
][im
] = 0;
1229 printk("Idle loop test hook initialized for %d TCs\n", hook_ntcs
);
1230 atomic_set(&idle_hook_initialized
, 1000);
1232 /* Someone else is initializing in parallel - let 'em finish */
1233 while (atomic_read(&idle_hook_initialized
) < 1000)
1238 /* Have we stupidly left IXMT set somewhere? */
1239 if (read_c0_tcstatus() & 0x400) {
1240 write_c0_tcstatus(read_c0_tcstatus() & ~0x400);
1242 printk("Dangling IXMT in cpu_idle()\n");
1245 /* Have we stupidly left an IM bit turned off? */
1246 #define IM_LIMIT 2000
1247 local_irq_save(flags
);
1249 pdb_msg
= &id_ho_db_msg
[0];
1250 im
= read_c0_status();
1251 vpe
= current_cpu_data
.vpe_id
;
1252 for (bit
= 0; bit
< 8; bit
++) {
1254 * In current prototype, I/O interrupts
1255 * are masked for VPE > 0
1257 if (vpemask
[vpe
][bit
]) {
1258 if (!(im
& (0x100 << bit
)))
1259 imstuckcount
[vpe
][bit
]++;
1261 imstuckcount
[vpe
][bit
] = 0;
1262 if (imstuckcount
[vpe
][bit
] > IM_LIMIT
) {
1263 set_c0_status(0x100 << bit
);
1265 imstuckcount
[vpe
][bit
] = 0;
1266 pdb_msg
+= sprintf(pdb_msg
,
1267 "Dangling IM %d fixed for VPE %d\n", bit
,
1274 local_irq_restore(flags
);
1275 if (pdb_msg
!= &id_ho_db_msg
[0])
1276 printk("CPU%d: %s", smp_processor_id(), id_ho_db_msg
);
1277 #endif /* CONFIG_SMTC_IDLE_HOOK_DEBUG */
1282 void smtc_soft_dump(void)
1286 printk("Counter Interrupts taken per CPU (TC)\n");
1287 for (i
=0; i
< NR_CPUS
; i
++) {
1288 printk("%d: %ld\n", i
, smtc_cpu_stats
[i
].timerints
);
1290 printk("Self-IPI invocations:\n");
1291 for (i
=0; i
< NR_CPUS
; i
++) {
1292 printk("%d: %ld\n", i
, smtc_cpu_stats
[i
].selfipis
);
1295 printk("%d Recoveries of \"stolen\" FPU\n",
1296 atomic_read(&smtc_fpu_recoveries
));
1301 * TLB management routines special to SMTC
1304 void smtc_get_new_mmu_context(struct mm_struct
*mm
, unsigned long cpu
)
1306 unsigned long flags
, mtflags
, tcstat
, prevhalt
, asid
;
1310 * It would be nice to be able to use a spinlock here,
1311 * but this is invoked from within TLB flush routines
1312 * that protect themselves with DVPE, so if a lock is
1313 * held by another TC, it'll never be freed.
1315 * DVPE/DMT must not be done with interrupts enabled,
1316 * so even so most callers will already have disabled
1317 * them, let's be really careful...
1320 local_irq_save(flags
);
1321 if (smtc_status
& SMTC_TLB_SHARED
) {
1326 tlb
= cpu_data
[cpu
].vpe_id
;
1328 asid
= asid_cache(cpu
);
1331 if (!((asid
+= ASID_INC
) & ASID_MASK
) ) {
1332 if (cpu_has_vtag_icache
)
1334 /* Traverse all online CPUs (hack requires contigous range) */
1335 for_each_online_cpu(i
) {
1337 * We don't need to worry about our own CPU, nor those of
1338 * CPUs who don't share our TLB.
1340 if ((i
!= smp_processor_id()) &&
1341 ((smtc_status
& SMTC_TLB_SHARED
) ||
1342 (cpu_data
[i
].vpe_id
== cpu_data
[cpu
].vpe_id
))) {
1343 settc(cpu_data
[i
].tc_id
);
1344 prevhalt
= read_tc_c0_tchalt() & TCHALT_H
;
1346 write_tc_c0_tchalt(TCHALT_H
);
1349 tcstat
= read_tc_c0_tcstatus();
1350 smtc_live_asid
[tlb
][(tcstat
& ASID_MASK
)] |= (asiduse
)(0x1 << i
);
1352 write_tc_c0_tchalt(0);
1355 if (!asid
) /* fix version if needed */
1356 asid
= ASID_FIRST_VERSION
;
1357 local_flush_tlb_all(); /* start new asid cycle */
1359 } while (smtc_live_asid
[tlb
][(asid
& ASID_MASK
)]);
1362 * SMTC shares the TLB within VPEs and possibly across all VPEs.
1364 for_each_online_cpu(i
) {
1365 if ((smtc_status
& SMTC_TLB_SHARED
) ||
1366 (cpu_data
[i
].vpe_id
== cpu_data
[cpu
].vpe_id
))
1367 cpu_context(i
, mm
) = asid_cache(i
) = asid
;
1370 if (smtc_status
& SMTC_TLB_SHARED
)
1374 local_irq_restore(flags
);
1378 * Invoked from macros defined in mmu_context.h
1379 * which must already have disabled interrupts
1380 * and done a DVPE or DMT as appropriate.
1383 void smtc_flush_tlb_asid(unsigned long asid
)
1388 entry
= read_c0_wired();
1390 /* Traverse all non-wired entries */
1391 while (entry
< current_cpu_data
.tlbsize
) {
1392 write_c0_index(entry
);
1396 ehi
= read_c0_entryhi();
1397 if ((ehi
& ASID_MASK
) == asid
) {
1399 * Invalidate only entries with specified ASID,
1400 * makiing sure all entries differ.
1402 write_c0_entryhi(CKSEG0
+ (entry
<< (PAGE_SHIFT
+ 1)));
1403 write_c0_entrylo0(0);
1404 write_c0_entrylo1(0);
1406 tlb_write_indexed();
1410 write_c0_index(PARKED_INDEX
);
1415 * Support for single-threading cache flush operations.
1418 static int halt_state_save
[NR_CPUS
];
1421 * To really, really be sure that nothing is being done
1422 * by other TCs, halt them all. This code assumes that
1423 * a DVPE has already been done, so while their Halted
1424 * state is theoretically architecturally unstable, in
1425 * practice, it's not going to change while we're looking
1429 void smtc_cflush_lockdown(void)
1433 for_each_online_cpu(cpu
) {
1434 if (cpu
!= smp_processor_id()) {
1435 settc(cpu_data
[cpu
].tc_id
);
1436 halt_state_save
[cpu
] = read_tc_c0_tchalt();
1437 write_tc_c0_tchalt(TCHALT_H
);
1443 /* It would be cheating to change the cpu_online states during a flush! */
1445 void smtc_cflush_release(void)
1450 * Start with a hazard barrier to ensure
1451 * that all CACHE ops have played through.
1455 for_each_online_cpu(cpu
) {
1456 if (cpu
!= smp_processor_id()) {
1457 settc(cpu_data
[cpu
].tc_id
);
1458 write_tc_c0_tchalt(halt_state_save
[cpu
]);