2 * Driver for Marvell Discovery (MV643XX) and Marvell Orion ethernet ports
3 * Copyright (C) 2002 Matthew Dharm <mdharm@momenco.com>
5 * Based on the 64360 driver from:
6 * Copyright (C) 2002 Rabeeh Khoury <rabeeh@galileo.co.il>
7 * Rabeeh Khoury <rabeeh@marvell.com>
9 * Copyright (C) 2003 PMC-Sierra, Inc.,
10 * written by Manish Lachwani
12 * Copyright (C) 2003 Ralf Baechle <ralf@linux-mips.org>
14 * Copyright (C) 2004-2006 MontaVista Software, Inc.
15 * Dale Farnsworth <dale@farnsworth.org>
17 * Copyright (C) 2004 Steven J. Hill <sjhill1@rockwellcollins.com>
18 * <sjhill@realitydiluted.com>
20 * Copyright (C) 2007-2008 Marvell Semiconductor
21 * Lennert Buytenhek <buytenh@marvell.com>
23 * This program is free software; you can redistribute it and/or
24 * modify it under the terms of the GNU General Public License
25 * as published by the Free Software Foundation; either version 2
26 * of the License, or (at your option) any later version.
28 * This program is distributed in the hope that it will be useful,
29 * but WITHOUT ANY WARRANTY; without even the implied warranty of
30 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
31 * GNU General Public License for more details.
33 * You should have received a copy of the GNU General Public License
34 * along with this program; if not, write to the Free Software
35 * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
38 #include <linux/init.h>
39 #include <linux/dma-mapping.h>
42 #include <linux/tcp.h>
43 #include <linux/udp.h>
44 #include <linux/etherdevice.h>
45 #include <linux/delay.h>
46 #include <linux/ethtool.h>
47 #include <linux/platform_device.h>
48 #include <linux/module.h>
49 #include <linux/kernel.h>
50 #include <linux/spinlock.h>
51 #include <linux/workqueue.h>
52 #include <linux/phy.h>
53 #include <linux/mv643xx_eth.h>
55 #include <asm/types.h>
56 #include <asm/system.h>
58 static char mv643xx_eth_driver_name
[] = "mv643xx_eth";
59 static char mv643xx_eth_driver_version
[] = "1.4";
63 * Registers shared between all ports.
65 #define PHY_ADDR 0x0000
66 #define SMI_REG 0x0004
67 #define SMI_BUSY 0x10000000
68 #define SMI_READ_VALID 0x08000000
69 #define SMI_OPCODE_READ 0x04000000
70 #define SMI_OPCODE_WRITE 0x00000000
71 #define ERR_INT_CAUSE 0x0080
72 #define ERR_INT_SMI_DONE 0x00000010
73 #define ERR_INT_MASK 0x0084
74 #define WINDOW_BASE(w) (0x0200 + ((w) << 3))
75 #define WINDOW_SIZE(w) (0x0204 + ((w) << 3))
76 #define WINDOW_REMAP_HIGH(w) (0x0280 + ((w) << 2))
77 #define WINDOW_BAR_ENABLE 0x0290
78 #define WINDOW_PROTECT(w) (0x0294 + ((w) << 4))
83 #define PORT_CONFIG(p) (0x0400 + ((p) << 10))
84 #define UNICAST_PROMISCUOUS_MODE 0x00000001
85 #define PORT_CONFIG_EXT(p) (0x0404 + ((p) << 10))
86 #define MAC_ADDR_LOW(p) (0x0414 + ((p) << 10))
87 #define MAC_ADDR_HIGH(p) (0x0418 + ((p) << 10))
88 #define SDMA_CONFIG(p) (0x041c + ((p) << 10))
89 #define PORT_SERIAL_CONTROL(p) (0x043c + ((p) << 10))
90 #define PORT_STATUS(p) (0x0444 + ((p) << 10))
91 #define TX_FIFO_EMPTY 0x00000400
92 #define TX_IN_PROGRESS 0x00000080
93 #define PORT_SPEED_MASK 0x00000030
94 #define PORT_SPEED_1000 0x00000010
95 #define PORT_SPEED_100 0x00000020
96 #define PORT_SPEED_10 0x00000000
97 #define FLOW_CONTROL_ENABLED 0x00000008
98 #define FULL_DUPLEX 0x00000004
99 #define LINK_UP 0x00000002
100 #define TXQ_COMMAND(p) (0x0448 + ((p) << 10))
101 #define TXQ_FIX_PRIO_CONF(p) (0x044c + ((p) << 10))
102 #define TX_BW_RATE(p) (0x0450 + ((p) << 10))
103 #define TX_BW_MTU(p) (0x0458 + ((p) << 10))
104 #define TX_BW_BURST(p) (0x045c + ((p) << 10))
105 #define INT_CAUSE(p) (0x0460 + ((p) << 10))
106 #define INT_TX_END 0x07f80000
107 #define INT_RX 0x000003fc
108 #define INT_EXT 0x00000002
109 #define INT_CAUSE_EXT(p) (0x0464 + ((p) << 10))
110 #define INT_EXT_LINK_PHY 0x00110000
111 #define INT_EXT_TX 0x000000ff
112 #define INT_MASK(p) (0x0468 + ((p) << 10))
113 #define INT_MASK_EXT(p) (0x046c + ((p) << 10))
114 #define TX_FIFO_URGENT_THRESHOLD(p) (0x0474 + ((p) << 10))
115 #define TXQ_FIX_PRIO_CONF_MOVED(p) (0x04dc + ((p) << 10))
116 #define TX_BW_RATE_MOVED(p) (0x04e0 + ((p) << 10))
117 #define TX_BW_MTU_MOVED(p) (0x04e8 + ((p) << 10))
118 #define TX_BW_BURST_MOVED(p) (0x04ec + ((p) << 10))
119 #define RXQ_CURRENT_DESC_PTR(p, q) (0x060c + ((p) << 10) + ((q) << 4))
120 #define RXQ_COMMAND(p) (0x0680 + ((p) << 10))
121 #define TXQ_CURRENT_DESC_PTR(p, q) (0x06c0 + ((p) << 10) + ((q) << 2))
122 #define TXQ_BW_TOKENS(p, q) (0x0700 + ((p) << 10) + ((q) << 4))
123 #define TXQ_BW_CONF(p, q) (0x0704 + ((p) << 10) + ((q) << 4))
124 #define TXQ_BW_WRR_CONF(p, q) (0x0708 + ((p) << 10) + ((q) << 4))
125 #define MIB_COUNTERS(p) (0x1000 + ((p) << 7))
126 #define SPECIAL_MCAST_TABLE(p) (0x1400 + ((p) << 10))
127 #define OTHER_MCAST_TABLE(p) (0x1500 + ((p) << 10))
128 #define UNICAST_TABLE(p) (0x1600 + ((p) << 10))
132 * SDMA configuration register.
134 #define RX_BURST_SIZE_16_64BIT (4 << 1)
135 #define BLM_RX_NO_SWAP (1 << 4)
136 #define BLM_TX_NO_SWAP (1 << 5)
137 #define TX_BURST_SIZE_16_64BIT (4 << 22)
139 #if defined(__BIG_ENDIAN)
140 #define PORT_SDMA_CONFIG_DEFAULT_VALUE \
141 RX_BURST_SIZE_16_64BIT | \
142 TX_BURST_SIZE_16_64BIT
143 #elif defined(__LITTLE_ENDIAN)
144 #define PORT_SDMA_CONFIG_DEFAULT_VALUE \
145 RX_BURST_SIZE_16_64BIT | \
148 TX_BURST_SIZE_16_64BIT
150 #error One of __BIG_ENDIAN or __LITTLE_ENDIAN must be defined
155 * Port serial control register.
157 #define SET_MII_SPEED_TO_100 (1 << 24)
158 #define SET_GMII_SPEED_TO_1000 (1 << 23)
159 #define SET_FULL_DUPLEX_MODE (1 << 21)
160 #define MAX_RX_PACKET_9700BYTE (5 << 17)
161 #define DISABLE_AUTO_NEG_SPEED_GMII (1 << 13)
162 #define DO_NOT_FORCE_LINK_FAIL (1 << 10)
163 #define SERIAL_PORT_CONTROL_RESERVED (1 << 9)
164 #define DISABLE_AUTO_NEG_FOR_FLOW_CTRL (1 << 3)
165 #define DISABLE_AUTO_NEG_FOR_DUPLEX (1 << 2)
166 #define FORCE_LINK_PASS (1 << 1)
167 #define SERIAL_PORT_ENABLE (1 << 0)
169 #define DEFAULT_RX_QUEUE_SIZE 128
170 #define DEFAULT_TX_QUEUE_SIZE 256
176 #if defined(__BIG_ENDIAN)
178 u16 byte_cnt
; /* Descriptor buffer byte count */
179 u16 buf_size
; /* Buffer size */
180 u32 cmd_sts
; /* Descriptor command status */
181 u32 next_desc_ptr
; /* Next descriptor pointer */
182 u32 buf_ptr
; /* Descriptor buffer pointer */
186 u16 byte_cnt
; /* buffer byte count */
187 u16 l4i_chk
; /* CPU provided TCP checksum */
188 u32 cmd_sts
; /* Command/status field */
189 u32 next_desc_ptr
; /* Pointer to next descriptor */
190 u32 buf_ptr
; /* pointer to buffer for this descriptor*/
192 #elif defined(__LITTLE_ENDIAN)
194 u32 cmd_sts
; /* Descriptor command status */
195 u16 buf_size
; /* Buffer size */
196 u16 byte_cnt
; /* Descriptor buffer byte count */
197 u32 buf_ptr
; /* Descriptor buffer pointer */
198 u32 next_desc_ptr
; /* Next descriptor pointer */
202 u32 cmd_sts
; /* Command/status field */
203 u16 l4i_chk
; /* CPU provided TCP checksum */
204 u16 byte_cnt
; /* buffer byte count */
205 u32 buf_ptr
; /* pointer to buffer for this descriptor*/
206 u32 next_desc_ptr
; /* Pointer to next descriptor */
209 #error One of __BIG_ENDIAN or __LITTLE_ENDIAN must be defined
212 /* RX & TX descriptor command */
213 #define BUFFER_OWNED_BY_DMA 0x80000000
215 /* RX & TX descriptor status */
216 #define ERROR_SUMMARY 0x00000001
218 /* RX descriptor status */
219 #define LAYER_4_CHECKSUM_OK 0x40000000
220 #define RX_ENABLE_INTERRUPT 0x20000000
221 #define RX_FIRST_DESC 0x08000000
222 #define RX_LAST_DESC 0x04000000
224 /* TX descriptor command */
225 #define TX_ENABLE_INTERRUPT 0x00800000
226 #define GEN_CRC 0x00400000
227 #define TX_FIRST_DESC 0x00200000
228 #define TX_LAST_DESC 0x00100000
229 #define ZERO_PADDING 0x00080000
230 #define GEN_IP_V4_CHECKSUM 0x00040000
231 #define GEN_TCP_UDP_CHECKSUM 0x00020000
232 #define UDP_FRAME 0x00010000
233 #define MAC_HDR_EXTRA_4_BYTES 0x00008000
234 #define MAC_HDR_EXTRA_8_BYTES 0x00000200
236 #define TX_IHL_SHIFT 11
239 /* global *******************************************************************/
240 struct mv643xx_eth_shared_private
{
242 * Ethernet controller base address.
247 * Points at the right SMI instance to use.
249 struct mv643xx_eth_shared_private
*smi
;
252 * Provides access to local SMI interface.
254 struct mii_bus
*smi_bus
;
257 * If we have access to the error interrupt pin (which is
258 * somewhat misnamed as it not only reflects internal errors
259 * but also reflects SMI completion), use that to wait for
260 * SMI access completion instead of polling the SMI busy bit.
263 wait_queue_head_t smi_busy_wait
;
266 * Per-port MBUS window access register value.
271 * Hardware-specific parameters.
274 int extended_rx_coal_limit
;
278 #define TX_BW_CONTROL_ABSENT 0
279 #define TX_BW_CONTROL_OLD_LAYOUT 1
280 #define TX_BW_CONTROL_NEW_LAYOUT 2
283 /* per-port *****************************************************************/
284 struct mib_counters
{
285 u64 good_octets_received
;
286 u32 bad_octets_received
;
287 u32 internal_mac_transmit_err
;
288 u32 good_frames_received
;
289 u32 bad_frames_received
;
290 u32 broadcast_frames_received
;
291 u32 multicast_frames_received
;
292 u32 frames_64_octets
;
293 u32 frames_65_to_127_octets
;
294 u32 frames_128_to_255_octets
;
295 u32 frames_256_to_511_octets
;
296 u32 frames_512_to_1023_octets
;
297 u32 frames_1024_to_max_octets
;
298 u64 good_octets_sent
;
299 u32 good_frames_sent
;
300 u32 excessive_collision
;
301 u32 multicast_frames_sent
;
302 u32 broadcast_frames_sent
;
303 u32 unrec_mac_control_received
;
305 u32 good_fc_received
;
307 u32 undersize_received
;
308 u32 fragments_received
;
309 u32 oversize_received
;
311 u32 mac_receive_error
;
326 struct rx_desc
*rx_desc_area
;
327 dma_addr_t rx_desc_dma
;
328 int rx_desc_area_size
;
329 struct sk_buff
**rx_skb
;
341 struct tx_desc
*tx_desc_area
;
342 dma_addr_t tx_desc_dma
;
343 int tx_desc_area_size
;
345 struct sk_buff_head tx_skb
;
347 unsigned long tx_packets
;
348 unsigned long tx_bytes
;
349 unsigned long tx_dropped
;
352 struct mv643xx_eth_private
{
353 struct mv643xx_eth_shared_private
*shared
;
356 struct net_device
*dev
;
358 struct phy_device
*phy
;
360 struct timer_list mib_counters_timer
;
361 spinlock_t mib_counters_lock
;
362 struct mib_counters mib_counters
;
364 struct work_struct tx_timeout_task
;
366 struct napi_struct napi
;
375 struct sk_buff_head rx_recycle
;
380 int default_rx_ring_size
;
381 unsigned long rx_desc_sram_addr
;
382 int rx_desc_sram_size
;
384 struct timer_list rx_oom
;
385 struct rx_queue rxq
[8];
390 int default_tx_ring_size
;
391 unsigned long tx_desc_sram_addr
;
392 int tx_desc_sram_size
;
394 struct tx_queue txq
[8];
398 /* port register accessors **************************************************/
399 static inline u32
rdl(struct mv643xx_eth_private
*mp
, int offset
)
401 return readl(mp
->shared
->base
+ offset
);
404 static inline void wrl(struct mv643xx_eth_private
*mp
, int offset
, u32 data
)
406 writel(data
, mp
->shared
->base
+ offset
);
410 /* rxq/txq helper functions *************************************************/
411 static struct mv643xx_eth_private
*rxq_to_mp(struct rx_queue
*rxq
)
413 return container_of(rxq
, struct mv643xx_eth_private
, rxq
[rxq
->index
]);
416 static struct mv643xx_eth_private
*txq_to_mp(struct tx_queue
*txq
)
418 return container_of(txq
, struct mv643xx_eth_private
, txq
[txq
->index
]);
421 static void rxq_enable(struct rx_queue
*rxq
)
423 struct mv643xx_eth_private
*mp
= rxq_to_mp(rxq
);
424 wrl(mp
, RXQ_COMMAND(mp
->port_num
), 1 << rxq
->index
);
427 static void rxq_disable(struct rx_queue
*rxq
)
429 struct mv643xx_eth_private
*mp
= rxq_to_mp(rxq
);
430 u8 mask
= 1 << rxq
->index
;
432 wrl(mp
, RXQ_COMMAND(mp
->port_num
), mask
<< 8);
433 while (rdl(mp
, RXQ_COMMAND(mp
->port_num
)) & mask
)
437 static void txq_reset_hw_ptr(struct tx_queue
*txq
)
439 struct mv643xx_eth_private
*mp
= txq_to_mp(txq
);
440 int off
= TXQ_CURRENT_DESC_PTR(mp
->port_num
, txq
->index
);
443 addr
= (u32
)txq
->tx_desc_dma
;
444 addr
+= txq
->tx_curr_desc
* sizeof(struct tx_desc
);
448 static void txq_enable(struct tx_queue
*txq
)
450 struct mv643xx_eth_private
*mp
= txq_to_mp(txq
);
451 wrl(mp
, TXQ_COMMAND(mp
->port_num
), 1 << txq
->index
);
454 static void txq_disable(struct tx_queue
*txq
)
456 struct mv643xx_eth_private
*mp
= txq_to_mp(txq
);
457 u8 mask
= 1 << txq
->index
;
459 wrl(mp
, TXQ_COMMAND(mp
->port_num
), mask
<< 8);
460 while (rdl(mp
, TXQ_COMMAND(mp
->port_num
)) & mask
)
464 static void txq_maybe_wake(struct tx_queue
*txq
)
466 struct mv643xx_eth_private
*mp
= txq_to_mp(txq
);
467 struct netdev_queue
*nq
= netdev_get_tx_queue(mp
->dev
, txq
->index
);
469 if (netif_tx_queue_stopped(nq
)) {
470 __netif_tx_lock(nq
, smp_processor_id());
471 if (txq
->tx_ring_size
- txq
->tx_desc_count
>= MAX_SKB_FRAGS
+ 1)
472 netif_tx_wake_queue(nq
);
473 __netif_tx_unlock(nq
);
478 /* rx napi ******************************************************************/
479 static int rxq_process(struct rx_queue
*rxq
, int budget
)
481 struct mv643xx_eth_private
*mp
= rxq_to_mp(rxq
);
482 struct net_device_stats
*stats
= &mp
->dev
->stats
;
486 while (rx
< budget
&& rxq
->rx_desc_count
) {
487 struct rx_desc
*rx_desc
;
488 unsigned int cmd_sts
;
492 rx_desc
= &rxq
->rx_desc_area
[rxq
->rx_curr_desc
];
494 cmd_sts
= rx_desc
->cmd_sts
;
495 if (cmd_sts
& BUFFER_OWNED_BY_DMA
)
499 skb
= rxq
->rx_skb
[rxq
->rx_curr_desc
];
500 rxq
->rx_skb
[rxq
->rx_curr_desc
] = NULL
;
503 if (rxq
->rx_curr_desc
== rxq
->rx_ring_size
)
504 rxq
->rx_curr_desc
= 0;
506 dma_unmap_single(NULL
, rx_desc
->buf_ptr
,
507 rx_desc
->buf_size
, DMA_FROM_DEVICE
);
508 rxq
->rx_desc_count
--;
511 mp
->work_rx_refill
|= 1 << rxq
->index
;
513 byte_cnt
= rx_desc
->byte_cnt
;
518 * Note that the descriptor byte count includes 2 dummy
519 * bytes automatically inserted by the hardware at the
520 * start of the packet (which we don't count), and a 4
521 * byte CRC at the end of the packet (which we do count).
524 stats
->rx_bytes
+= byte_cnt
- 2;
527 * In case we received a packet without first / last bits
528 * on, or the error summary bit is set, the packet needs
531 if (((cmd_sts
& (RX_FIRST_DESC
| RX_LAST_DESC
)) !=
532 (RX_FIRST_DESC
| RX_LAST_DESC
))
533 || (cmd_sts
& ERROR_SUMMARY
)) {
536 if ((cmd_sts
& (RX_FIRST_DESC
| RX_LAST_DESC
)) !=
537 (RX_FIRST_DESC
| RX_LAST_DESC
)) {
539 dev_printk(KERN_ERR
, &mp
->dev
->dev
,
540 "received packet spanning "
541 "multiple descriptors\n");
544 if (cmd_sts
& ERROR_SUMMARY
)
550 * The -4 is for the CRC in the trailer of the
553 skb_put(skb
, byte_cnt
- 2 - 4);
555 if (cmd_sts
& LAYER_4_CHECKSUM_OK
)
556 skb
->ip_summed
= CHECKSUM_UNNECESSARY
;
557 skb
->protocol
= eth_type_trans(skb
, mp
->dev
);
558 netif_receive_skb(skb
);
561 mp
->dev
->last_rx
= jiffies
;
565 mp
->work_rx
&= ~(1 << rxq
->index
);
570 static int rxq_refill(struct rx_queue
*rxq
, int budget
)
572 struct mv643xx_eth_private
*mp
= rxq_to_mp(rxq
);
576 while (refilled
< budget
&& rxq
->rx_desc_count
< rxq
->rx_ring_size
) {
581 skb
= __skb_dequeue(&mp
->rx_recycle
);
583 skb
= dev_alloc_skb(mp
->skb_size
+
584 dma_get_cache_alignment() - 1);
587 mp
->work_rx_oom
|= 1 << rxq
->index
;
591 unaligned
= (u32
)skb
->data
& (dma_get_cache_alignment() - 1);
593 skb_reserve(skb
, dma_get_cache_alignment() - unaligned
);
596 rxq
->rx_desc_count
++;
598 rx
= rxq
->rx_used_desc
++;
599 if (rxq
->rx_used_desc
== rxq
->rx_ring_size
)
600 rxq
->rx_used_desc
= 0;
602 rxq
->rx_desc_area
[rx
].buf_ptr
= dma_map_single(NULL
, skb
->data
,
603 mp
->skb_size
, DMA_FROM_DEVICE
);
604 rxq
->rx_desc_area
[rx
].buf_size
= mp
->skb_size
;
605 rxq
->rx_skb
[rx
] = skb
;
607 rxq
->rx_desc_area
[rx
].cmd_sts
= BUFFER_OWNED_BY_DMA
|
612 * The hardware automatically prepends 2 bytes of
613 * dummy data to each received packet, so that the
614 * IP header ends up 16-byte aligned.
619 if (refilled
< budget
)
620 mp
->work_rx_refill
&= ~(1 << rxq
->index
);
627 /* tx ***********************************************************************/
628 static inline unsigned int has_tiny_unaligned_frags(struct sk_buff
*skb
)
632 for (frag
= 0; frag
< skb_shinfo(skb
)->nr_frags
; frag
++) {
633 skb_frag_t
*fragp
= &skb_shinfo(skb
)->frags
[frag
];
634 if (fragp
->size
<= 8 && fragp
->page_offset
& 7)
641 static int txq_alloc_desc_index(struct tx_queue
*txq
)
645 BUG_ON(txq
->tx_desc_count
>= txq
->tx_ring_size
);
647 tx_desc_curr
= txq
->tx_curr_desc
++;
648 if (txq
->tx_curr_desc
== txq
->tx_ring_size
)
649 txq
->tx_curr_desc
= 0;
651 BUG_ON(txq
->tx_curr_desc
== txq
->tx_used_desc
);
656 static void txq_submit_frag_skb(struct tx_queue
*txq
, struct sk_buff
*skb
)
658 int nr_frags
= skb_shinfo(skb
)->nr_frags
;
661 for (frag
= 0; frag
< nr_frags
; frag
++) {
662 skb_frag_t
*this_frag
;
664 struct tx_desc
*desc
;
666 this_frag
= &skb_shinfo(skb
)->frags
[frag
];
667 tx_index
= txq_alloc_desc_index(txq
);
668 desc
= &txq
->tx_desc_area
[tx_index
];
671 * The last fragment will generate an interrupt
672 * which will free the skb on TX completion.
674 if (frag
== nr_frags
- 1) {
675 desc
->cmd_sts
= BUFFER_OWNED_BY_DMA
|
676 ZERO_PADDING
| TX_LAST_DESC
|
679 desc
->cmd_sts
= BUFFER_OWNED_BY_DMA
;
683 desc
->byte_cnt
= this_frag
->size
;
684 desc
->buf_ptr
= dma_map_page(NULL
, this_frag
->page
,
685 this_frag
->page_offset
,
691 static inline __be16
sum16_as_be(__sum16 sum
)
693 return (__force __be16
)sum
;
696 static int txq_submit_skb(struct tx_queue
*txq
, struct sk_buff
*skb
)
698 struct mv643xx_eth_private
*mp
= txq_to_mp(txq
);
699 int nr_frags
= skb_shinfo(skb
)->nr_frags
;
701 struct tx_desc
*desc
;
706 cmd_sts
= TX_FIRST_DESC
| GEN_CRC
| BUFFER_OWNED_BY_DMA
;
709 if (skb
->ip_summed
== CHECKSUM_PARTIAL
) {
712 BUG_ON(skb
->protocol
!= htons(ETH_P_IP
) &&
713 skb
->protocol
!= htons(ETH_P_8021Q
));
715 tag_bytes
= (void *)ip_hdr(skb
) - (void *)skb
->data
- ETH_HLEN
;
716 if (unlikely(tag_bytes
& ~12)) {
717 if (skb_checksum_help(skb
) == 0)
724 cmd_sts
|= MAC_HDR_EXTRA_4_BYTES
;
726 cmd_sts
|= MAC_HDR_EXTRA_8_BYTES
;
728 cmd_sts
|= GEN_TCP_UDP_CHECKSUM
|
730 ip_hdr(skb
)->ihl
<< TX_IHL_SHIFT
;
732 switch (ip_hdr(skb
)->protocol
) {
734 cmd_sts
|= UDP_FRAME
;
735 l4i_chk
= ntohs(sum16_as_be(udp_hdr(skb
)->check
));
738 l4i_chk
= ntohs(sum16_as_be(tcp_hdr(skb
)->check
));
745 /* Errata BTS #50, IHL must be 5 if no HW checksum */
746 cmd_sts
|= 5 << TX_IHL_SHIFT
;
749 tx_index
= txq_alloc_desc_index(txq
);
750 desc
= &txq
->tx_desc_area
[tx_index
];
753 txq_submit_frag_skb(txq
, skb
);
754 length
= skb_headlen(skb
);
756 cmd_sts
|= ZERO_PADDING
| TX_LAST_DESC
| TX_ENABLE_INTERRUPT
;
760 desc
->l4i_chk
= l4i_chk
;
761 desc
->byte_cnt
= length
;
762 desc
->buf_ptr
= dma_map_single(NULL
, skb
->data
, length
, DMA_TO_DEVICE
);
764 __skb_queue_tail(&txq
->tx_skb
, skb
);
766 /* ensure all other descriptors are written before first cmd_sts */
768 desc
->cmd_sts
= cmd_sts
;
770 /* clear TX_END status */
771 mp
->work_tx_end
&= ~(1 << txq
->index
);
773 /* ensure all descriptors are written before poking hardware */
777 txq
->tx_desc_count
+= nr_frags
+ 1;
782 static int mv643xx_eth_xmit(struct sk_buff
*skb
, struct net_device
*dev
)
784 struct mv643xx_eth_private
*mp
= netdev_priv(dev
);
786 struct tx_queue
*txq
;
787 struct netdev_queue
*nq
;
789 queue
= skb_get_queue_mapping(skb
);
790 txq
= mp
->txq
+ queue
;
791 nq
= netdev_get_tx_queue(dev
, queue
);
793 if (has_tiny_unaligned_frags(skb
) && __skb_linearize(skb
)) {
795 dev_printk(KERN_DEBUG
, &dev
->dev
,
796 "failed to linearize skb with tiny "
797 "unaligned fragment\n");
798 return NETDEV_TX_BUSY
;
801 if (txq
->tx_ring_size
- txq
->tx_desc_count
< MAX_SKB_FRAGS
+ 1) {
803 dev_printk(KERN_ERR
, &dev
->dev
, "tx queue full?!\n");
808 if (!txq_submit_skb(txq
, skb
)) {
811 txq
->tx_bytes
+= skb
->len
;
813 dev
->trans_start
= jiffies
;
815 entries_left
= txq
->tx_ring_size
- txq
->tx_desc_count
;
816 if (entries_left
< MAX_SKB_FRAGS
+ 1)
817 netif_tx_stop_queue(nq
);
824 /* tx napi ******************************************************************/
825 static void txq_kick(struct tx_queue
*txq
)
827 struct mv643xx_eth_private
*mp
= txq_to_mp(txq
);
828 struct netdev_queue
*nq
= netdev_get_tx_queue(mp
->dev
, txq
->index
);
832 __netif_tx_lock(nq
, smp_processor_id());
834 if (rdl(mp
, TXQ_COMMAND(mp
->port_num
)) & (1 << txq
->index
))
837 hw_desc_ptr
= rdl(mp
, TXQ_CURRENT_DESC_PTR(mp
->port_num
, txq
->index
));
838 expected_ptr
= (u32
)txq
->tx_desc_dma
+
839 txq
->tx_curr_desc
* sizeof(struct tx_desc
);
841 if (hw_desc_ptr
!= expected_ptr
)
845 __netif_tx_unlock(nq
);
847 mp
->work_tx_end
&= ~(1 << txq
->index
);
850 static int txq_reclaim(struct tx_queue
*txq
, int budget
, int force
)
852 struct mv643xx_eth_private
*mp
= txq_to_mp(txq
);
853 struct netdev_queue
*nq
= netdev_get_tx_queue(mp
->dev
, txq
->index
);
856 __netif_tx_lock(nq
, smp_processor_id());
859 while (reclaimed
< budget
&& txq
->tx_desc_count
> 0) {
861 struct tx_desc
*desc
;
865 tx_index
= txq
->tx_used_desc
;
866 desc
= &txq
->tx_desc_area
[tx_index
];
867 cmd_sts
= desc
->cmd_sts
;
869 if (cmd_sts
& BUFFER_OWNED_BY_DMA
) {
872 desc
->cmd_sts
= cmd_sts
& ~BUFFER_OWNED_BY_DMA
;
875 txq
->tx_used_desc
= tx_index
+ 1;
876 if (txq
->tx_used_desc
== txq
->tx_ring_size
)
877 txq
->tx_used_desc
= 0;
880 txq
->tx_desc_count
--;
883 if (cmd_sts
& TX_LAST_DESC
)
884 skb
= __skb_dequeue(&txq
->tx_skb
);
886 if (cmd_sts
& ERROR_SUMMARY
) {
887 dev_printk(KERN_INFO
, &mp
->dev
->dev
, "tx error\n");
888 mp
->dev
->stats
.tx_errors
++;
891 if (cmd_sts
& TX_FIRST_DESC
) {
892 dma_unmap_single(NULL
, desc
->buf_ptr
,
893 desc
->byte_cnt
, DMA_TO_DEVICE
);
895 dma_unmap_page(NULL
, desc
->buf_ptr
,
896 desc
->byte_cnt
, DMA_TO_DEVICE
);
900 if (skb_queue_len(&mp
->rx_recycle
) <
901 mp
->default_rx_ring_size
&&
902 skb_recycle_check(skb
, mp
->skb_size
+
903 dma_get_cache_alignment() - 1))
904 __skb_queue_head(&mp
->rx_recycle
, skb
);
910 __netif_tx_unlock(nq
);
912 if (reclaimed
< budget
)
913 mp
->work_tx
&= ~(1 << txq
->index
);
919 /* tx rate control **********************************************************/
921 * Set total maximum TX rate (shared by all TX queues for this port)
922 * to 'rate' bits per second, with a maximum burst of 'burst' bytes.
924 static void tx_set_rate(struct mv643xx_eth_private
*mp
, int rate
, int burst
)
930 token_rate
= ((rate
/ 1000) * 64) / (mp
->shared
->t_clk
/ 1000);
931 if (token_rate
> 1023)
934 mtu
= (mp
->dev
->mtu
+ 255) >> 8;
938 bucket_size
= (burst
+ 255) >> 8;
939 if (bucket_size
> 65535)
942 switch (mp
->shared
->tx_bw_control
) {
943 case TX_BW_CONTROL_OLD_LAYOUT
:
944 wrl(mp
, TX_BW_RATE(mp
->port_num
), token_rate
);
945 wrl(mp
, TX_BW_MTU(mp
->port_num
), mtu
);
946 wrl(mp
, TX_BW_BURST(mp
->port_num
), bucket_size
);
948 case TX_BW_CONTROL_NEW_LAYOUT
:
949 wrl(mp
, TX_BW_RATE_MOVED(mp
->port_num
), token_rate
);
950 wrl(mp
, TX_BW_MTU_MOVED(mp
->port_num
), mtu
);
951 wrl(mp
, TX_BW_BURST_MOVED(mp
->port_num
), bucket_size
);
956 static void txq_set_rate(struct tx_queue
*txq
, int rate
, int burst
)
958 struct mv643xx_eth_private
*mp
= txq_to_mp(txq
);
962 token_rate
= ((rate
/ 1000) * 64) / (mp
->shared
->t_clk
/ 1000);
963 if (token_rate
> 1023)
966 bucket_size
= (burst
+ 255) >> 8;
967 if (bucket_size
> 65535)
970 wrl(mp
, TXQ_BW_TOKENS(mp
->port_num
, txq
->index
), token_rate
<< 14);
971 wrl(mp
, TXQ_BW_CONF(mp
->port_num
, txq
->index
),
972 (bucket_size
<< 10) | token_rate
);
975 static void txq_set_fixed_prio_mode(struct tx_queue
*txq
)
977 struct mv643xx_eth_private
*mp
= txq_to_mp(txq
);
982 * Turn on fixed priority mode.
985 switch (mp
->shared
->tx_bw_control
) {
986 case TX_BW_CONTROL_OLD_LAYOUT
:
987 off
= TXQ_FIX_PRIO_CONF(mp
->port_num
);
989 case TX_BW_CONTROL_NEW_LAYOUT
:
990 off
= TXQ_FIX_PRIO_CONF_MOVED(mp
->port_num
);
996 val
|= 1 << txq
->index
;
1001 static void txq_set_wrr(struct tx_queue
*txq
, int weight
)
1003 struct mv643xx_eth_private
*mp
= txq_to_mp(txq
);
1008 * Turn off fixed priority mode.
1011 switch (mp
->shared
->tx_bw_control
) {
1012 case TX_BW_CONTROL_OLD_LAYOUT
:
1013 off
= TXQ_FIX_PRIO_CONF(mp
->port_num
);
1015 case TX_BW_CONTROL_NEW_LAYOUT
:
1016 off
= TXQ_FIX_PRIO_CONF_MOVED(mp
->port_num
);
1022 val
&= ~(1 << txq
->index
);
1026 * Configure WRR weight for this queue.
1028 off
= TXQ_BW_WRR_CONF(mp
->port_num
, txq
->index
);
1031 val
= (val
& ~0xff) | (weight
& 0xff);
1037 /* mii management interface *************************************************/
1038 static irqreturn_t
mv643xx_eth_err_irq(int irq
, void *dev_id
)
1040 struct mv643xx_eth_shared_private
*msp
= dev_id
;
1042 if (readl(msp
->base
+ ERR_INT_CAUSE
) & ERR_INT_SMI_DONE
) {
1043 writel(~ERR_INT_SMI_DONE
, msp
->base
+ ERR_INT_CAUSE
);
1044 wake_up(&msp
->smi_busy_wait
);
1051 static int smi_is_done(struct mv643xx_eth_shared_private
*msp
)
1053 return !(readl(msp
->base
+ SMI_REG
) & SMI_BUSY
);
1056 static int smi_wait_ready(struct mv643xx_eth_shared_private
*msp
)
1058 if (msp
->err_interrupt
== NO_IRQ
) {
1061 for (i
= 0; !smi_is_done(msp
); i
++) {
1070 if (!smi_is_done(msp
)) {
1071 wait_event_timeout(msp
->smi_busy_wait
, smi_is_done(msp
),
1072 msecs_to_jiffies(100));
1073 if (!smi_is_done(msp
))
1080 static int smi_bus_read(struct mii_bus
*bus
, int addr
, int reg
)
1082 struct mv643xx_eth_shared_private
*msp
= bus
->priv
;
1083 void __iomem
*smi_reg
= msp
->base
+ SMI_REG
;
1086 if (smi_wait_ready(msp
)) {
1087 printk("mv643xx_eth: SMI bus busy timeout\n");
1091 writel(SMI_OPCODE_READ
| (reg
<< 21) | (addr
<< 16), smi_reg
);
1093 if (smi_wait_ready(msp
)) {
1094 printk("mv643xx_eth: SMI bus busy timeout\n");
1098 ret
= readl(smi_reg
);
1099 if (!(ret
& SMI_READ_VALID
)) {
1100 printk("mv643xx_eth: SMI bus read not valid\n");
1104 return ret
& 0xffff;
1107 static int smi_bus_write(struct mii_bus
*bus
, int addr
, int reg
, u16 val
)
1109 struct mv643xx_eth_shared_private
*msp
= bus
->priv
;
1110 void __iomem
*smi_reg
= msp
->base
+ SMI_REG
;
1112 if (smi_wait_ready(msp
)) {
1113 printk("mv643xx_eth: SMI bus busy timeout\n");
1117 writel(SMI_OPCODE_WRITE
| (reg
<< 21) |
1118 (addr
<< 16) | (val
& 0xffff), smi_reg
);
1120 if (smi_wait_ready(msp
)) {
1121 printk("mv643xx_eth: SMI bus busy timeout\n");
1129 /* statistics ***************************************************************/
1130 static struct net_device_stats
*mv643xx_eth_get_stats(struct net_device
*dev
)
1132 struct mv643xx_eth_private
*mp
= netdev_priv(dev
);
1133 struct net_device_stats
*stats
= &dev
->stats
;
1134 unsigned long tx_packets
= 0;
1135 unsigned long tx_bytes
= 0;
1136 unsigned long tx_dropped
= 0;
1139 for (i
= 0; i
< mp
->txq_count
; i
++) {
1140 struct tx_queue
*txq
= mp
->txq
+ i
;
1142 tx_packets
+= txq
->tx_packets
;
1143 tx_bytes
+= txq
->tx_bytes
;
1144 tx_dropped
+= txq
->tx_dropped
;
1147 stats
->tx_packets
= tx_packets
;
1148 stats
->tx_bytes
= tx_bytes
;
1149 stats
->tx_dropped
= tx_dropped
;
1154 static inline u32
mib_read(struct mv643xx_eth_private
*mp
, int offset
)
1156 return rdl(mp
, MIB_COUNTERS(mp
->port_num
) + offset
);
1159 static void mib_counters_clear(struct mv643xx_eth_private
*mp
)
1163 for (i
= 0; i
< 0x80; i
+= 4)
1167 static void mib_counters_update(struct mv643xx_eth_private
*mp
)
1169 struct mib_counters
*p
= &mp
->mib_counters
;
1171 spin_lock(&mp
->mib_counters_lock
);
1172 p
->good_octets_received
+= mib_read(mp
, 0x00);
1173 p
->good_octets_received
+= (u64
)mib_read(mp
, 0x04) << 32;
1174 p
->bad_octets_received
+= mib_read(mp
, 0x08);
1175 p
->internal_mac_transmit_err
+= mib_read(mp
, 0x0c);
1176 p
->good_frames_received
+= mib_read(mp
, 0x10);
1177 p
->bad_frames_received
+= mib_read(mp
, 0x14);
1178 p
->broadcast_frames_received
+= mib_read(mp
, 0x18);
1179 p
->multicast_frames_received
+= mib_read(mp
, 0x1c);
1180 p
->frames_64_octets
+= mib_read(mp
, 0x20);
1181 p
->frames_65_to_127_octets
+= mib_read(mp
, 0x24);
1182 p
->frames_128_to_255_octets
+= mib_read(mp
, 0x28);
1183 p
->frames_256_to_511_octets
+= mib_read(mp
, 0x2c);
1184 p
->frames_512_to_1023_octets
+= mib_read(mp
, 0x30);
1185 p
->frames_1024_to_max_octets
+= mib_read(mp
, 0x34);
1186 p
->good_octets_sent
+= mib_read(mp
, 0x38);
1187 p
->good_octets_sent
+= (u64
)mib_read(mp
, 0x3c) << 32;
1188 p
->good_frames_sent
+= mib_read(mp
, 0x40);
1189 p
->excessive_collision
+= mib_read(mp
, 0x44);
1190 p
->multicast_frames_sent
+= mib_read(mp
, 0x48);
1191 p
->broadcast_frames_sent
+= mib_read(mp
, 0x4c);
1192 p
->unrec_mac_control_received
+= mib_read(mp
, 0x50);
1193 p
->fc_sent
+= mib_read(mp
, 0x54);
1194 p
->good_fc_received
+= mib_read(mp
, 0x58);
1195 p
->bad_fc_received
+= mib_read(mp
, 0x5c);
1196 p
->undersize_received
+= mib_read(mp
, 0x60);
1197 p
->fragments_received
+= mib_read(mp
, 0x64);
1198 p
->oversize_received
+= mib_read(mp
, 0x68);
1199 p
->jabber_received
+= mib_read(mp
, 0x6c);
1200 p
->mac_receive_error
+= mib_read(mp
, 0x70);
1201 p
->bad_crc_event
+= mib_read(mp
, 0x74);
1202 p
->collision
+= mib_read(mp
, 0x78);
1203 p
->late_collision
+= mib_read(mp
, 0x7c);
1204 spin_unlock(&mp
->mib_counters_lock
);
1206 mod_timer(&mp
->mib_counters_timer
, jiffies
+ 30 * HZ
);
1209 static void mib_counters_timer_wrapper(unsigned long _mp
)
1211 struct mv643xx_eth_private
*mp
= (void *)_mp
;
1213 mib_counters_update(mp
);
1217 /* ethtool ******************************************************************/
1218 struct mv643xx_eth_stats
{
1219 char stat_string
[ETH_GSTRING_LEN
];
1226 { #m, FIELD_SIZEOF(struct net_device_stats, m), \
1227 offsetof(struct net_device, stats.m), -1 }
1229 #define MIBSTAT(m) \
1230 { #m, FIELD_SIZEOF(struct mib_counters, m), \
1231 -1, offsetof(struct mv643xx_eth_private, mib_counters.m) }
1233 static const struct mv643xx_eth_stats mv643xx_eth_stats
[] = {
1242 MIBSTAT(good_octets_received
),
1243 MIBSTAT(bad_octets_received
),
1244 MIBSTAT(internal_mac_transmit_err
),
1245 MIBSTAT(good_frames_received
),
1246 MIBSTAT(bad_frames_received
),
1247 MIBSTAT(broadcast_frames_received
),
1248 MIBSTAT(multicast_frames_received
),
1249 MIBSTAT(frames_64_octets
),
1250 MIBSTAT(frames_65_to_127_octets
),
1251 MIBSTAT(frames_128_to_255_octets
),
1252 MIBSTAT(frames_256_to_511_octets
),
1253 MIBSTAT(frames_512_to_1023_octets
),
1254 MIBSTAT(frames_1024_to_max_octets
),
1255 MIBSTAT(good_octets_sent
),
1256 MIBSTAT(good_frames_sent
),
1257 MIBSTAT(excessive_collision
),
1258 MIBSTAT(multicast_frames_sent
),
1259 MIBSTAT(broadcast_frames_sent
),
1260 MIBSTAT(unrec_mac_control_received
),
1262 MIBSTAT(good_fc_received
),
1263 MIBSTAT(bad_fc_received
),
1264 MIBSTAT(undersize_received
),
1265 MIBSTAT(fragments_received
),
1266 MIBSTAT(oversize_received
),
1267 MIBSTAT(jabber_received
),
1268 MIBSTAT(mac_receive_error
),
1269 MIBSTAT(bad_crc_event
),
1271 MIBSTAT(late_collision
),
1274 static int mv643xx_eth_get_settings(struct net_device
*dev
, struct ethtool_cmd
*cmd
)
1276 struct mv643xx_eth_private
*mp
= netdev_priv(dev
);
1279 err
= phy_read_status(mp
->phy
);
1281 err
= phy_ethtool_gset(mp
->phy
, cmd
);
1284 * The MAC does not support 1000baseT_Half.
1286 cmd
->supported
&= ~SUPPORTED_1000baseT_Half
;
1287 cmd
->advertising
&= ~ADVERTISED_1000baseT_Half
;
1292 static int mv643xx_eth_get_settings_phyless(struct net_device
*dev
, struct ethtool_cmd
*cmd
)
1294 struct mv643xx_eth_private
*mp
= netdev_priv(dev
);
1297 port_status
= rdl(mp
, PORT_STATUS(mp
->port_num
));
1299 cmd
->supported
= SUPPORTED_MII
;
1300 cmd
->advertising
= ADVERTISED_MII
;
1301 switch (port_status
& PORT_SPEED_MASK
) {
1303 cmd
->speed
= SPEED_10
;
1305 case PORT_SPEED_100
:
1306 cmd
->speed
= SPEED_100
;
1308 case PORT_SPEED_1000
:
1309 cmd
->speed
= SPEED_1000
;
1315 cmd
->duplex
= (port_status
& FULL_DUPLEX
) ? DUPLEX_FULL
: DUPLEX_HALF
;
1316 cmd
->port
= PORT_MII
;
1317 cmd
->phy_address
= 0;
1318 cmd
->transceiver
= XCVR_INTERNAL
;
1319 cmd
->autoneg
= AUTONEG_DISABLE
;
1326 static int mv643xx_eth_set_settings(struct net_device
*dev
, struct ethtool_cmd
*cmd
)
1328 struct mv643xx_eth_private
*mp
= netdev_priv(dev
);
1331 * The MAC does not support 1000baseT_Half.
1333 cmd
->advertising
&= ~ADVERTISED_1000baseT_Half
;
1335 return phy_ethtool_sset(mp
->phy
, cmd
);
1338 static int mv643xx_eth_set_settings_phyless(struct net_device
*dev
, struct ethtool_cmd
*cmd
)
1343 static void mv643xx_eth_get_drvinfo(struct net_device
*dev
,
1344 struct ethtool_drvinfo
*drvinfo
)
1346 strncpy(drvinfo
->driver
, mv643xx_eth_driver_name
, 32);
1347 strncpy(drvinfo
->version
, mv643xx_eth_driver_version
, 32);
1348 strncpy(drvinfo
->fw_version
, "N/A", 32);
1349 strncpy(drvinfo
->bus_info
, "platform", 32);
1350 drvinfo
->n_stats
= ARRAY_SIZE(mv643xx_eth_stats
);
1353 static int mv643xx_eth_nway_reset(struct net_device
*dev
)
1355 struct mv643xx_eth_private
*mp
= netdev_priv(dev
);
1357 return genphy_restart_aneg(mp
->phy
);
1360 static int mv643xx_eth_nway_reset_phyless(struct net_device
*dev
)
1365 static u32
mv643xx_eth_get_link(struct net_device
*dev
)
1367 return !!netif_carrier_ok(dev
);
1370 static void mv643xx_eth_get_strings(struct net_device
*dev
,
1371 uint32_t stringset
, uint8_t *data
)
1375 if (stringset
== ETH_SS_STATS
) {
1376 for (i
= 0; i
< ARRAY_SIZE(mv643xx_eth_stats
); i
++) {
1377 memcpy(data
+ i
* ETH_GSTRING_LEN
,
1378 mv643xx_eth_stats
[i
].stat_string
,
1384 static void mv643xx_eth_get_ethtool_stats(struct net_device
*dev
,
1385 struct ethtool_stats
*stats
,
1388 struct mv643xx_eth_private
*mp
= netdev_priv(dev
);
1391 mv643xx_eth_get_stats(dev
);
1392 mib_counters_update(mp
);
1394 for (i
= 0; i
< ARRAY_SIZE(mv643xx_eth_stats
); i
++) {
1395 const struct mv643xx_eth_stats
*stat
;
1398 stat
= mv643xx_eth_stats
+ i
;
1400 if (stat
->netdev_off
>= 0)
1401 p
= ((void *)mp
->dev
) + stat
->netdev_off
;
1403 p
= ((void *)mp
) + stat
->mp_off
;
1405 data
[i
] = (stat
->sizeof_stat
== 8) ?
1406 *(uint64_t *)p
: *(uint32_t *)p
;
1410 static int mv643xx_eth_get_sset_count(struct net_device
*dev
, int sset
)
1412 if (sset
== ETH_SS_STATS
)
1413 return ARRAY_SIZE(mv643xx_eth_stats
);
1418 static const struct ethtool_ops mv643xx_eth_ethtool_ops
= {
1419 .get_settings
= mv643xx_eth_get_settings
,
1420 .set_settings
= mv643xx_eth_set_settings
,
1421 .get_drvinfo
= mv643xx_eth_get_drvinfo
,
1422 .nway_reset
= mv643xx_eth_nway_reset
,
1423 .get_link
= mv643xx_eth_get_link
,
1424 .set_sg
= ethtool_op_set_sg
,
1425 .get_strings
= mv643xx_eth_get_strings
,
1426 .get_ethtool_stats
= mv643xx_eth_get_ethtool_stats
,
1427 .get_sset_count
= mv643xx_eth_get_sset_count
,
1430 static const struct ethtool_ops mv643xx_eth_ethtool_ops_phyless
= {
1431 .get_settings
= mv643xx_eth_get_settings_phyless
,
1432 .set_settings
= mv643xx_eth_set_settings_phyless
,
1433 .get_drvinfo
= mv643xx_eth_get_drvinfo
,
1434 .nway_reset
= mv643xx_eth_nway_reset_phyless
,
1435 .get_link
= mv643xx_eth_get_link
,
1436 .set_sg
= ethtool_op_set_sg
,
1437 .get_strings
= mv643xx_eth_get_strings
,
1438 .get_ethtool_stats
= mv643xx_eth_get_ethtool_stats
,
1439 .get_sset_count
= mv643xx_eth_get_sset_count
,
1443 /* address handling *********************************************************/
1444 static void uc_addr_get(struct mv643xx_eth_private
*mp
, unsigned char *addr
)
1449 mac_h
= rdl(mp
, MAC_ADDR_HIGH(mp
->port_num
));
1450 mac_l
= rdl(mp
, MAC_ADDR_LOW(mp
->port_num
));
1452 addr
[0] = (mac_h
>> 24) & 0xff;
1453 addr
[1] = (mac_h
>> 16) & 0xff;
1454 addr
[2] = (mac_h
>> 8) & 0xff;
1455 addr
[3] = mac_h
& 0xff;
1456 addr
[4] = (mac_l
>> 8) & 0xff;
1457 addr
[5] = mac_l
& 0xff;
1460 static void init_mac_tables(struct mv643xx_eth_private
*mp
)
1464 for (i
= 0; i
< 0x100; i
+= 4) {
1465 wrl(mp
, SPECIAL_MCAST_TABLE(mp
->port_num
) + i
, 0);
1466 wrl(mp
, OTHER_MCAST_TABLE(mp
->port_num
) + i
, 0);
1469 for (i
= 0; i
< 0x10; i
+= 4)
1470 wrl(mp
, UNICAST_TABLE(mp
->port_num
) + i
, 0);
1473 static void set_filter_table_entry(struct mv643xx_eth_private
*mp
,
1474 int table
, unsigned char entry
)
1476 unsigned int table_reg
;
1478 /* Set "accepts frame bit" at specified table entry */
1479 table_reg
= rdl(mp
, table
+ (entry
& 0xfc));
1480 table_reg
|= 0x01 << (8 * (entry
& 3));
1481 wrl(mp
, table
+ (entry
& 0xfc), table_reg
);
1484 static void uc_addr_set(struct mv643xx_eth_private
*mp
, unsigned char *addr
)
1490 mac_l
= (addr
[4] << 8) | addr
[5];
1491 mac_h
= (addr
[0] << 24) | (addr
[1] << 16) | (addr
[2] << 8) | addr
[3];
1493 wrl(mp
, MAC_ADDR_LOW(mp
->port_num
), mac_l
);
1494 wrl(mp
, MAC_ADDR_HIGH(mp
->port_num
), mac_h
);
1496 table
= UNICAST_TABLE(mp
->port_num
);
1497 set_filter_table_entry(mp
, table
, addr
[5] & 0x0f);
1500 static int mv643xx_eth_set_mac_address(struct net_device
*dev
, void *addr
)
1502 struct mv643xx_eth_private
*mp
= netdev_priv(dev
);
1504 /* +2 is for the offset of the HW addr type */
1505 memcpy(dev
->dev_addr
, addr
+ 2, 6);
1507 init_mac_tables(mp
);
1508 uc_addr_set(mp
, dev
->dev_addr
);
1513 static int addr_crc(unsigned char *addr
)
1518 for (i
= 0; i
< 6; i
++) {
1521 crc
= (crc
^ addr
[i
]) << 8;
1522 for (j
= 7; j
>= 0; j
--) {
1523 if (crc
& (0x100 << j
))
1531 static void mv643xx_eth_set_rx_mode(struct net_device
*dev
)
1533 struct mv643xx_eth_private
*mp
= netdev_priv(dev
);
1535 struct dev_addr_list
*addr
;
1538 port_config
= rdl(mp
, PORT_CONFIG(mp
->port_num
));
1539 if (dev
->flags
& IFF_PROMISC
)
1540 port_config
|= UNICAST_PROMISCUOUS_MODE
;
1542 port_config
&= ~UNICAST_PROMISCUOUS_MODE
;
1543 wrl(mp
, PORT_CONFIG(mp
->port_num
), port_config
);
1545 if (dev
->flags
& (IFF_PROMISC
| IFF_ALLMULTI
)) {
1546 int port_num
= mp
->port_num
;
1547 u32 accept
= 0x01010101;
1549 for (i
= 0; i
< 0x100; i
+= 4) {
1550 wrl(mp
, SPECIAL_MCAST_TABLE(port_num
) + i
, accept
);
1551 wrl(mp
, OTHER_MCAST_TABLE(port_num
) + i
, accept
);
1556 for (i
= 0; i
< 0x100; i
+= 4) {
1557 wrl(mp
, SPECIAL_MCAST_TABLE(mp
->port_num
) + i
, 0);
1558 wrl(mp
, OTHER_MCAST_TABLE(mp
->port_num
) + i
, 0);
1561 for (addr
= dev
->mc_list
; addr
!= NULL
; addr
= addr
->next
) {
1562 u8
*a
= addr
->da_addr
;
1565 if (addr
->da_addrlen
!= 6)
1568 if (memcmp(a
, "\x01\x00\x5e\x00\x00", 5) == 0) {
1569 table
= SPECIAL_MCAST_TABLE(mp
->port_num
);
1570 set_filter_table_entry(mp
, table
, a
[5]);
1572 int crc
= addr_crc(a
);
1574 table
= OTHER_MCAST_TABLE(mp
->port_num
);
1575 set_filter_table_entry(mp
, table
, crc
);
1581 /* rx/tx queue initialisation ***********************************************/
1582 static int rxq_init(struct mv643xx_eth_private
*mp
, int index
)
1584 struct rx_queue
*rxq
= mp
->rxq
+ index
;
1585 struct rx_desc
*rx_desc
;
1591 rxq
->rx_ring_size
= mp
->default_rx_ring_size
;
1593 rxq
->rx_desc_count
= 0;
1594 rxq
->rx_curr_desc
= 0;
1595 rxq
->rx_used_desc
= 0;
1597 size
= rxq
->rx_ring_size
* sizeof(struct rx_desc
);
1599 if (index
== 0 && size
<= mp
->rx_desc_sram_size
) {
1600 rxq
->rx_desc_area
= ioremap(mp
->rx_desc_sram_addr
,
1601 mp
->rx_desc_sram_size
);
1602 rxq
->rx_desc_dma
= mp
->rx_desc_sram_addr
;
1604 rxq
->rx_desc_area
= dma_alloc_coherent(NULL
, size
,
1609 if (rxq
->rx_desc_area
== NULL
) {
1610 dev_printk(KERN_ERR
, &mp
->dev
->dev
,
1611 "can't allocate rx ring (%d bytes)\n", size
);
1614 memset(rxq
->rx_desc_area
, 0, size
);
1616 rxq
->rx_desc_area_size
= size
;
1617 rxq
->rx_skb
= kmalloc(rxq
->rx_ring_size
* sizeof(*rxq
->rx_skb
),
1619 if (rxq
->rx_skb
== NULL
) {
1620 dev_printk(KERN_ERR
, &mp
->dev
->dev
,
1621 "can't allocate rx skb ring\n");
1625 rx_desc
= (struct rx_desc
*)rxq
->rx_desc_area
;
1626 for (i
= 0; i
< rxq
->rx_ring_size
; i
++) {
1630 if (nexti
== rxq
->rx_ring_size
)
1633 rx_desc
[i
].next_desc_ptr
= rxq
->rx_desc_dma
+
1634 nexti
* sizeof(struct rx_desc
);
1641 if (index
== 0 && size
<= mp
->rx_desc_sram_size
)
1642 iounmap(rxq
->rx_desc_area
);
1644 dma_free_coherent(NULL
, size
,
1652 static void rxq_deinit(struct rx_queue
*rxq
)
1654 struct mv643xx_eth_private
*mp
= rxq_to_mp(rxq
);
1659 for (i
= 0; i
< rxq
->rx_ring_size
; i
++) {
1660 if (rxq
->rx_skb
[i
]) {
1661 dev_kfree_skb(rxq
->rx_skb
[i
]);
1662 rxq
->rx_desc_count
--;
1666 if (rxq
->rx_desc_count
) {
1667 dev_printk(KERN_ERR
, &mp
->dev
->dev
,
1668 "error freeing rx ring -- %d skbs stuck\n",
1669 rxq
->rx_desc_count
);
1672 if (rxq
->index
== 0 &&
1673 rxq
->rx_desc_area_size
<= mp
->rx_desc_sram_size
)
1674 iounmap(rxq
->rx_desc_area
);
1676 dma_free_coherent(NULL
, rxq
->rx_desc_area_size
,
1677 rxq
->rx_desc_area
, rxq
->rx_desc_dma
);
1682 static int txq_init(struct mv643xx_eth_private
*mp
, int index
)
1684 struct tx_queue
*txq
= mp
->txq
+ index
;
1685 struct tx_desc
*tx_desc
;
1691 txq
->tx_ring_size
= mp
->default_tx_ring_size
;
1693 txq
->tx_desc_count
= 0;
1694 txq
->tx_curr_desc
= 0;
1695 txq
->tx_used_desc
= 0;
1697 size
= txq
->tx_ring_size
* sizeof(struct tx_desc
);
1699 if (index
== 0 && size
<= mp
->tx_desc_sram_size
) {
1700 txq
->tx_desc_area
= ioremap(mp
->tx_desc_sram_addr
,
1701 mp
->tx_desc_sram_size
);
1702 txq
->tx_desc_dma
= mp
->tx_desc_sram_addr
;
1704 txq
->tx_desc_area
= dma_alloc_coherent(NULL
, size
,
1709 if (txq
->tx_desc_area
== NULL
) {
1710 dev_printk(KERN_ERR
, &mp
->dev
->dev
,
1711 "can't allocate tx ring (%d bytes)\n", size
);
1714 memset(txq
->tx_desc_area
, 0, size
);
1716 txq
->tx_desc_area_size
= size
;
1718 tx_desc
= (struct tx_desc
*)txq
->tx_desc_area
;
1719 for (i
= 0; i
< txq
->tx_ring_size
; i
++) {
1720 struct tx_desc
*txd
= tx_desc
+ i
;
1724 if (nexti
== txq
->tx_ring_size
)
1728 txd
->next_desc_ptr
= txq
->tx_desc_dma
+
1729 nexti
* sizeof(struct tx_desc
);
1732 skb_queue_head_init(&txq
->tx_skb
);
1737 static void txq_deinit(struct tx_queue
*txq
)
1739 struct mv643xx_eth_private
*mp
= txq_to_mp(txq
);
1742 txq_reclaim(txq
, txq
->tx_ring_size
, 1);
1744 BUG_ON(txq
->tx_used_desc
!= txq
->tx_curr_desc
);
1746 if (txq
->index
== 0 &&
1747 txq
->tx_desc_area_size
<= mp
->tx_desc_sram_size
)
1748 iounmap(txq
->tx_desc_area
);
1750 dma_free_coherent(NULL
, txq
->tx_desc_area_size
,
1751 txq
->tx_desc_area
, txq
->tx_desc_dma
);
1755 /* netdev ops and related ***************************************************/
1756 static int mv643xx_eth_collect_events(struct mv643xx_eth_private
*mp
)
1761 int_cause
= rdl(mp
, INT_CAUSE(mp
->port_num
)) &
1762 (INT_TX_END
| INT_RX
| INT_EXT
);
1767 if (int_cause
& INT_EXT
)
1768 int_cause_ext
= rdl(mp
, INT_CAUSE_EXT(mp
->port_num
));
1770 int_cause
&= INT_TX_END
| INT_RX
;
1772 wrl(mp
, INT_CAUSE(mp
->port_num
), ~int_cause
);
1773 mp
->work_tx_end
|= ((int_cause
& INT_TX_END
) >> 19) &
1774 ~(rdl(mp
, TXQ_COMMAND(mp
->port_num
)) & 0xff);
1775 mp
->work_rx
|= (int_cause
& INT_RX
) >> 2;
1778 int_cause_ext
&= INT_EXT_LINK_PHY
| INT_EXT_TX
;
1779 if (int_cause_ext
) {
1780 wrl(mp
, INT_CAUSE_EXT(mp
->port_num
), ~int_cause_ext
);
1781 if (int_cause_ext
& INT_EXT_LINK_PHY
)
1783 mp
->work_tx
|= int_cause_ext
& INT_EXT_TX
;
1789 static irqreturn_t
mv643xx_eth_irq(int irq
, void *dev_id
)
1791 struct net_device
*dev
= (struct net_device
*)dev_id
;
1792 struct mv643xx_eth_private
*mp
= netdev_priv(dev
);
1794 if (unlikely(!mv643xx_eth_collect_events(mp
)))
1797 wrl(mp
, INT_MASK(mp
->port_num
), 0);
1798 napi_schedule(&mp
->napi
);
1803 static void handle_link_event(struct mv643xx_eth_private
*mp
)
1805 struct net_device
*dev
= mp
->dev
;
1811 port_status
= rdl(mp
, PORT_STATUS(mp
->port_num
));
1812 if (!(port_status
& LINK_UP
)) {
1813 if (netif_carrier_ok(dev
)) {
1816 printk(KERN_INFO
"%s: link down\n", dev
->name
);
1818 netif_carrier_off(dev
);
1820 for (i
= 0; i
< mp
->txq_count
; i
++) {
1821 struct tx_queue
*txq
= mp
->txq
+ i
;
1823 txq_reclaim(txq
, txq
->tx_ring_size
, 1);
1824 txq_reset_hw_ptr(txq
);
1830 switch (port_status
& PORT_SPEED_MASK
) {
1834 case PORT_SPEED_100
:
1837 case PORT_SPEED_1000
:
1844 duplex
= (port_status
& FULL_DUPLEX
) ? 1 : 0;
1845 fc
= (port_status
& FLOW_CONTROL_ENABLED
) ? 1 : 0;
1847 printk(KERN_INFO
"%s: link up, %d Mb/s, %s duplex, "
1848 "flow control %sabled\n", dev
->name
,
1849 speed
, duplex
? "full" : "half",
1852 if (!netif_carrier_ok(dev
))
1853 netif_carrier_on(dev
);
1856 static int mv643xx_eth_poll(struct napi_struct
*napi
, int budget
)
1858 struct mv643xx_eth_private
*mp
;
1861 mp
= container_of(napi
, struct mv643xx_eth_private
, napi
);
1863 mp
->work_rx_refill
|= mp
->work_rx_oom
;
1864 mp
->work_rx_oom
= 0;
1867 while (work_done
< budget
) {
1872 if (mp
->work_link
) {
1874 handle_link_event(mp
);
1878 queue_mask
= mp
->work_tx
| mp
->work_tx_end
|
1879 mp
->work_rx
| mp
->work_rx_refill
;
1881 if (mv643xx_eth_collect_events(mp
))
1886 queue
= fls(queue_mask
) - 1;
1887 queue_mask
= 1 << queue
;
1889 work_tbd
= budget
- work_done
;
1893 if (mp
->work_tx_end
& queue_mask
) {
1894 txq_kick(mp
->txq
+ queue
);
1895 } else if (mp
->work_tx
& queue_mask
) {
1896 work_done
+= txq_reclaim(mp
->txq
+ queue
, work_tbd
, 0);
1897 txq_maybe_wake(mp
->txq
+ queue
);
1898 } else if (mp
->work_rx
& queue_mask
) {
1899 work_done
+= rxq_process(mp
->rxq
+ queue
, work_tbd
);
1900 } else if (mp
->work_rx_refill
& queue_mask
) {
1901 work_done
+= rxq_refill(mp
->rxq
+ queue
, work_tbd
);
1907 if (work_done
< budget
) {
1908 if (mp
->work_rx_oom
)
1909 mod_timer(&mp
->rx_oom
, jiffies
+ (HZ
/ 10));
1910 napi_complete(napi
);
1911 wrl(mp
, INT_MASK(mp
->port_num
), INT_TX_END
| INT_RX
| INT_EXT
);
1917 static inline void oom_timer_wrapper(unsigned long data
)
1919 struct mv643xx_eth_private
*mp
= (void *)data
;
1921 napi_schedule(&mp
->napi
);
1924 static void phy_reset(struct mv643xx_eth_private
*mp
)
1928 data
= phy_read(mp
->phy
, MII_BMCR
);
1933 if (phy_write(mp
->phy
, MII_BMCR
, data
) < 0)
1937 data
= phy_read(mp
->phy
, MII_BMCR
);
1938 } while (data
>= 0 && data
& BMCR_RESET
);
1941 static void port_start(struct mv643xx_eth_private
*mp
)
1947 * Perform PHY reset, if there is a PHY.
1949 if (mp
->phy
!= NULL
) {
1950 struct ethtool_cmd cmd
;
1952 mv643xx_eth_get_settings(mp
->dev
, &cmd
);
1954 mv643xx_eth_set_settings(mp
->dev
, &cmd
);
1958 * Configure basic link parameters.
1960 pscr
= rdl(mp
, PORT_SERIAL_CONTROL(mp
->port_num
));
1962 pscr
|= SERIAL_PORT_ENABLE
;
1963 wrl(mp
, PORT_SERIAL_CONTROL(mp
->port_num
), pscr
);
1965 pscr
|= DO_NOT_FORCE_LINK_FAIL
;
1966 if (mp
->phy
== NULL
)
1967 pscr
|= FORCE_LINK_PASS
;
1968 wrl(mp
, PORT_SERIAL_CONTROL(mp
->port_num
), pscr
);
1970 wrl(mp
, SDMA_CONFIG(mp
->port_num
), PORT_SDMA_CONFIG_DEFAULT_VALUE
);
1973 * Configure TX path and queues.
1975 tx_set_rate(mp
, 1000000000, 16777216);
1976 for (i
= 0; i
< mp
->txq_count
; i
++) {
1977 struct tx_queue
*txq
= mp
->txq
+ i
;
1979 txq_reset_hw_ptr(txq
);
1980 txq_set_rate(txq
, 1000000000, 16777216);
1981 txq_set_fixed_prio_mode(txq
);
1985 * Add configured unicast address to address filter table.
1987 uc_addr_set(mp
, mp
->dev
->dev_addr
);
1990 * Receive all unmatched unicast, TCP, UDP, BPDU and broadcast
1991 * frames to RX queue #0, and include the pseudo-header when
1992 * calculating receive checksums.
1994 wrl(mp
, PORT_CONFIG(mp
->port_num
), 0x02000000);
1997 * Treat BPDUs as normal multicasts, and disable partition mode.
1999 wrl(mp
, PORT_CONFIG_EXT(mp
->port_num
), 0x00000000);
2002 * Enable the receive queues.
2004 for (i
= 0; i
< mp
->rxq_count
; i
++) {
2005 struct rx_queue
*rxq
= mp
->rxq
+ i
;
2006 int off
= RXQ_CURRENT_DESC_PTR(mp
->port_num
, i
);
2009 addr
= (u32
)rxq
->rx_desc_dma
;
2010 addr
+= rxq
->rx_curr_desc
* sizeof(struct rx_desc
);
2017 static void set_rx_coal(struct mv643xx_eth_private
*mp
, unsigned int delay
)
2019 unsigned int coal
= ((mp
->shared
->t_clk
/ 1000000) * delay
) / 64;
2022 val
= rdl(mp
, SDMA_CONFIG(mp
->port_num
));
2023 if (mp
->shared
->extended_rx_coal_limit
) {
2027 val
|= (coal
& 0x8000) << 10;
2028 val
|= (coal
& 0x7fff) << 7;
2033 val
|= (coal
& 0x3fff) << 8;
2035 wrl(mp
, SDMA_CONFIG(mp
->port_num
), val
);
2038 static void set_tx_coal(struct mv643xx_eth_private
*mp
, unsigned int delay
)
2040 unsigned int coal
= ((mp
->shared
->t_clk
/ 1000000) * delay
) / 64;
2044 wrl(mp
, TX_FIFO_URGENT_THRESHOLD(mp
->port_num
), (coal
& 0x3fff) << 4);
2047 static void mv643xx_eth_recalc_skb_size(struct mv643xx_eth_private
*mp
)
2052 * Reserve 2+14 bytes for an ethernet header (the hardware
2053 * automatically prepends 2 bytes of dummy data to each
2054 * received packet), 16 bytes for up to four VLAN tags, and
2055 * 4 bytes for the trailing FCS -- 36 bytes total.
2057 skb_size
= mp
->dev
->mtu
+ 36;
2060 * Make sure that the skb size is a multiple of 8 bytes, as
2061 * the lower three bits of the receive descriptor's buffer
2062 * size field are ignored by the hardware.
2064 mp
->skb_size
= (skb_size
+ 7) & ~7;
2067 static int mv643xx_eth_open(struct net_device
*dev
)
2069 struct mv643xx_eth_private
*mp
= netdev_priv(dev
);
2073 wrl(mp
, INT_CAUSE(mp
->port_num
), 0);
2074 wrl(mp
, INT_CAUSE_EXT(mp
->port_num
), 0);
2075 rdl(mp
, INT_CAUSE_EXT(mp
->port_num
));
2077 err
= request_irq(dev
->irq
, mv643xx_eth_irq
,
2078 IRQF_SHARED
, dev
->name
, dev
);
2080 dev_printk(KERN_ERR
, &dev
->dev
, "can't assign irq\n");
2084 init_mac_tables(mp
);
2086 mv643xx_eth_recalc_skb_size(mp
);
2088 napi_enable(&mp
->napi
);
2090 skb_queue_head_init(&mp
->rx_recycle
);
2092 for (i
= 0; i
< mp
->rxq_count
; i
++) {
2093 err
= rxq_init(mp
, i
);
2096 rxq_deinit(mp
->rxq
+ i
);
2100 rxq_refill(mp
->rxq
+ i
, INT_MAX
);
2103 if (mp
->work_rx_oom
) {
2104 mp
->rx_oom
.expires
= jiffies
+ (HZ
/ 10);
2105 add_timer(&mp
->rx_oom
);
2108 for (i
= 0; i
< mp
->txq_count
; i
++) {
2109 err
= txq_init(mp
, i
);
2112 txq_deinit(mp
->txq
+ i
);
2117 netif_carrier_off(dev
);
2124 wrl(mp
, INT_MASK_EXT(mp
->port_num
), INT_EXT_LINK_PHY
| INT_EXT_TX
);
2125 wrl(mp
, INT_MASK(mp
->port_num
), INT_TX_END
| INT_RX
| INT_EXT
);
2131 for (i
= 0; i
< mp
->rxq_count
; i
++)
2132 rxq_deinit(mp
->rxq
+ i
);
2134 free_irq(dev
->irq
, dev
);
2139 static void port_reset(struct mv643xx_eth_private
*mp
)
2144 for (i
= 0; i
< mp
->rxq_count
; i
++)
2145 rxq_disable(mp
->rxq
+ i
);
2146 for (i
= 0; i
< mp
->txq_count
; i
++)
2147 txq_disable(mp
->txq
+ i
);
2150 u32 ps
= rdl(mp
, PORT_STATUS(mp
->port_num
));
2152 if ((ps
& (TX_IN_PROGRESS
| TX_FIFO_EMPTY
)) == TX_FIFO_EMPTY
)
2157 /* Reset the Enable bit in the Configuration Register */
2158 data
= rdl(mp
, PORT_SERIAL_CONTROL(mp
->port_num
));
2159 data
&= ~(SERIAL_PORT_ENABLE
|
2160 DO_NOT_FORCE_LINK_FAIL
|
2162 wrl(mp
, PORT_SERIAL_CONTROL(mp
->port_num
), data
);
2165 static int mv643xx_eth_stop(struct net_device
*dev
)
2167 struct mv643xx_eth_private
*mp
= netdev_priv(dev
);
2170 wrl(mp
, INT_MASK(mp
->port_num
), 0x00000000);
2171 rdl(mp
, INT_MASK(mp
->port_num
));
2173 del_timer_sync(&mp
->mib_counters_timer
);
2175 napi_disable(&mp
->napi
);
2177 del_timer_sync(&mp
->rx_oom
);
2179 netif_carrier_off(dev
);
2181 free_irq(dev
->irq
, dev
);
2184 mv643xx_eth_get_stats(dev
);
2185 mib_counters_update(mp
);
2187 skb_queue_purge(&mp
->rx_recycle
);
2189 for (i
= 0; i
< mp
->rxq_count
; i
++)
2190 rxq_deinit(mp
->rxq
+ i
);
2191 for (i
= 0; i
< mp
->txq_count
; i
++)
2192 txq_deinit(mp
->txq
+ i
);
2197 static int mv643xx_eth_ioctl(struct net_device
*dev
, struct ifreq
*ifr
, int cmd
)
2199 struct mv643xx_eth_private
*mp
= netdev_priv(dev
);
2201 if (mp
->phy
!= NULL
)
2202 return phy_mii_ioctl(mp
->phy
, if_mii(ifr
), cmd
);
2207 static int mv643xx_eth_change_mtu(struct net_device
*dev
, int new_mtu
)
2209 struct mv643xx_eth_private
*mp
= netdev_priv(dev
);
2211 if (new_mtu
< 64 || new_mtu
> 9500)
2215 mv643xx_eth_recalc_skb_size(mp
);
2216 tx_set_rate(mp
, 1000000000, 16777216);
2218 if (!netif_running(dev
))
2222 * Stop and then re-open the interface. This will allocate RX
2223 * skbs of the new MTU.
2224 * There is a possible danger that the open will not succeed,
2225 * due to memory being full.
2227 mv643xx_eth_stop(dev
);
2228 if (mv643xx_eth_open(dev
)) {
2229 dev_printk(KERN_ERR
, &dev
->dev
,
2230 "fatal error on re-opening device after "
2237 static void tx_timeout_task(struct work_struct
*ugly
)
2239 struct mv643xx_eth_private
*mp
;
2241 mp
= container_of(ugly
, struct mv643xx_eth_private
, tx_timeout_task
);
2242 if (netif_running(mp
->dev
)) {
2243 netif_tx_stop_all_queues(mp
->dev
);
2246 netif_tx_wake_all_queues(mp
->dev
);
2250 static void mv643xx_eth_tx_timeout(struct net_device
*dev
)
2252 struct mv643xx_eth_private
*mp
= netdev_priv(dev
);
2254 dev_printk(KERN_INFO
, &dev
->dev
, "tx timeout\n");
2256 schedule_work(&mp
->tx_timeout_task
);
2259 #ifdef CONFIG_NET_POLL_CONTROLLER
2260 static void mv643xx_eth_netpoll(struct net_device
*dev
)
2262 struct mv643xx_eth_private
*mp
= netdev_priv(dev
);
2264 wrl(mp
, INT_MASK(mp
->port_num
), 0x00000000);
2265 rdl(mp
, INT_MASK(mp
->port_num
));
2267 mv643xx_eth_irq(dev
->irq
, dev
);
2269 wrl(mp
, INT_MASK(mp
->port_num
), INT_TX_END
| INT_RX
| INT_EXT
);
2274 /* platform glue ************************************************************/
2276 mv643xx_eth_conf_mbus_windows(struct mv643xx_eth_shared_private
*msp
,
2277 struct mbus_dram_target_info
*dram
)
2279 void __iomem
*base
= msp
->base
;
2284 for (i
= 0; i
< 6; i
++) {
2285 writel(0, base
+ WINDOW_BASE(i
));
2286 writel(0, base
+ WINDOW_SIZE(i
));
2288 writel(0, base
+ WINDOW_REMAP_HIGH(i
));
2294 for (i
= 0; i
< dram
->num_cs
; i
++) {
2295 struct mbus_dram_window
*cs
= dram
->cs
+ i
;
2297 writel((cs
->base
& 0xffff0000) |
2298 (cs
->mbus_attr
<< 8) |
2299 dram
->mbus_dram_target_id
, base
+ WINDOW_BASE(i
));
2300 writel((cs
->size
- 1) & 0xffff0000, base
+ WINDOW_SIZE(i
));
2302 win_enable
&= ~(1 << i
);
2303 win_protect
|= 3 << (2 * i
);
2306 writel(win_enable
, base
+ WINDOW_BAR_ENABLE
);
2307 msp
->win_protect
= win_protect
;
2310 static void infer_hw_params(struct mv643xx_eth_shared_private
*msp
)
2313 * Check whether we have a 14-bit coal limit field in bits
2314 * [21:8], or a 16-bit coal limit in bits [25,21:7] of the
2315 * SDMA config register.
2317 writel(0x02000000, msp
->base
+ SDMA_CONFIG(0));
2318 if (readl(msp
->base
+ SDMA_CONFIG(0)) & 0x02000000)
2319 msp
->extended_rx_coal_limit
= 1;
2321 msp
->extended_rx_coal_limit
= 0;
2324 * Check whether the MAC supports TX rate control, and if
2325 * yes, whether its associated registers are in the old or
2328 writel(1, msp
->base
+ TX_BW_MTU_MOVED(0));
2329 if (readl(msp
->base
+ TX_BW_MTU_MOVED(0)) & 1) {
2330 msp
->tx_bw_control
= TX_BW_CONTROL_NEW_LAYOUT
;
2332 writel(7, msp
->base
+ TX_BW_RATE(0));
2333 if (readl(msp
->base
+ TX_BW_RATE(0)) & 7)
2334 msp
->tx_bw_control
= TX_BW_CONTROL_OLD_LAYOUT
;
2336 msp
->tx_bw_control
= TX_BW_CONTROL_ABSENT
;
2340 static int mv643xx_eth_shared_probe(struct platform_device
*pdev
)
2342 static int mv643xx_eth_version_printed
= 0;
2343 struct mv643xx_eth_shared_platform_data
*pd
= pdev
->dev
.platform_data
;
2344 struct mv643xx_eth_shared_private
*msp
;
2345 struct resource
*res
;
2348 if (!mv643xx_eth_version_printed
++)
2349 printk(KERN_NOTICE
"MV-643xx 10/100/1000 ethernet "
2350 "driver version %s\n", mv643xx_eth_driver_version
);
2353 res
= platform_get_resource(pdev
, IORESOURCE_MEM
, 0);
2358 msp
= kmalloc(sizeof(*msp
), GFP_KERNEL
);
2361 memset(msp
, 0, sizeof(*msp
));
2363 msp
->base
= ioremap(res
->start
, res
->end
- res
->start
+ 1);
2364 if (msp
->base
== NULL
)
2368 * Set up and register SMI bus.
2370 if (pd
== NULL
|| pd
->shared_smi
== NULL
) {
2371 msp
->smi_bus
= mdiobus_alloc();
2372 if (msp
->smi_bus
== NULL
)
2375 msp
->smi_bus
->priv
= msp
;
2376 msp
->smi_bus
->name
= "mv643xx_eth smi";
2377 msp
->smi_bus
->read
= smi_bus_read
;
2378 msp
->smi_bus
->write
= smi_bus_write
,
2379 snprintf(msp
->smi_bus
->id
, MII_BUS_ID_SIZE
, "%d", pdev
->id
);
2380 msp
->smi_bus
->parent
= &pdev
->dev
;
2381 msp
->smi_bus
->phy_mask
= 0xffffffff;
2382 if (mdiobus_register(msp
->smi_bus
) < 0)
2383 goto out_free_mii_bus
;
2386 msp
->smi
= platform_get_drvdata(pd
->shared_smi
);
2389 msp
->err_interrupt
= NO_IRQ
;
2390 init_waitqueue_head(&msp
->smi_busy_wait
);
2393 * Check whether the error interrupt is hooked up.
2395 res
= platform_get_resource(pdev
, IORESOURCE_IRQ
, 0);
2399 err
= request_irq(res
->start
, mv643xx_eth_err_irq
,
2400 IRQF_SHARED
, "mv643xx_eth", msp
);
2402 writel(ERR_INT_SMI_DONE
, msp
->base
+ ERR_INT_MASK
);
2403 msp
->err_interrupt
= res
->start
;
2408 * (Re-)program MBUS remapping windows if we are asked to.
2410 if (pd
!= NULL
&& pd
->dram
!= NULL
)
2411 mv643xx_eth_conf_mbus_windows(msp
, pd
->dram
);
2414 * Detect hardware parameters.
2416 msp
->t_clk
= (pd
!= NULL
&& pd
->t_clk
!= 0) ? pd
->t_clk
: 133000000;
2417 infer_hw_params(msp
);
2419 platform_set_drvdata(pdev
, msp
);
2424 mdiobus_free(msp
->smi_bus
);
2433 static int mv643xx_eth_shared_remove(struct platform_device
*pdev
)
2435 struct mv643xx_eth_shared_private
*msp
= platform_get_drvdata(pdev
);
2436 struct mv643xx_eth_shared_platform_data
*pd
= pdev
->dev
.platform_data
;
2438 if (pd
== NULL
|| pd
->shared_smi
== NULL
) {
2439 mdiobus_unregister(msp
->smi_bus
);
2440 mdiobus_free(msp
->smi_bus
);
2442 if (msp
->err_interrupt
!= NO_IRQ
)
2443 free_irq(msp
->err_interrupt
, msp
);
2450 static struct platform_driver mv643xx_eth_shared_driver
= {
2451 .probe
= mv643xx_eth_shared_probe
,
2452 .remove
= mv643xx_eth_shared_remove
,
2454 .name
= MV643XX_ETH_SHARED_NAME
,
2455 .owner
= THIS_MODULE
,
2459 static void phy_addr_set(struct mv643xx_eth_private
*mp
, int phy_addr
)
2461 int addr_shift
= 5 * mp
->port_num
;
2464 data
= rdl(mp
, PHY_ADDR
);
2465 data
&= ~(0x1f << addr_shift
);
2466 data
|= (phy_addr
& 0x1f) << addr_shift
;
2467 wrl(mp
, PHY_ADDR
, data
);
2470 static int phy_addr_get(struct mv643xx_eth_private
*mp
)
2474 data
= rdl(mp
, PHY_ADDR
);
2476 return (data
>> (5 * mp
->port_num
)) & 0x1f;
2479 static void set_params(struct mv643xx_eth_private
*mp
,
2480 struct mv643xx_eth_platform_data
*pd
)
2482 struct net_device
*dev
= mp
->dev
;
2484 if (is_valid_ether_addr(pd
->mac_addr
))
2485 memcpy(dev
->dev_addr
, pd
->mac_addr
, 6);
2487 uc_addr_get(mp
, dev
->dev_addr
);
2489 mp
->default_rx_ring_size
= DEFAULT_RX_QUEUE_SIZE
;
2490 if (pd
->rx_queue_size
)
2491 mp
->default_rx_ring_size
= pd
->rx_queue_size
;
2492 mp
->rx_desc_sram_addr
= pd
->rx_sram_addr
;
2493 mp
->rx_desc_sram_size
= pd
->rx_sram_size
;
2495 mp
->rxq_count
= pd
->rx_queue_count
? : 1;
2497 mp
->default_tx_ring_size
= DEFAULT_TX_QUEUE_SIZE
;
2498 if (pd
->tx_queue_size
)
2499 mp
->default_tx_ring_size
= pd
->tx_queue_size
;
2500 mp
->tx_desc_sram_addr
= pd
->tx_sram_addr
;
2501 mp
->tx_desc_sram_size
= pd
->tx_sram_size
;
2503 mp
->txq_count
= pd
->tx_queue_count
? : 1;
2506 static struct phy_device
*phy_scan(struct mv643xx_eth_private
*mp
,
2509 struct mii_bus
*bus
= mp
->shared
->smi
->smi_bus
;
2510 struct phy_device
*phydev
;
2515 if (phy_addr
== MV643XX_ETH_PHY_ADDR_DEFAULT
) {
2516 start
= phy_addr_get(mp
) & 0x1f;
2519 start
= phy_addr
& 0x1f;
2524 for (i
= 0; i
< num
; i
++) {
2525 int addr
= (start
+ i
) & 0x1f;
2527 if (bus
->phy_map
[addr
] == NULL
)
2528 mdiobus_scan(bus
, addr
);
2530 if (phydev
== NULL
) {
2531 phydev
= bus
->phy_map
[addr
];
2533 phy_addr_set(mp
, addr
);
2540 static void phy_init(struct mv643xx_eth_private
*mp
, int speed
, int duplex
)
2542 struct phy_device
*phy
= mp
->phy
;
2546 phy_attach(mp
->dev
, phy
->dev
.bus_id
, 0, PHY_INTERFACE_MODE_GMII
);
2549 phy
->autoneg
= AUTONEG_ENABLE
;
2552 phy
->advertising
= phy
->supported
| ADVERTISED_Autoneg
;
2554 phy
->autoneg
= AUTONEG_DISABLE
;
2555 phy
->advertising
= 0;
2557 phy
->duplex
= duplex
;
2559 phy_start_aneg(phy
);
2562 static void init_pscr(struct mv643xx_eth_private
*mp
, int speed
, int duplex
)
2566 pscr
= rdl(mp
, PORT_SERIAL_CONTROL(mp
->port_num
));
2567 if (pscr
& SERIAL_PORT_ENABLE
) {
2568 pscr
&= ~SERIAL_PORT_ENABLE
;
2569 wrl(mp
, PORT_SERIAL_CONTROL(mp
->port_num
), pscr
);
2572 pscr
= MAX_RX_PACKET_9700BYTE
| SERIAL_PORT_CONTROL_RESERVED
;
2573 if (mp
->phy
== NULL
) {
2574 pscr
|= DISABLE_AUTO_NEG_SPEED_GMII
;
2575 if (speed
== SPEED_1000
)
2576 pscr
|= SET_GMII_SPEED_TO_1000
;
2577 else if (speed
== SPEED_100
)
2578 pscr
|= SET_MII_SPEED_TO_100
;
2580 pscr
|= DISABLE_AUTO_NEG_FOR_FLOW_CTRL
;
2582 pscr
|= DISABLE_AUTO_NEG_FOR_DUPLEX
;
2583 if (duplex
== DUPLEX_FULL
)
2584 pscr
|= SET_FULL_DUPLEX_MODE
;
2587 wrl(mp
, PORT_SERIAL_CONTROL(mp
->port_num
), pscr
);
2590 static int mv643xx_eth_probe(struct platform_device
*pdev
)
2592 struct mv643xx_eth_platform_data
*pd
;
2593 struct mv643xx_eth_private
*mp
;
2594 struct net_device
*dev
;
2595 struct resource
*res
;
2596 DECLARE_MAC_BUF(mac
);
2599 pd
= pdev
->dev
.platform_data
;
2601 dev_printk(KERN_ERR
, &pdev
->dev
,
2602 "no mv643xx_eth_platform_data\n");
2606 if (pd
->shared
== NULL
) {
2607 dev_printk(KERN_ERR
, &pdev
->dev
,
2608 "no mv643xx_eth_platform_data->shared\n");
2612 dev
= alloc_etherdev_mq(sizeof(struct mv643xx_eth_private
), 8);
2616 mp
= netdev_priv(dev
);
2617 platform_set_drvdata(pdev
, mp
);
2619 mp
->shared
= platform_get_drvdata(pd
->shared
);
2620 mp
->port_num
= pd
->port_number
;
2625 dev
->real_num_tx_queues
= mp
->txq_count
;
2627 if (pd
->phy_addr
!= MV643XX_ETH_PHY_NONE
)
2628 mp
->phy
= phy_scan(mp
, pd
->phy_addr
);
2630 if (mp
->phy
!= NULL
) {
2631 phy_init(mp
, pd
->speed
, pd
->duplex
);
2632 SET_ETHTOOL_OPS(dev
, &mv643xx_eth_ethtool_ops
);
2634 SET_ETHTOOL_OPS(dev
, &mv643xx_eth_ethtool_ops_phyless
);
2637 init_pscr(mp
, pd
->speed
, pd
->duplex
);
2640 mib_counters_clear(mp
);
2642 init_timer(&mp
->mib_counters_timer
);
2643 mp
->mib_counters_timer
.data
= (unsigned long)mp
;
2644 mp
->mib_counters_timer
.function
= mib_counters_timer_wrapper
;
2645 mp
->mib_counters_timer
.expires
= jiffies
+ 30 * HZ
;
2646 add_timer(&mp
->mib_counters_timer
);
2648 spin_lock_init(&mp
->mib_counters_lock
);
2650 INIT_WORK(&mp
->tx_timeout_task
, tx_timeout_task
);
2652 netif_napi_add(dev
, &mp
->napi
, mv643xx_eth_poll
, 128);
2654 init_timer(&mp
->rx_oom
);
2655 mp
->rx_oom
.data
= (unsigned long)mp
;
2656 mp
->rx_oom
.function
= oom_timer_wrapper
;
2659 res
= platform_get_resource(pdev
, IORESOURCE_IRQ
, 0);
2661 dev
->irq
= res
->start
;
2663 dev
->get_stats
= mv643xx_eth_get_stats
;
2664 dev
->hard_start_xmit
= mv643xx_eth_xmit
;
2665 dev
->open
= mv643xx_eth_open
;
2666 dev
->stop
= mv643xx_eth_stop
;
2667 dev
->set_multicast_list
= mv643xx_eth_set_rx_mode
;
2668 dev
->set_mac_address
= mv643xx_eth_set_mac_address
;
2669 dev
->do_ioctl
= mv643xx_eth_ioctl
;
2670 dev
->change_mtu
= mv643xx_eth_change_mtu
;
2671 dev
->tx_timeout
= mv643xx_eth_tx_timeout
;
2672 #ifdef CONFIG_NET_POLL_CONTROLLER
2673 dev
->poll_controller
= mv643xx_eth_netpoll
;
2675 dev
->watchdog_timeo
= 2 * HZ
;
2678 dev
->features
= NETIF_F_SG
| NETIF_F_IP_CSUM
;
2679 dev
->vlan_features
= NETIF_F_SG
| NETIF_F_IP_CSUM
;
2681 SET_NETDEV_DEV(dev
, &pdev
->dev
);
2683 if (mp
->shared
->win_protect
)
2684 wrl(mp
, WINDOW_PROTECT(mp
->port_num
), mp
->shared
->win_protect
);
2686 err
= register_netdev(dev
);
2690 dev_printk(KERN_NOTICE
, &dev
->dev
, "port %d with MAC address %s\n",
2691 mp
->port_num
, print_mac(mac
, dev
->dev_addr
));
2693 if (mp
->tx_desc_sram_size
> 0)
2694 dev_printk(KERN_NOTICE
, &dev
->dev
, "configured with sram\n");
2704 static int mv643xx_eth_remove(struct platform_device
*pdev
)
2706 struct mv643xx_eth_private
*mp
= platform_get_drvdata(pdev
);
2708 unregister_netdev(mp
->dev
);
2709 if (mp
->phy
!= NULL
)
2710 phy_detach(mp
->phy
);
2711 flush_scheduled_work();
2712 free_netdev(mp
->dev
);
2714 platform_set_drvdata(pdev
, NULL
);
2719 static void mv643xx_eth_shutdown(struct platform_device
*pdev
)
2721 struct mv643xx_eth_private
*mp
= platform_get_drvdata(pdev
);
2723 /* Mask all interrupts on ethernet port */
2724 wrl(mp
, INT_MASK(mp
->port_num
), 0);
2725 rdl(mp
, INT_MASK(mp
->port_num
));
2727 if (netif_running(mp
->dev
))
2731 static struct platform_driver mv643xx_eth_driver
= {
2732 .probe
= mv643xx_eth_probe
,
2733 .remove
= mv643xx_eth_remove
,
2734 .shutdown
= mv643xx_eth_shutdown
,
2736 .name
= MV643XX_ETH_NAME
,
2737 .owner
= THIS_MODULE
,
2741 static int __init
mv643xx_eth_init_module(void)
2745 rc
= platform_driver_register(&mv643xx_eth_shared_driver
);
2747 rc
= platform_driver_register(&mv643xx_eth_driver
);
2749 platform_driver_unregister(&mv643xx_eth_shared_driver
);
2754 module_init(mv643xx_eth_init_module
);
2756 static void __exit
mv643xx_eth_cleanup_module(void)
2758 platform_driver_unregister(&mv643xx_eth_driver
);
2759 platform_driver_unregister(&mv643xx_eth_shared_driver
);
2761 module_exit(mv643xx_eth_cleanup_module
);
2763 MODULE_AUTHOR("Rabeeh Khoury, Assaf Hoffman, Matthew Dharm, "
2764 "Manish Lachwani, Dale Farnsworth and Lennert Buytenhek");
2765 MODULE_DESCRIPTION("Ethernet driver for Marvell MV643XX");
2766 MODULE_LICENSE("GPL");
2767 MODULE_ALIAS("platform:" MV643XX_ETH_SHARED_NAME
);
2768 MODULE_ALIAS("platform:" MV643XX_ETH_NAME
);