sound: oxygen: handle cards with missing EEPROM
[linux-2.6/mini2440.git] / drivers / net / mv643xx_eth.c
blob305e0d184fb0112b39a0e1245591321b8db27497
1 /*
2 * Driver for Marvell Discovery (MV643XX) and Marvell Orion ethernet ports
3 * Copyright (C) 2002 Matthew Dharm <mdharm@momenco.com>
5 * Based on the 64360 driver from:
6 * Copyright (C) 2002 Rabeeh Khoury <rabeeh@galileo.co.il>
7 * Rabeeh Khoury <rabeeh@marvell.com>
9 * Copyright (C) 2003 PMC-Sierra, Inc.,
10 * written by Manish Lachwani
12 * Copyright (C) 2003 Ralf Baechle <ralf@linux-mips.org>
14 * Copyright (C) 2004-2006 MontaVista Software, Inc.
15 * Dale Farnsworth <dale@farnsworth.org>
17 * Copyright (C) 2004 Steven J. Hill <sjhill1@rockwellcollins.com>
18 * <sjhill@realitydiluted.com>
20 * Copyright (C) 2007-2008 Marvell Semiconductor
21 * Lennert Buytenhek <buytenh@marvell.com>
23 * This program is free software; you can redistribute it and/or
24 * modify it under the terms of the GNU General Public License
25 * as published by the Free Software Foundation; either version 2
26 * of the License, or (at your option) any later version.
28 * This program is distributed in the hope that it will be useful,
29 * but WITHOUT ANY WARRANTY; without even the implied warranty of
30 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
31 * GNU General Public License for more details.
33 * You should have received a copy of the GNU General Public License
34 * along with this program; if not, write to the Free Software
35 * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
38 #include <linux/init.h>
39 #include <linux/dma-mapping.h>
40 #include <linux/in.h>
41 #include <linux/ip.h>
42 #include <linux/tcp.h>
43 #include <linux/udp.h>
44 #include <linux/etherdevice.h>
45 #include <linux/delay.h>
46 #include <linux/ethtool.h>
47 #include <linux/platform_device.h>
48 #include <linux/module.h>
49 #include <linux/kernel.h>
50 #include <linux/spinlock.h>
51 #include <linux/workqueue.h>
52 #include <linux/phy.h>
53 #include <linux/mv643xx_eth.h>
54 #include <linux/io.h>
55 #include <linux/types.h>
56 #include <linux/inet_lro.h>
57 #include <asm/system.h>
59 static char mv643xx_eth_driver_name[] = "mv643xx_eth";
60 static char mv643xx_eth_driver_version[] = "1.4";
64 * Registers shared between all ports.
66 #define PHY_ADDR 0x0000
67 #define SMI_REG 0x0004
68 #define SMI_BUSY 0x10000000
69 #define SMI_READ_VALID 0x08000000
70 #define SMI_OPCODE_READ 0x04000000
71 #define SMI_OPCODE_WRITE 0x00000000
72 #define ERR_INT_CAUSE 0x0080
73 #define ERR_INT_SMI_DONE 0x00000010
74 #define ERR_INT_MASK 0x0084
75 #define WINDOW_BASE(w) (0x0200 + ((w) << 3))
76 #define WINDOW_SIZE(w) (0x0204 + ((w) << 3))
77 #define WINDOW_REMAP_HIGH(w) (0x0280 + ((w) << 2))
78 #define WINDOW_BAR_ENABLE 0x0290
79 #define WINDOW_PROTECT(w) (0x0294 + ((w) << 4))
82 * Main per-port registers. These live at offset 0x0400 for
83 * port #0, 0x0800 for port #1, and 0x0c00 for port #2.
85 #define PORT_CONFIG 0x0000
86 #define UNICAST_PROMISCUOUS_MODE 0x00000001
87 #define PORT_CONFIG_EXT 0x0004
88 #define MAC_ADDR_LOW 0x0014
89 #define MAC_ADDR_HIGH 0x0018
90 #define SDMA_CONFIG 0x001c
91 #define PORT_SERIAL_CONTROL 0x003c
92 #define PORT_STATUS 0x0044
93 #define TX_FIFO_EMPTY 0x00000400
94 #define TX_IN_PROGRESS 0x00000080
95 #define PORT_SPEED_MASK 0x00000030
96 #define PORT_SPEED_1000 0x00000010
97 #define PORT_SPEED_100 0x00000020
98 #define PORT_SPEED_10 0x00000000
99 #define FLOW_CONTROL_ENABLED 0x00000008
100 #define FULL_DUPLEX 0x00000004
101 #define LINK_UP 0x00000002
102 #define TXQ_COMMAND 0x0048
103 #define TXQ_FIX_PRIO_CONF 0x004c
104 #define TX_BW_RATE 0x0050
105 #define TX_BW_MTU 0x0058
106 #define TX_BW_BURST 0x005c
107 #define INT_CAUSE 0x0060
108 #define INT_TX_END 0x07f80000
109 #define INT_RX 0x000003fc
110 #define INT_EXT 0x00000002
111 #define INT_CAUSE_EXT 0x0064
112 #define INT_EXT_LINK_PHY 0x00110000
113 #define INT_EXT_TX 0x000000ff
114 #define INT_MASK 0x0068
115 #define INT_MASK_EXT 0x006c
116 #define TX_FIFO_URGENT_THRESHOLD 0x0074
117 #define TXQ_FIX_PRIO_CONF_MOVED 0x00dc
118 #define TX_BW_RATE_MOVED 0x00e0
119 #define TX_BW_MTU_MOVED 0x00e8
120 #define TX_BW_BURST_MOVED 0x00ec
121 #define RXQ_CURRENT_DESC_PTR(q) (0x020c + ((q) << 4))
122 #define RXQ_COMMAND 0x0280
123 #define TXQ_CURRENT_DESC_PTR(q) (0x02c0 + ((q) << 2))
124 #define TXQ_BW_TOKENS(q) (0x0300 + ((q) << 4))
125 #define TXQ_BW_CONF(q) (0x0304 + ((q) << 4))
126 #define TXQ_BW_WRR_CONF(q) (0x0308 + ((q) << 4))
129 * Misc per-port registers.
131 #define MIB_COUNTERS(p) (0x1000 + ((p) << 7))
132 #define SPECIAL_MCAST_TABLE(p) (0x1400 + ((p) << 10))
133 #define OTHER_MCAST_TABLE(p) (0x1500 + ((p) << 10))
134 #define UNICAST_TABLE(p) (0x1600 + ((p) << 10))
138 * SDMA configuration register.
140 #define RX_BURST_SIZE_4_64BIT (2 << 1)
141 #define RX_BURST_SIZE_16_64BIT (4 << 1)
142 #define BLM_RX_NO_SWAP (1 << 4)
143 #define BLM_TX_NO_SWAP (1 << 5)
144 #define TX_BURST_SIZE_4_64BIT (2 << 22)
145 #define TX_BURST_SIZE_16_64BIT (4 << 22)
147 #if defined(__BIG_ENDIAN)
148 #define PORT_SDMA_CONFIG_DEFAULT_VALUE \
149 (RX_BURST_SIZE_4_64BIT | \
150 TX_BURST_SIZE_4_64BIT)
151 #elif defined(__LITTLE_ENDIAN)
152 #define PORT_SDMA_CONFIG_DEFAULT_VALUE \
153 (RX_BURST_SIZE_4_64BIT | \
154 BLM_RX_NO_SWAP | \
155 BLM_TX_NO_SWAP | \
156 TX_BURST_SIZE_4_64BIT)
157 #else
158 #error One of __BIG_ENDIAN or __LITTLE_ENDIAN must be defined
159 #endif
163 * Port serial control register.
165 #define SET_MII_SPEED_TO_100 (1 << 24)
166 #define SET_GMII_SPEED_TO_1000 (1 << 23)
167 #define SET_FULL_DUPLEX_MODE (1 << 21)
168 #define MAX_RX_PACKET_9700BYTE (5 << 17)
169 #define DISABLE_AUTO_NEG_SPEED_GMII (1 << 13)
170 #define DO_NOT_FORCE_LINK_FAIL (1 << 10)
171 #define SERIAL_PORT_CONTROL_RESERVED (1 << 9)
172 #define DISABLE_AUTO_NEG_FOR_FLOW_CTRL (1 << 3)
173 #define DISABLE_AUTO_NEG_FOR_DUPLEX (1 << 2)
174 #define FORCE_LINK_PASS (1 << 1)
175 #define SERIAL_PORT_ENABLE (1 << 0)
177 #define DEFAULT_RX_QUEUE_SIZE 128
178 #define DEFAULT_TX_QUEUE_SIZE 256
182 * RX/TX descriptors.
184 #if defined(__BIG_ENDIAN)
185 struct rx_desc {
186 u16 byte_cnt; /* Descriptor buffer byte count */
187 u16 buf_size; /* Buffer size */
188 u32 cmd_sts; /* Descriptor command status */
189 u32 next_desc_ptr; /* Next descriptor pointer */
190 u32 buf_ptr; /* Descriptor buffer pointer */
193 struct tx_desc {
194 u16 byte_cnt; /* buffer byte count */
195 u16 l4i_chk; /* CPU provided TCP checksum */
196 u32 cmd_sts; /* Command/status field */
197 u32 next_desc_ptr; /* Pointer to next descriptor */
198 u32 buf_ptr; /* pointer to buffer for this descriptor*/
200 #elif defined(__LITTLE_ENDIAN)
201 struct rx_desc {
202 u32 cmd_sts; /* Descriptor command status */
203 u16 buf_size; /* Buffer size */
204 u16 byte_cnt; /* Descriptor buffer byte count */
205 u32 buf_ptr; /* Descriptor buffer pointer */
206 u32 next_desc_ptr; /* Next descriptor pointer */
209 struct tx_desc {
210 u32 cmd_sts; /* Command/status field */
211 u16 l4i_chk; /* CPU provided TCP checksum */
212 u16 byte_cnt; /* buffer byte count */
213 u32 buf_ptr; /* pointer to buffer for this descriptor*/
214 u32 next_desc_ptr; /* Pointer to next descriptor */
216 #else
217 #error One of __BIG_ENDIAN or __LITTLE_ENDIAN must be defined
218 #endif
220 /* RX & TX descriptor command */
221 #define BUFFER_OWNED_BY_DMA 0x80000000
223 /* RX & TX descriptor status */
224 #define ERROR_SUMMARY 0x00000001
226 /* RX descriptor status */
227 #define LAYER_4_CHECKSUM_OK 0x40000000
228 #define RX_ENABLE_INTERRUPT 0x20000000
229 #define RX_FIRST_DESC 0x08000000
230 #define RX_LAST_DESC 0x04000000
231 #define RX_IP_HDR_OK 0x02000000
232 #define RX_PKT_IS_IPV4 0x01000000
233 #define RX_PKT_IS_ETHERNETV2 0x00800000
234 #define RX_PKT_LAYER4_TYPE_MASK 0x00600000
235 #define RX_PKT_LAYER4_TYPE_TCP_IPV4 0x00000000
236 #define RX_PKT_IS_VLAN_TAGGED 0x00080000
238 /* TX descriptor command */
239 #define TX_ENABLE_INTERRUPT 0x00800000
240 #define GEN_CRC 0x00400000
241 #define TX_FIRST_DESC 0x00200000
242 #define TX_LAST_DESC 0x00100000
243 #define ZERO_PADDING 0x00080000
244 #define GEN_IP_V4_CHECKSUM 0x00040000
245 #define GEN_TCP_UDP_CHECKSUM 0x00020000
246 #define UDP_FRAME 0x00010000
247 #define MAC_HDR_EXTRA_4_BYTES 0x00008000
248 #define MAC_HDR_EXTRA_8_BYTES 0x00000200
250 #define TX_IHL_SHIFT 11
253 /* global *******************************************************************/
254 struct mv643xx_eth_shared_private {
256 * Ethernet controller base address.
258 void __iomem *base;
261 * Points at the right SMI instance to use.
263 struct mv643xx_eth_shared_private *smi;
266 * Provides access to local SMI interface.
268 struct mii_bus *smi_bus;
271 * If we have access to the error interrupt pin (which is
272 * somewhat misnamed as it not only reflects internal errors
273 * but also reflects SMI completion), use that to wait for
274 * SMI access completion instead of polling the SMI busy bit.
276 int err_interrupt;
277 wait_queue_head_t smi_busy_wait;
280 * Per-port MBUS window access register value.
282 u32 win_protect;
285 * Hardware-specific parameters.
287 unsigned int t_clk;
288 int extended_rx_coal_limit;
289 int tx_bw_control;
292 #define TX_BW_CONTROL_ABSENT 0
293 #define TX_BW_CONTROL_OLD_LAYOUT 1
294 #define TX_BW_CONTROL_NEW_LAYOUT 2
296 static int mv643xx_eth_open(struct net_device *dev);
297 static int mv643xx_eth_stop(struct net_device *dev);
300 /* per-port *****************************************************************/
301 struct mib_counters {
302 u64 good_octets_received;
303 u32 bad_octets_received;
304 u32 internal_mac_transmit_err;
305 u32 good_frames_received;
306 u32 bad_frames_received;
307 u32 broadcast_frames_received;
308 u32 multicast_frames_received;
309 u32 frames_64_octets;
310 u32 frames_65_to_127_octets;
311 u32 frames_128_to_255_octets;
312 u32 frames_256_to_511_octets;
313 u32 frames_512_to_1023_octets;
314 u32 frames_1024_to_max_octets;
315 u64 good_octets_sent;
316 u32 good_frames_sent;
317 u32 excessive_collision;
318 u32 multicast_frames_sent;
319 u32 broadcast_frames_sent;
320 u32 unrec_mac_control_received;
321 u32 fc_sent;
322 u32 good_fc_received;
323 u32 bad_fc_received;
324 u32 undersize_received;
325 u32 fragments_received;
326 u32 oversize_received;
327 u32 jabber_received;
328 u32 mac_receive_error;
329 u32 bad_crc_event;
330 u32 collision;
331 u32 late_collision;
334 struct lro_counters {
335 u32 lro_aggregated;
336 u32 lro_flushed;
337 u32 lro_no_desc;
340 struct rx_queue {
341 int index;
343 int rx_ring_size;
345 int rx_desc_count;
346 int rx_curr_desc;
347 int rx_used_desc;
349 struct rx_desc *rx_desc_area;
350 dma_addr_t rx_desc_dma;
351 int rx_desc_area_size;
352 struct sk_buff **rx_skb;
354 struct net_lro_mgr lro_mgr;
355 struct net_lro_desc lro_arr[8];
358 struct tx_queue {
359 int index;
361 int tx_ring_size;
363 int tx_desc_count;
364 int tx_curr_desc;
365 int tx_used_desc;
367 struct tx_desc *tx_desc_area;
368 dma_addr_t tx_desc_dma;
369 int tx_desc_area_size;
371 struct sk_buff_head tx_skb;
373 unsigned long tx_packets;
374 unsigned long tx_bytes;
375 unsigned long tx_dropped;
378 struct mv643xx_eth_private {
379 struct mv643xx_eth_shared_private *shared;
380 void __iomem *base;
381 int port_num;
383 struct net_device *dev;
385 struct phy_device *phy;
387 struct timer_list mib_counters_timer;
388 spinlock_t mib_counters_lock;
389 struct mib_counters mib_counters;
391 struct lro_counters lro_counters;
393 struct work_struct tx_timeout_task;
395 struct napi_struct napi;
396 u8 oom;
397 u8 work_link;
398 u8 work_tx;
399 u8 work_tx_end;
400 u8 work_rx;
401 u8 work_rx_refill;
403 int skb_size;
404 struct sk_buff_head rx_recycle;
407 * RX state.
409 int rx_ring_size;
410 unsigned long rx_desc_sram_addr;
411 int rx_desc_sram_size;
412 int rxq_count;
413 struct timer_list rx_oom;
414 struct rx_queue rxq[8];
417 * TX state.
419 int tx_ring_size;
420 unsigned long tx_desc_sram_addr;
421 int tx_desc_sram_size;
422 int txq_count;
423 struct tx_queue txq[8];
427 /* port register accessors **************************************************/
428 static inline u32 rdl(struct mv643xx_eth_private *mp, int offset)
430 return readl(mp->shared->base + offset);
433 static inline u32 rdlp(struct mv643xx_eth_private *mp, int offset)
435 return readl(mp->base + offset);
438 static inline void wrl(struct mv643xx_eth_private *mp, int offset, u32 data)
440 writel(data, mp->shared->base + offset);
443 static inline void wrlp(struct mv643xx_eth_private *mp, int offset, u32 data)
445 writel(data, mp->base + offset);
449 /* rxq/txq helper functions *************************************************/
450 static struct mv643xx_eth_private *rxq_to_mp(struct rx_queue *rxq)
452 return container_of(rxq, struct mv643xx_eth_private, rxq[rxq->index]);
455 static struct mv643xx_eth_private *txq_to_mp(struct tx_queue *txq)
457 return container_of(txq, struct mv643xx_eth_private, txq[txq->index]);
460 static void rxq_enable(struct rx_queue *rxq)
462 struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
463 wrlp(mp, RXQ_COMMAND, 1 << rxq->index);
466 static void rxq_disable(struct rx_queue *rxq)
468 struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
469 u8 mask = 1 << rxq->index;
471 wrlp(mp, RXQ_COMMAND, mask << 8);
472 while (rdlp(mp, RXQ_COMMAND) & mask)
473 udelay(10);
476 static void txq_reset_hw_ptr(struct tx_queue *txq)
478 struct mv643xx_eth_private *mp = txq_to_mp(txq);
479 u32 addr;
481 addr = (u32)txq->tx_desc_dma;
482 addr += txq->tx_curr_desc * sizeof(struct tx_desc);
483 wrlp(mp, TXQ_CURRENT_DESC_PTR(txq->index), addr);
486 static void txq_enable(struct tx_queue *txq)
488 struct mv643xx_eth_private *mp = txq_to_mp(txq);
489 wrlp(mp, TXQ_COMMAND, 1 << txq->index);
492 static void txq_disable(struct tx_queue *txq)
494 struct mv643xx_eth_private *mp = txq_to_mp(txq);
495 u8 mask = 1 << txq->index;
497 wrlp(mp, TXQ_COMMAND, mask << 8);
498 while (rdlp(mp, TXQ_COMMAND) & mask)
499 udelay(10);
502 static void txq_maybe_wake(struct tx_queue *txq)
504 struct mv643xx_eth_private *mp = txq_to_mp(txq);
505 struct netdev_queue *nq = netdev_get_tx_queue(mp->dev, txq->index);
507 if (netif_tx_queue_stopped(nq)) {
508 __netif_tx_lock(nq, smp_processor_id());
509 if (txq->tx_ring_size - txq->tx_desc_count >= MAX_SKB_FRAGS + 1)
510 netif_tx_wake_queue(nq);
511 __netif_tx_unlock(nq);
516 /* rx napi ******************************************************************/
517 static int
518 mv643xx_get_skb_header(struct sk_buff *skb, void **iphdr, void **tcph,
519 u64 *hdr_flags, void *priv)
521 unsigned long cmd_sts = (unsigned long)priv;
524 * Make sure that this packet is Ethernet II, is not VLAN
525 * tagged, is IPv4, has a valid IP header, and is TCP.
527 if ((cmd_sts & (RX_IP_HDR_OK | RX_PKT_IS_IPV4 |
528 RX_PKT_IS_ETHERNETV2 | RX_PKT_LAYER4_TYPE_MASK |
529 RX_PKT_IS_VLAN_TAGGED)) !=
530 (RX_IP_HDR_OK | RX_PKT_IS_IPV4 |
531 RX_PKT_IS_ETHERNETV2 | RX_PKT_LAYER4_TYPE_TCP_IPV4))
532 return -1;
534 skb_reset_network_header(skb);
535 skb_set_transport_header(skb, ip_hdrlen(skb));
536 *iphdr = ip_hdr(skb);
537 *tcph = tcp_hdr(skb);
538 *hdr_flags = LRO_IPV4 | LRO_TCP;
540 return 0;
543 static int rxq_process(struct rx_queue *rxq, int budget)
545 struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
546 struct net_device_stats *stats = &mp->dev->stats;
547 int lro_flush_needed;
548 int rx;
550 lro_flush_needed = 0;
551 rx = 0;
552 while (rx < budget && rxq->rx_desc_count) {
553 struct rx_desc *rx_desc;
554 unsigned int cmd_sts;
555 struct sk_buff *skb;
556 u16 byte_cnt;
558 rx_desc = &rxq->rx_desc_area[rxq->rx_curr_desc];
560 cmd_sts = rx_desc->cmd_sts;
561 if (cmd_sts & BUFFER_OWNED_BY_DMA)
562 break;
563 rmb();
565 skb = rxq->rx_skb[rxq->rx_curr_desc];
566 rxq->rx_skb[rxq->rx_curr_desc] = NULL;
568 rxq->rx_curr_desc++;
569 if (rxq->rx_curr_desc == rxq->rx_ring_size)
570 rxq->rx_curr_desc = 0;
572 dma_unmap_single(mp->dev->dev.parent, rx_desc->buf_ptr,
573 rx_desc->buf_size, DMA_FROM_DEVICE);
574 rxq->rx_desc_count--;
575 rx++;
577 mp->work_rx_refill |= 1 << rxq->index;
579 byte_cnt = rx_desc->byte_cnt;
582 * Update statistics.
584 * Note that the descriptor byte count includes 2 dummy
585 * bytes automatically inserted by the hardware at the
586 * start of the packet (which we don't count), and a 4
587 * byte CRC at the end of the packet (which we do count).
589 stats->rx_packets++;
590 stats->rx_bytes += byte_cnt - 2;
593 * In case we received a packet without first / last bits
594 * on, or the error summary bit is set, the packet needs
595 * to be dropped.
597 if ((cmd_sts & (RX_FIRST_DESC | RX_LAST_DESC | ERROR_SUMMARY))
598 != (RX_FIRST_DESC | RX_LAST_DESC))
599 goto err;
602 * The -4 is for the CRC in the trailer of the
603 * received packet
605 skb_put(skb, byte_cnt - 2 - 4);
607 if (cmd_sts & LAYER_4_CHECKSUM_OK)
608 skb->ip_summed = CHECKSUM_UNNECESSARY;
609 skb->protocol = eth_type_trans(skb, mp->dev);
611 if (skb->dev->features & NETIF_F_LRO &&
612 skb->ip_summed == CHECKSUM_UNNECESSARY) {
613 lro_receive_skb(&rxq->lro_mgr, skb, (void *)cmd_sts);
614 lro_flush_needed = 1;
615 } else
616 netif_receive_skb(skb);
618 continue;
620 err:
621 stats->rx_dropped++;
623 if ((cmd_sts & (RX_FIRST_DESC | RX_LAST_DESC)) !=
624 (RX_FIRST_DESC | RX_LAST_DESC)) {
625 if (net_ratelimit())
626 dev_printk(KERN_ERR, &mp->dev->dev,
627 "received packet spanning "
628 "multiple descriptors\n");
631 if (cmd_sts & ERROR_SUMMARY)
632 stats->rx_errors++;
634 dev_kfree_skb(skb);
637 if (lro_flush_needed)
638 lro_flush_all(&rxq->lro_mgr);
640 if (rx < budget)
641 mp->work_rx &= ~(1 << rxq->index);
643 return rx;
646 static int rxq_refill(struct rx_queue *rxq, int budget)
648 struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
649 int refilled;
651 refilled = 0;
652 while (refilled < budget && rxq->rx_desc_count < rxq->rx_ring_size) {
653 struct sk_buff *skb;
654 int unaligned;
655 int rx;
656 struct rx_desc *rx_desc;
658 skb = __skb_dequeue(&mp->rx_recycle);
659 if (skb == NULL)
660 skb = dev_alloc_skb(mp->skb_size +
661 dma_get_cache_alignment() - 1);
663 if (skb == NULL) {
664 mp->oom = 1;
665 goto oom;
668 unaligned = (u32)skb->data & (dma_get_cache_alignment() - 1);
669 if (unaligned)
670 skb_reserve(skb, dma_get_cache_alignment() - unaligned);
672 refilled++;
673 rxq->rx_desc_count++;
675 rx = rxq->rx_used_desc++;
676 if (rxq->rx_used_desc == rxq->rx_ring_size)
677 rxq->rx_used_desc = 0;
679 rx_desc = rxq->rx_desc_area + rx;
681 rx_desc->buf_ptr = dma_map_single(mp->dev->dev.parent,
682 skb->data, mp->skb_size,
683 DMA_FROM_DEVICE);
684 rx_desc->buf_size = mp->skb_size;
685 rxq->rx_skb[rx] = skb;
686 wmb();
687 rx_desc->cmd_sts = BUFFER_OWNED_BY_DMA | RX_ENABLE_INTERRUPT;
688 wmb();
691 * The hardware automatically prepends 2 bytes of
692 * dummy data to each received packet, so that the
693 * IP header ends up 16-byte aligned.
695 skb_reserve(skb, 2);
698 if (refilled < budget)
699 mp->work_rx_refill &= ~(1 << rxq->index);
701 oom:
702 return refilled;
706 /* tx ***********************************************************************/
707 static inline unsigned int has_tiny_unaligned_frags(struct sk_buff *skb)
709 int frag;
711 for (frag = 0; frag < skb_shinfo(skb)->nr_frags; frag++) {
712 skb_frag_t *fragp = &skb_shinfo(skb)->frags[frag];
713 if (fragp->size <= 8 && fragp->page_offset & 7)
714 return 1;
717 return 0;
720 static void txq_submit_frag_skb(struct tx_queue *txq, struct sk_buff *skb)
722 struct mv643xx_eth_private *mp = txq_to_mp(txq);
723 int nr_frags = skb_shinfo(skb)->nr_frags;
724 int frag;
726 for (frag = 0; frag < nr_frags; frag++) {
727 skb_frag_t *this_frag;
728 int tx_index;
729 struct tx_desc *desc;
731 this_frag = &skb_shinfo(skb)->frags[frag];
732 tx_index = txq->tx_curr_desc++;
733 if (txq->tx_curr_desc == txq->tx_ring_size)
734 txq->tx_curr_desc = 0;
735 desc = &txq->tx_desc_area[tx_index];
738 * The last fragment will generate an interrupt
739 * which will free the skb on TX completion.
741 if (frag == nr_frags - 1) {
742 desc->cmd_sts = BUFFER_OWNED_BY_DMA |
743 ZERO_PADDING | TX_LAST_DESC |
744 TX_ENABLE_INTERRUPT;
745 } else {
746 desc->cmd_sts = BUFFER_OWNED_BY_DMA;
749 desc->l4i_chk = 0;
750 desc->byte_cnt = this_frag->size;
751 desc->buf_ptr = dma_map_page(mp->dev->dev.parent,
752 this_frag->page,
753 this_frag->page_offset,
754 this_frag->size, DMA_TO_DEVICE);
758 static inline __be16 sum16_as_be(__sum16 sum)
760 return (__force __be16)sum;
763 static int txq_submit_skb(struct tx_queue *txq, struct sk_buff *skb)
765 struct mv643xx_eth_private *mp = txq_to_mp(txq);
766 int nr_frags = skb_shinfo(skb)->nr_frags;
767 int tx_index;
768 struct tx_desc *desc;
769 u32 cmd_sts;
770 u16 l4i_chk;
771 int length;
773 cmd_sts = TX_FIRST_DESC | GEN_CRC | BUFFER_OWNED_BY_DMA;
774 l4i_chk = 0;
776 if (skb->ip_summed == CHECKSUM_PARTIAL) {
777 int tag_bytes;
779 BUG_ON(skb->protocol != htons(ETH_P_IP) &&
780 skb->protocol != htons(ETH_P_8021Q));
782 tag_bytes = (void *)ip_hdr(skb) - (void *)skb->data - ETH_HLEN;
783 if (unlikely(tag_bytes & ~12)) {
784 if (skb_checksum_help(skb) == 0)
785 goto no_csum;
786 kfree_skb(skb);
787 return 1;
790 if (tag_bytes & 4)
791 cmd_sts |= MAC_HDR_EXTRA_4_BYTES;
792 if (tag_bytes & 8)
793 cmd_sts |= MAC_HDR_EXTRA_8_BYTES;
795 cmd_sts |= GEN_TCP_UDP_CHECKSUM |
796 GEN_IP_V4_CHECKSUM |
797 ip_hdr(skb)->ihl << TX_IHL_SHIFT;
799 switch (ip_hdr(skb)->protocol) {
800 case IPPROTO_UDP:
801 cmd_sts |= UDP_FRAME;
802 l4i_chk = ntohs(sum16_as_be(udp_hdr(skb)->check));
803 break;
804 case IPPROTO_TCP:
805 l4i_chk = ntohs(sum16_as_be(tcp_hdr(skb)->check));
806 break;
807 default:
808 BUG();
810 } else {
811 no_csum:
812 /* Errata BTS #50, IHL must be 5 if no HW checksum */
813 cmd_sts |= 5 << TX_IHL_SHIFT;
816 tx_index = txq->tx_curr_desc++;
817 if (txq->tx_curr_desc == txq->tx_ring_size)
818 txq->tx_curr_desc = 0;
819 desc = &txq->tx_desc_area[tx_index];
821 if (nr_frags) {
822 txq_submit_frag_skb(txq, skb);
823 length = skb_headlen(skb);
824 } else {
825 cmd_sts |= ZERO_PADDING | TX_LAST_DESC | TX_ENABLE_INTERRUPT;
826 length = skb->len;
829 desc->l4i_chk = l4i_chk;
830 desc->byte_cnt = length;
831 desc->buf_ptr = dma_map_single(mp->dev->dev.parent, skb->data,
832 length, DMA_TO_DEVICE);
834 __skb_queue_tail(&txq->tx_skb, skb);
836 /* ensure all other descriptors are written before first cmd_sts */
837 wmb();
838 desc->cmd_sts = cmd_sts;
840 /* clear TX_END status */
841 mp->work_tx_end &= ~(1 << txq->index);
843 /* ensure all descriptors are written before poking hardware */
844 wmb();
845 txq_enable(txq);
847 txq->tx_desc_count += nr_frags + 1;
849 return 0;
852 static int mv643xx_eth_xmit(struct sk_buff *skb, struct net_device *dev)
854 struct mv643xx_eth_private *mp = netdev_priv(dev);
855 int queue;
856 struct tx_queue *txq;
857 struct netdev_queue *nq;
859 queue = skb_get_queue_mapping(skb);
860 txq = mp->txq + queue;
861 nq = netdev_get_tx_queue(dev, queue);
863 if (has_tiny_unaligned_frags(skb) && __skb_linearize(skb)) {
864 txq->tx_dropped++;
865 dev_printk(KERN_DEBUG, &dev->dev,
866 "failed to linearize skb with tiny "
867 "unaligned fragment\n");
868 return NETDEV_TX_BUSY;
871 if (txq->tx_ring_size - txq->tx_desc_count < MAX_SKB_FRAGS + 1) {
872 if (net_ratelimit())
873 dev_printk(KERN_ERR, &dev->dev, "tx queue full?!\n");
874 kfree_skb(skb);
875 return NETDEV_TX_OK;
878 if (!txq_submit_skb(txq, skb)) {
879 int entries_left;
881 txq->tx_bytes += skb->len;
882 txq->tx_packets++;
883 dev->trans_start = jiffies;
885 entries_left = txq->tx_ring_size - txq->tx_desc_count;
886 if (entries_left < MAX_SKB_FRAGS + 1)
887 netif_tx_stop_queue(nq);
890 return NETDEV_TX_OK;
894 /* tx napi ******************************************************************/
895 static void txq_kick(struct tx_queue *txq)
897 struct mv643xx_eth_private *mp = txq_to_mp(txq);
898 struct netdev_queue *nq = netdev_get_tx_queue(mp->dev, txq->index);
899 u32 hw_desc_ptr;
900 u32 expected_ptr;
902 __netif_tx_lock(nq, smp_processor_id());
904 if (rdlp(mp, TXQ_COMMAND) & (1 << txq->index))
905 goto out;
907 hw_desc_ptr = rdlp(mp, TXQ_CURRENT_DESC_PTR(txq->index));
908 expected_ptr = (u32)txq->tx_desc_dma +
909 txq->tx_curr_desc * sizeof(struct tx_desc);
911 if (hw_desc_ptr != expected_ptr)
912 txq_enable(txq);
914 out:
915 __netif_tx_unlock(nq);
917 mp->work_tx_end &= ~(1 << txq->index);
920 static int txq_reclaim(struct tx_queue *txq, int budget, int force)
922 struct mv643xx_eth_private *mp = txq_to_mp(txq);
923 struct netdev_queue *nq = netdev_get_tx_queue(mp->dev, txq->index);
924 int reclaimed;
926 __netif_tx_lock(nq, smp_processor_id());
928 reclaimed = 0;
929 while (reclaimed < budget && txq->tx_desc_count > 0) {
930 int tx_index;
931 struct tx_desc *desc;
932 u32 cmd_sts;
933 struct sk_buff *skb;
935 tx_index = txq->tx_used_desc;
936 desc = &txq->tx_desc_area[tx_index];
937 cmd_sts = desc->cmd_sts;
939 if (cmd_sts & BUFFER_OWNED_BY_DMA) {
940 if (!force)
941 break;
942 desc->cmd_sts = cmd_sts & ~BUFFER_OWNED_BY_DMA;
945 txq->tx_used_desc = tx_index + 1;
946 if (txq->tx_used_desc == txq->tx_ring_size)
947 txq->tx_used_desc = 0;
949 reclaimed++;
950 txq->tx_desc_count--;
952 skb = NULL;
953 if (cmd_sts & TX_LAST_DESC)
954 skb = __skb_dequeue(&txq->tx_skb);
956 if (cmd_sts & ERROR_SUMMARY) {
957 dev_printk(KERN_INFO, &mp->dev->dev, "tx error\n");
958 mp->dev->stats.tx_errors++;
961 if (cmd_sts & TX_FIRST_DESC) {
962 dma_unmap_single(mp->dev->dev.parent, desc->buf_ptr,
963 desc->byte_cnt, DMA_TO_DEVICE);
964 } else {
965 dma_unmap_page(mp->dev->dev.parent, desc->buf_ptr,
966 desc->byte_cnt, DMA_TO_DEVICE);
969 if (skb != NULL) {
970 if (skb_queue_len(&mp->rx_recycle) <
971 mp->rx_ring_size &&
972 skb_recycle_check(skb, mp->skb_size +
973 dma_get_cache_alignment() - 1))
974 __skb_queue_head(&mp->rx_recycle, skb);
975 else
976 dev_kfree_skb(skb);
980 __netif_tx_unlock(nq);
982 if (reclaimed < budget)
983 mp->work_tx &= ~(1 << txq->index);
985 return reclaimed;
989 /* tx rate control **********************************************************/
991 * Set total maximum TX rate (shared by all TX queues for this port)
992 * to 'rate' bits per second, with a maximum burst of 'burst' bytes.
994 static void tx_set_rate(struct mv643xx_eth_private *mp, int rate, int burst)
996 int token_rate;
997 int mtu;
998 int bucket_size;
1000 token_rate = ((rate / 1000) * 64) / (mp->shared->t_clk / 1000);
1001 if (token_rate > 1023)
1002 token_rate = 1023;
1004 mtu = (mp->dev->mtu + 255) >> 8;
1005 if (mtu > 63)
1006 mtu = 63;
1008 bucket_size = (burst + 255) >> 8;
1009 if (bucket_size > 65535)
1010 bucket_size = 65535;
1012 switch (mp->shared->tx_bw_control) {
1013 case TX_BW_CONTROL_OLD_LAYOUT:
1014 wrlp(mp, TX_BW_RATE, token_rate);
1015 wrlp(mp, TX_BW_MTU, mtu);
1016 wrlp(mp, TX_BW_BURST, bucket_size);
1017 break;
1018 case TX_BW_CONTROL_NEW_LAYOUT:
1019 wrlp(mp, TX_BW_RATE_MOVED, token_rate);
1020 wrlp(mp, TX_BW_MTU_MOVED, mtu);
1021 wrlp(mp, TX_BW_BURST_MOVED, bucket_size);
1022 break;
1026 static void txq_set_rate(struct tx_queue *txq, int rate, int burst)
1028 struct mv643xx_eth_private *mp = txq_to_mp(txq);
1029 int token_rate;
1030 int bucket_size;
1032 token_rate = ((rate / 1000) * 64) / (mp->shared->t_clk / 1000);
1033 if (token_rate > 1023)
1034 token_rate = 1023;
1036 bucket_size = (burst + 255) >> 8;
1037 if (bucket_size > 65535)
1038 bucket_size = 65535;
1040 wrlp(mp, TXQ_BW_TOKENS(txq->index), token_rate << 14);
1041 wrlp(mp, TXQ_BW_CONF(txq->index), (bucket_size << 10) | token_rate);
1044 static void txq_set_fixed_prio_mode(struct tx_queue *txq)
1046 struct mv643xx_eth_private *mp = txq_to_mp(txq);
1047 int off;
1048 u32 val;
1051 * Turn on fixed priority mode.
1053 off = 0;
1054 switch (mp->shared->tx_bw_control) {
1055 case TX_BW_CONTROL_OLD_LAYOUT:
1056 off = TXQ_FIX_PRIO_CONF;
1057 break;
1058 case TX_BW_CONTROL_NEW_LAYOUT:
1059 off = TXQ_FIX_PRIO_CONF_MOVED;
1060 break;
1063 if (off) {
1064 val = rdlp(mp, off);
1065 val |= 1 << txq->index;
1066 wrlp(mp, off, val);
1070 static void txq_set_wrr(struct tx_queue *txq, int weight)
1072 struct mv643xx_eth_private *mp = txq_to_mp(txq);
1073 int off;
1074 u32 val;
1077 * Turn off fixed priority mode.
1079 off = 0;
1080 switch (mp->shared->tx_bw_control) {
1081 case TX_BW_CONTROL_OLD_LAYOUT:
1082 off = TXQ_FIX_PRIO_CONF;
1083 break;
1084 case TX_BW_CONTROL_NEW_LAYOUT:
1085 off = TXQ_FIX_PRIO_CONF_MOVED;
1086 break;
1089 if (off) {
1090 val = rdlp(mp, off);
1091 val &= ~(1 << txq->index);
1092 wrlp(mp, off, val);
1095 * Configure WRR weight for this queue.
1098 val = rdlp(mp, off);
1099 val = (val & ~0xff) | (weight & 0xff);
1100 wrlp(mp, TXQ_BW_WRR_CONF(txq->index), val);
1105 /* mii management interface *************************************************/
1106 static irqreturn_t mv643xx_eth_err_irq(int irq, void *dev_id)
1108 struct mv643xx_eth_shared_private *msp = dev_id;
1110 if (readl(msp->base + ERR_INT_CAUSE) & ERR_INT_SMI_DONE) {
1111 writel(~ERR_INT_SMI_DONE, msp->base + ERR_INT_CAUSE);
1112 wake_up(&msp->smi_busy_wait);
1113 return IRQ_HANDLED;
1116 return IRQ_NONE;
1119 static int smi_is_done(struct mv643xx_eth_shared_private *msp)
1121 return !(readl(msp->base + SMI_REG) & SMI_BUSY);
1124 static int smi_wait_ready(struct mv643xx_eth_shared_private *msp)
1126 if (msp->err_interrupt == NO_IRQ) {
1127 int i;
1129 for (i = 0; !smi_is_done(msp); i++) {
1130 if (i == 10)
1131 return -ETIMEDOUT;
1132 msleep(10);
1135 return 0;
1138 if (!smi_is_done(msp)) {
1139 wait_event_timeout(msp->smi_busy_wait, smi_is_done(msp),
1140 msecs_to_jiffies(100));
1141 if (!smi_is_done(msp))
1142 return -ETIMEDOUT;
1145 return 0;
1148 static int smi_bus_read(struct mii_bus *bus, int addr, int reg)
1150 struct mv643xx_eth_shared_private *msp = bus->priv;
1151 void __iomem *smi_reg = msp->base + SMI_REG;
1152 int ret;
1154 if (smi_wait_ready(msp)) {
1155 printk(KERN_WARNING "mv643xx_eth: SMI bus busy timeout\n");
1156 return -ETIMEDOUT;
1159 writel(SMI_OPCODE_READ | (reg << 21) | (addr << 16), smi_reg);
1161 if (smi_wait_ready(msp)) {
1162 printk(KERN_WARNING "mv643xx_eth: SMI bus busy timeout\n");
1163 return -ETIMEDOUT;
1166 ret = readl(smi_reg);
1167 if (!(ret & SMI_READ_VALID)) {
1168 printk(KERN_WARNING "mv643xx_eth: SMI bus read not valid\n");
1169 return -ENODEV;
1172 return ret & 0xffff;
1175 static int smi_bus_write(struct mii_bus *bus, int addr, int reg, u16 val)
1177 struct mv643xx_eth_shared_private *msp = bus->priv;
1178 void __iomem *smi_reg = msp->base + SMI_REG;
1180 if (smi_wait_ready(msp)) {
1181 printk(KERN_WARNING "mv643xx_eth: SMI bus busy timeout\n");
1182 return -ETIMEDOUT;
1185 writel(SMI_OPCODE_WRITE | (reg << 21) |
1186 (addr << 16) | (val & 0xffff), smi_reg);
1188 if (smi_wait_ready(msp)) {
1189 printk(KERN_WARNING "mv643xx_eth: SMI bus busy timeout\n");
1190 return -ETIMEDOUT;
1193 return 0;
1197 /* statistics ***************************************************************/
1198 static struct net_device_stats *mv643xx_eth_get_stats(struct net_device *dev)
1200 struct mv643xx_eth_private *mp = netdev_priv(dev);
1201 struct net_device_stats *stats = &dev->stats;
1202 unsigned long tx_packets = 0;
1203 unsigned long tx_bytes = 0;
1204 unsigned long tx_dropped = 0;
1205 int i;
1207 for (i = 0; i < mp->txq_count; i++) {
1208 struct tx_queue *txq = mp->txq + i;
1210 tx_packets += txq->tx_packets;
1211 tx_bytes += txq->tx_bytes;
1212 tx_dropped += txq->tx_dropped;
1215 stats->tx_packets = tx_packets;
1216 stats->tx_bytes = tx_bytes;
1217 stats->tx_dropped = tx_dropped;
1219 return stats;
1222 static void mv643xx_eth_grab_lro_stats(struct mv643xx_eth_private *mp)
1224 u32 lro_aggregated = 0;
1225 u32 lro_flushed = 0;
1226 u32 lro_no_desc = 0;
1227 int i;
1229 for (i = 0; i < mp->rxq_count; i++) {
1230 struct rx_queue *rxq = mp->rxq + i;
1232 lro_aggregated += rxq->lro_mgr.stats.aggregated;
1233 lro_flushed += rxq->lro_mgr.stats.flushed;
1234 lro_no_desc += rxq->lro_mgr.stats.no_desc;
1237 mp->lro_counters.lro_aggregated = lro_aggregated;
1238 mp->lro_counters.lro_flushed = lro_flushed;
1239 mp->lro_counters.lro_no_desc = lro_no_desc;
1242 static inline u32 mib_read(struct mv643xx_eth_private *mp, int offset)
1244 return rdl(mp, MIB_COUNTERS(mp->port_num) + offset);
1247 static void mib_counters_clear(struct mv643xx_eth_private *mp)
1249 int i;
1251 for (i = 0; i < 0x80; i += 4)
1252 mib_read(mp, i);
1255 static void mib_counters_update(struct mv643xx_eth_private *mp)
1257 struct mib_counters *p = &mp->mib_counters;
1259 spin_lock_bh(&mp->mib_counters_lock);
1260 p->good_octets_received += mib_read(mp, 0x00);
1261 p->bad_octets_received += mib_read(mp, 0x08);
1262 p->internal_mac_transmit_err += mib_read(mp, 0x0c);
1263 p->good_frames_received += mib_read(mp, 0x10);
1264 p->bad_frames_received += mib_read(mp, 0x14);
1265 p->broadcast_frames_received += mib_read(mp, 0x18);
1266 p->multicast_frames_received += mib_read(mp, 0x1c);
1267 p->frames_64_octets += mib_read(mp, 0x20);
1268 p->frames_65_to_127_octets += mib_read(mp, 0x24);
1269 p->frames_128_to_255_octets += mib_read(mp, 0x28);
1270 p->frames_256_to_511_octets += mib_read(mp, 0x2c);
1271 p->frames_512_to_1023_octets += mib_read(mp, 0x30);
1272 p->frames_1024_to_max_octets += mib_read(mp, 0x34);
1273 p->good_octets_sent += mib_read(mp, 0x38);
1274 p->good_frames_sent += mib_read(mp, 0x40);
1275 p->excessive_collision += mib_read(mp, 0x44);
1276 p->multicast_frames_sent += mib_read(mp, 0x48);
1277 p->broadcast_frames_sent += mib_read(mp, 0x4c);
1278 p->unrec_mac_control_received += mib_read(mp, 0x50);
1279 p->fc_sent += mib_read(mp, 0x54);
1280 p->good_fc_received += mib_read(mp, 0x58);
1281 p->bad_fc_received += mib_read(mp, 0x5c);
1282 p->undersize_received += mib_read(mp, 0x60);
1283 p->fragments_received += mib_read(mp, 0x64);
1284 p->oversize_received += mib_read(mp, 0x68);
1285 p->jabber_received += mib_read(mp, 0x6c);
1286 p->mac_receive_error += mib_read(mp, 0x70);
1287 p->bad_crc_event += mib_read(mp, 0x74);
1288 p->collision += mib_read(mp, 0x78);
1289 p->late_collision += mib_read(mp, 0x7c);
1290 spin_unlock_bh(&mp->mib_counters_lock);
1292 mod_timer(&mp->mib_counters_timer, jiffies + 30 * HZ);
1295 static void mib_counters_timer_wrapper(unsigned long _mp)
1297 struct mv643xx_eth_private *mp = (void *)_mp;
1299 mib_counters_update(mp);
1303 /* interrupt coalescing *****************************************************/
1305 * Hardware coalescing parameters are set in units of 64 t_clk
1306 * cycles. I.e.:
1308 * coal_delay_in_usec = 64000000 * register_value / t_clk_rate
1310 * register_value = coal_delay_in_usec * t_clk_rate / 64000000
1312 * In the ->set*() methods, we round the computed register value
1313 * to the nearest integer.
1315 static unsigned int get_rx_coal(struct mv643xx_eth_private *mp)
1317 u32 val = rdlp(mp, SDMA_CONFIG);
1318 u64 temp;
1320 if (mp->shared->extended_rx_coal_limit)
1321 temp = ((val & 0x02000000) >> 10) | ((val & 0x003fff80) >> 7);
1322 else
1323 temp = (val & 0x003fff00) >> 8;
1325 temp *= 64000000;
1326 do_div(temp, mp->shared->t_clk);
1328 return (unsigned int)temp;
1331 static void set_rx_coal(struct mv643xx_eth_private *mp, unsigned int usec)
1333 u64 temp;
1334 u32 val;
1336 temp = (u64)usec * mp->shared->t_clk;
1337 temp += 31999999;
1338 do_div(temp, 64000000);
1340 val = rdlp(mp, SDMA_CONFIG);
1341 if (mp->shared->extended_rx_coal_limit) {
1342 if (temp > 0xffff)
1343 temp = 0xffff;
1344 val &= ~0x023fff80;
1345 val |= (temp & 0x8000) << 10;
1346 val |= (temp & 0x7fff) << 7;
1347 } else {
1348 if (temp > 0x3fff)
1349 temp = 0x3fff;
1350 val &= ~0x003fff00;
1351 val |= (temp & 0x3fff) << 8;
1353 wrlp(mp, SDMA_CONFIG, val);
1356 static unsigned int get_tx_coal(struct mv643xx_eth_private *mp)
1358 u64 temp;
1360 temp = (rdlp(mp, TX_FIFO_URGENT_THRESHOLD) & 0x3fff0) >> 4;
1361 temp *= 64000000;
1362 do_div(temp, mp->shared->t_clk);
1364 return (unsigned int)temp;
1367 static void set_tx_coal(struct mv643xx_eth_private *mp, unsigned int usec)
1369 u64 temp;
1371 temp = (u64)usec * mp->shared->t_clk;
1372 temp += 31999999;
1373 do_div(temp, 64000000);
1375 if (temp > 0x3fff)
1376 temp = 0x3fff;
1378 wrlp(mp, TX_FIFO_URGENT_THRESHOLD, temp << 4);
1382 /* ethtool ******************************************************************/
1383 struct mv643xx_eth_stats {
1384 char stat_string[ETH_GSTRING_LEN];
1385 int sizeof_stat;
1386 int netdev_off;
1387 int mp_off;
1390 #define SSTAT(m) \
1391 { #m, FIELD_SIZEOF(struct net_device_stats, m), \
1392 offsetof(struct net_device, stats.m), -1 }
1394 #define MIBSTAT(m) \
1395 { #m, FIELD_SIZEOF(struct mib_counters, m), \
1396 -1, offsetof(struct mv643xx_eth_private, mib_counters.m) }
1398 #define LROSTAT(m) \
1399 { #m, FIELD_SIZEOF(struct lro_counters, m), \
1400 -1, offsetof(struct mv643xx_eth_private, lro_counters.m) }
1402 static const struct mv643xx_eth_stats mv643xx_eth_stats[] = {
1403 SSTAT(rx_packets),
1404 SSTAT(tx_packets),
1405 SSTAT(rx_bytes),
1406 SSTAT(tx_bytes),
1407 SSTAT(rx_errors),
1408 SSTAT(tx_errors),
1409 SSTAT(rx_dropped),
1410 SSTAT(tx_dropped),
1411 MIBSTAT(good_octets_received),
1412 MIBSTAT(bad_octets_received),
1413 MIBSTAT(internal_mac_transmit_err),
1414 MIBSTAT(good_frames_received),
1415 MIBSTAT(bad_frames_received),
1416 MIBSTAT(broadcast_frames_received),
1417 MIBSTAT(multicast_frames_received),
1418 MIBSTAT(frames_64_octets),
1419 MIBSTAT(frames_65_to_127_octets),
1420 MIBSTAT(frames_128_to_255_octets),
1421 MIBSTAT(frames_256_to_511_octets),
1422 MIBSTAT(frames_512_to_1023_octets),
1423 MIBSTAT(frames_1024_to_max_octets),
1424 MIBSTAT(good_octets_sent),
1425 MIBSTAT(good_frames_sent),
1426 MIBSTAT(excessive_collision),
1427 MIBSTAT(multicast_frames_sent),
1428 MIBSTAT(broadcast_frames_sent),
1429 MIBSTAT(unrec_mac_control_received),
1430 MIBSTAT(fc_sent),
1431 MIBSTAT(good_fc_received),
1432 MIBSTAT(bad_fc_received),
1433 MIBSTAT(undersize_received),
1434 MIBSTAT(fragments_received),
1435 MIBSTAT(oversize_received),
1436 MIBSTAT(jabber_received),
1437 MIBSTAT(mac_receive_error),
1438 MIBSTAT(bad_crc_event),
1439 MIBSTAT(collision),
1440 MIBSTAT(late_collision),
1441 LROSTAT(lro_aggregated),
1442 LROSTAT(lro_flushed),
1443 LROSTAT(lro_no_desc),
1446 static int
1447 mv643xx_eth_get_settings_phy(struct mv643xx_eth_private *mp,
1448 struct ethtool_cmd *cmd)
1450 int err;
1452 err = phy_read_status(mp->phy);
1453 if (err == 0)
1454 err = phy_ethtool_gset(mp->phy, cmd);
1457 * The MAC does not support 1000baseT_Half.
1459 cmd->supported &= ~SUPPORTED_1000baseT_Half;
1460 cmd->advertising &= ~ADVERTISED_1000baseT_Half;
1462 return err;
1465 static int
1466 mv643xx_eth_get_settings_phyless(struct mv643xx_eth_private *mp,
1467 struct ethtool_cmd *cmd)
1469 u32 port_status;
1471 port_status = rdlp(mp, PORT_STATUS);
1473 cmd->supported = SUPPORTED_MII;
1474 cmd->advertising = ADVERTISED_MII;
1475 switch (port_status & PORT_SPEED_MASK) {
1476 case PORT_SPEED_10:
1477 cmd->speed = SPEED_10;
1478 break;
1479 case PORT_SPEED_100:
1480 cmd->speed = SPEED_100;
1481 break;
1482 case PORT_SPEED_1000:
1483 cmd->speed = SPEED_1000;
1484 break;
1485 default:
1486 cmd->speed = -1;
1487 break;
1489 cmd->duplex = (port_status & FULL_DUPLEX) ? DUPLEX_FULL : DUPLEX_HALF;
1490 cmd->port = PORT_MII;
1491 cmd->phy_address = 0;
1492 cmd->transceiver = XCVR_INTERNAL;
1493 cmd->autoneg = AUTONEG_DISABLE;
1494 cmd->maxtxpkt = 1;
1495 cmd->maxrxpkt = 1;
1497 return 0;
1500 static int
1501 mv643xx_eth_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
1503 struct mv643xx_eth_private *mp = netdev_priv(dev);
1505 if (mp->phy != NULL)
1506 return mv643xx_eth_get_settings_phy(mp, cmd);
1507 else
1508 return mv643xx_eth_get_settings_phyless(mp, cmd);
1511 static int
1512 mv643xx_eth_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
1514 struct mv643xx_eth_private *mp = netdev_priv(dev);
1516 if (mp->phy == NULL)
1517 return -EINVAL;
1520 * The MAC does not support 1000baseT_Half.
1522 cmd->advertising &= ~ADVERTISED_1000baseT_Half;
1524 return phy_ethtool_sset(mp->phy, cmd);
1527 static void mv643xx_eth_get_drvinfo(struct net_device *dev,
1528 struct ethtool_drvinfo *drvinfo)
1530 strncpy(drvinfo->driver, mv643xx_eth_driver_name, 32);
1531 strncpy(drvinfo->version, mv643xx_eth_driver_version, 32);
1532 strncpy(drvinfo->fw_version, "N/A", 32);
1533 strncpy(drvinfo->bus_info, "platform", 32);
1534 drvinfo->n_stats = ARRAY_SIZE(mv643xx_eth_stats);
1537 static int mv643xx_eth_nway_reset(struct net_device *dev)
1539 struct mv643xx_eth_private *mp = netdev_priv(dev);
1541 if (mp->phy == NULL)
1542 return -EINVAL;
1544 return genphy_restart_aneg(mp->phy);
1547 static u32 mv643xx_eth_get_link(struct net_device *dev)
1549 return !!netif_carrier_ok(dev);
1552 static int
1553 mv643xx_eth_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
1555 struct mv643xx_eth_private *mp = netdev_priv(dev);
1557 ec->rx_coalesce_usecs = get_rx_coal(mp);
1558 ec->tx_coalesce_usecs = get_tx_coal(mp);
1560 return 0;
1563 static int
1564 mv643xx_eth_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
1566 struct mv643xx_eth_private *mp = netdev_priv(dev);
1568 set_rx_coal(mp, ec->rx_coalesce_usecs);
1569 set_tx_coal(mp, ec->tx_coalesce_usecs);
1571 return 0;
1574 static void
1575 mv643xx_eth_get_ringparam(struct net_device *dev, struct ethtool_ringparam *er)
1577 struct mv643xx_eth_private *mp = netdev_priv(dev);
1579 er->rx_max_pending = 4096;
1580 er->tx_max_pending = 4096;
1581 er->rx_mini_max_pending = 0;
1582 er->rx_jumbo_max_pending = 0;
1584 er->rx_pending = mp->rx_ring_size;
1585 er->tx_pending = mp->tx_ring_size;
1586 er->rx_mini_pending = 0;
1587 er->rx_jumbo_pending = 0;
1590 static int
1591 mv643xx_eth_set_ringparam(struct net_device *dev, struct ethtool_ringparam *er)
1593 struct mv643xx_eth_private *mp = netdev_priv(dev);
1595 if (er->rx_mini_pending || er->rx_jumbo_pending)
1596 return -EINVAL;
1598 mp->rx_ring_size = er->rx_pending < 4096 ? er->rx_pending : 4096;
1599 mp->tx_ring_size = er->tx_pending < 4096 ? er->tx_pending : 4096;
1601 if (netif_running(dev)) {
1602 mv643xx_eth_stop(dev);
1603 if (mv643xx_eth_open(dev)) {
1604 dev_printk(KERN_ERR, &dev->dev,
1605 "fatal error on re-opening device after "
1606 "ring param change\n");
1607 return -ENOMEM;
1611 return 0;
1614 static u32
1615 mv643xx_eth_get_rx_csum(struct net_device *dev)
1617 struct mv643xx_eth_private *mp = netdev_priv(dev);
1619 return !!(rdlp(mp, PORT_CONFIG) & 0x02000000);
1622 static int
1623 mv643xx_eth_set_rx_csum(struct net_device *dev, u32 rx_csum)
1625 struct mv643xx_eth_private *mp = netdev_priv(dev);
1627 wrlp(mp, PORT_CONFIG, rx_csum ? 0x02000000 : 0x00000000);
1629 return 0;
1632 static void mv643xx_eth_get_strings(struct net_device *dev,
1633 uint32_t stringset, uint8_t *data)
1635 int i;
1637 if (stringset == ETH_SS_STATS) {
1638 for (i = 0; i < ARRAY_SIZE(mv643xx_eth_stats); i++) {
1639 memcpy(data + i * ETH_GSTRING_LEN,
1640 mv643xx_eth_stats[i].stat_string,
1641 ETH_GSTRING_LEN);
1646 static void mv643xx_eth_get_ethtool_stats(struct net_device *dev,
1647 struct ethtool_stats *stats,
1648 uint64_t *data)
1650 struct mv643xx_eth_private *mp = netdev_priv(dev);
1651 int i;
1653 mv643xx_eth_get_stats(dev);
1654 mib_counters_update(mp);
1655 mv643xx_eth_grab_lro_stats(mp);
1657 for (i = 0; i < ARRAY_SIZE(mv643xx_eth_stats); i++) {
1658 const struct mv643xx_eth_stats *stat;
1659 void *p;
1661 stat = mv643xx_eth_stats + i;
1663 if (stat->netdev_off >= 0)
1664 p = ((void *)mp->dev) + stat->netdev_off;
1665 else
1666 p = ((void *)mp) + stat->mp_off;
1668 data[i] = (stat->sizeof_stat == 8) ?
1669 *(uint64_t *)p : *(uint32_t *)p;
1673 static int mv643xx_eth_get_sset_count(struct net_device *dev, int sset)
1675 if (sset == ETH_SS_STATS)
1676 return ARRAY_SIZE(mv643xx_eth_stats);
1678 return -EOPNOTSUPP;
1681 static const struct ethtool_ops mv643xx_eth_ethtool_ops = {
1682 .get_settings = mv643xx_eth_get_settings,
1683 .set_settings = mv643xx_eth_set_settings,
1684 .get_drvinfo = mv643xx_eth_get_drvinfo,
1685 .nway_reset = mv643xx_eth_nway_reset,
1686 .get_link = mv643xx_eth_get_link,
1687 .get_coalesce = mv643xx_eth_get_coalesce,
1688 .set_coalesce = mv643xx_eth_set_coalesce,
1689 .get_ringparam = mv643xx_eth_get_ringparam,
1690 .set_ringparam = mv643xx_eth_set_ringparam,
1691 .get_rx_csum = mv643xx_eth_get_rx_csum,
1692 .set_rx_csum = mv643xx_eth_set_rx_csum,
1693 .set_tx_csum = ethtool_op_set_tx_csum,
1694 .set_sg = ethtool_op_set_sg,
1695 .get_strings = mv643xx_eth_get_strings,
1696 .get_ethtool_stats = mv643xx_eth_get_ethtool_stats,
1697 .get_flags = ethtool_op_get_flags,
1698 .set_flags = ethtool_op_set_flags,
1699 .get_sset_count = mv643xx_eth_get_sset_count,
1703 /* address handling *********************************************************/
1704 static void uc_addr_get(struct mv643xx_eth_private *mp, unsigned char *addr)
1706 unsigned int mac_h = rdlp(mp, MAC_ADDR_HIGH);
1707 unsigned int mac_l = rdlp(mp, MAC_ADDR_LOW);
1709 addr[0] = (mac_h >> 24) & 0xff;
1710 addr[1] = (mac_h >> 16) & 0xff;
1711 addr[2] = (mac_h >> 8) & 0xff;
1712 addr[3] = mac_h & 0xff;
1713 addr[4] = (mac_l >> 8) & 0xff;
1714 addr[5] = mac_l & 0xff;
1717 static void uc_addr_set(struct mv643xx_eth_private *mp, unsigned char *addr)
1719 wrlp(mp, MAC_ADDR_HIGH,
1720 (addr[0] << 24) | (addr[1] << 16) | (addr[2] << 8) | addr[3]);
1721 wrlp(mp, MAC_ADDR_LOW, (addr[4] << 8) | addr[5]);
1724 static u32 uc_addr_filter_mask(struct net_device *dev)
1726 struct dev_addr_list *uc_ptr;
1727 u32 nibbles;
1729 if (dev->flags & IFF_PROMISC)
1730 return 0;
1732 nibbles = 1 << (dev->dev_addr[5] & 0x0f);
1733 for (uc_ptr = dev->uc_list; uc_ptr != NULL; uc_ptr = uc_ptr->next) {
1734 if (memcmp(dev->dev_addr, uc_ptr->da_addr, 5))
1735 return 0;
1736 if ((dev->dev_addr[5] ^ uc_ptr->da_addr[5]) & 0xf0)
1737 return 0;
1739 nibbles |= 1 << (uc_ptr->da_addr[5] & 0x0f);
1742 return nibbles;
1745 static void mv643xx_eth_program_unicast_filter(struct net_device *dev)
1747 struct mv643xx_eth_private *mp = netdev_priv(dev);
1748 u32 port_config;
1749 u32 nibbles;
1750 int i;
1752 uc_addr_set(mp, dev->dev_addr);
1754 port_config = rdlp(mp, PORT_CONFIG) & ~UNICAST_PROMISCUOUS_MODE;
1756 nibbles = uc_addr_filter_mask(dev);
1757 if (!nibbles) {
1758 port_config |= UNICAST_PROMISCUOUS_MODE;
1759 nibbles = 0xffff;
1762 for (i = 0; i < 16; i += 4) {
1763 int off = UNICAST_TABLE(mp->port_num) + i;
1764 u32 v;
1766 v = 0;
1767 if (nibbles & 1)
1768 v |= 0x00000001;
1769 if (nibbles & 2)
1770 v |= 0x00000100;
1771 if (nibbles & 4)
1772 v |= 0x00010000;
1773 if (nibbles & 8)
1774 v |= 0x01000000;
1775 nibbles >>= 4;
1777 wrl(mp, off, v);
1780 wrlp(mp, PORT_CONFIG, port_config);
1783 static int addr_crc(unsigned char *addr)
1785 int crc = 0;
1786 int i;
1788 for (i = 0; i < 6; i++) {
1789 int j;
1791 crc = (crc ^ addr[i]) << 8;
1792 for (j = 7; j >= 0; j--) {
1793 if (crc & (0x100 << j))
1794 crc ^= 0x107 << j;
1798 return crc;
1801 static void mv643xx_eth_program_multicast_filter(struct net_device *dev)
1803 struct mv643xx_eth_private *mp = netdev_priv(dev);
1804 u32 *mc_spec;
1805 u32 *mc_other;
1806 struct dev_addr_list *addr;
1807 int i;
1809 if (dev->flags & (IFF_PROMISC | IFF_ALLMULTI)) {
1810 int port_num;
1811 u32 accept;
1812 int i;
1814 oom:
1815 port_num = mp->port_num;
1816 accept = 0x01010101;
1817 for (i = 0; i < 0x100; i += 4) {
1818 wrl(mp, SPECIAL_MCAST_TABLE(port_num) + i, accept);
1819 wrl(mp, OTHER_MCAST_TABLE(port_num) + i, accept);
1821 return;
1824 mc_spec = kmalloc(0x200, GFP_ATOMIC);
1825 if (mc_spec == NULL)
1826 goto oom;
1827 mc_other = mc_spec + (0x100 >> 2);
1829 memset(mc_spec, 0, 0x100);
1830 memset(mc_other, 0, 0x100);
1832 for (addr = dev->mc_list; addr != NULL; addr = addr->next) {
1833 u8 *a = addr->da_addr;
1834 u32 *table;
1835 int entry;
1837 if (memcmp(a, "\x01\x00\x5e\x00\x00", 5) == 0) {
1838 table = mc_spec;
1839 entry = a[5];
1840 } else {
1841 table = mc_other;
1842 entry = addr_crc(a);
1845 table[entry >> 2] |= 1 << (8 * (entry & 3));
1848 for (i = 0; i < 0x100; i += 4) {
1849 wrl(mp, SPECIAL_MCAST_TABLE(mp->port_num) + i, mc_spec[i >> 2]);
1850 wrl(mp, OTHER_MCAST_TABLE(mp->port_num) + i, mc_other[i >> 2]);
1853 kfree(mc_spec);
1856 static void mv643xx_eth_set_rx_mode(struct net_device *dev)
1858 mv643xx_eth_program_unicast_filter(dev);
1859 mv643xx_eth_program_multicast_filter(dev);
1862 static int mv643xx_eth_set_mac_address(struct net_device *dev, void *addr)
1864 struct sockaddr *sa = addr;
1866 memcpy(dev->dev_addr, sa->sa_data, ETH_ALEN);
1868 netif_addr_lock_bh(dev);
1869 mv643xx_eth_program_unicast_filter(dev);
1870 netif_addr_unlock_bh(dev);
1872 return 0;
1876 /* rx/tx queue initialisation ***********************************************/
1877 static int rxq_init(struct mv643xx_eth_private *mp, int index)
1879 struct rx_queue *rxq = mp->rxq + index;
1880 struct rx_desc *rx_desc;
1881 int size;
1882 int i;
1884 rxq->index = index;
1886 rxq->rx_ring_size = mp->rx_ring_size;
1888 rxq->rx_desc_count = 0;
1889 rxq->rx_curr_desc = 0;
1890 rxq->rx_used_desc = 0;
1892 size = rxq->rx_ring_size * sizeof(struct rx_desc);
1894 if (index == 0 && size <= mp->rx_desc_sram_size) {
1895 rxq->rx_desc_area = ioremap(mp->rx_desc_sram_addr,
1896 mp->rx_desc_sram_size);
1897 rxq->rx_desc_dma = mp->rx_desc_sram_addr;
1898 } else {
1899 rxq->rx_desc_area = dma_alloc_coherent(mp->dev->dev.parent,
1900 size, &rxq->rx_desc_dma,
1901 GFP_KERNEL);
1904 if (rxq->rx_desc_area == NULL) {
1905 dev_printk(KERN_ERR, &mp->dev->dev,
1906 "can't allocate rx ring (%d bytes)\n", size);
1907 goto out;
1909 memset(rxq->rx_desc_area, 0, size);
1911 rxq->rx_desc_area_size = size;
1912 rxq->rx_skb = kmalloc(rxq->rx_ring_size * sizeof(*rxq->rx_skb),
1913 GFP_KERNEL);
1914 if (rxq->rx_skb == NULL) {
1915 dev_printk(KERN_ERR, &mp->dev->dev,
1916 "can't allocate rx skb ring\n");
1917 goto out_free;
1920 rx_desc = (struct rx_desc *)rxq->rx_desc_area;
1921 for (i = 0; i < rxq->rx_ring_size; i++) {
1922 int nexti;
1924 nexti = i + 1;
1925 if (nexti == rxq->rx_ring_size)
1926 nexti = 0;
1928 rx_desc[i].next_desc_ptr = rxq->rx_desc_dma +
1929 nexti * sizeof(struct rx_desc);
1932 rxq->lro_mgr.dev = mp->dev;
1933 memset(&rxq->lro_mgr.stats, 0, sizeof(rxq->lro_mgr.stats));
1934 rxq->lro_mgr.features = LRO_F_NAPI;
1935 rxq->lro_mgr.ip_summed = CHECKSUM_UNNECESSARY;
1936 rxq->lro_mgr.ip_summed_aggr = CHECKSUM_UNNECESSARY;
1937 rxq->lro_mgr.max_desc = ARRAY_SIZE(rxq->lro_arr);
1938 rxq->lro_mgr.max_aggr = 32;
1939 rxq->lro_mgr.frag_align_pad = 0;
1940 rxq->lro_mgr.lro_arr = rxq->lro_arr;
1941 rxq->lro_mgr.get_skb_header = mv643xx_get_skb_header;
1943 memset(&rxq->lro_arr, 0, sizeof(rxq->lro_arr));
1945 return 0;
1948 out_free:
1949 if (index == 0 && size <= mp->rx_desc_sram_size)
1950 iounmap(rxq->rx_desc_area);
1951 else
1952 dma_free_coherent(mp->dev->dev.parent, size,
1953 rxq->rx_desc_area,
1954 rxq->rx_desc_dma);
1956 out:
1957 return -ENOMEM;
1960 static void rxq_deinit(struct rx_queue *rxq)
1962 struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
1963 int i;
1965 rxq_disable(rxq);
1967 for (i = 0; i < rxq->rx_ring_size; i++) {
1968 if (rxq->rx_skb[i]) {
1969 dev_kfree_skb(rxq->rx_skb[i]);
1970 rxq->rx_desc_count--;
1974 if (rxq->rx_desc_count) {
1975 dev_printk(KERN_ERR, &mp->dev->dev,
1976 "error freeing rx ring -- %d skbs stuck\n",
1977 rxq->rx_desc_count);
1980 if (rxq->index == 0 &&
1981 rxq->rx_desc_area_size <= mp->rx_desc_sram_size)
1982 iounmap(rxq->rx_desc_area);
1983 else
1984 dma_free_coherent(mp->dev->dev.parent, rxq->rx_desc_area_size,
1985 rxq->rx_desc_area, rxq->rx_desc_dma);
1987 kfree(rxq->rx_skb);
1990 static int txq_init(struct mv643xx_eth_private *mp, int index)
1992 struct tx_queue *txq = mp->txq + index;
1993 struct tx_desc *tx_desc;
1994 int size;
1995 int i;
1997 txq->index = index;
1999 txq->tx_ring_size = mp->tx_ring_size;
2001 txq->tx_desc_count = 0;
2002 txq->tx_curr_desc = 0;
2003 txq->tx_used_desc = 0;
2005 size = txq->tx_ring_size * sizeof(struct tx_desc);
2007 if (index == 0 && size <= mp->tx_desc_sram_size) {
2008 txq->tx_desc_area = ioremap(mp->tx_desc_sram_addr,
2009 mp->tx_desc_sram_size);
2010 txq->tx_desc_dma = mp->tx_desc_sram_addr;
2011 } else {
2012 txq->tx_desc_area = dma_alloc_coherent(mp->dev->dev.parent,
2013 size, &txq->tx_desc_dma,
2014 GFP_KERNEL);
2017 if (txq->tx_desc_area == NULL) {
2018 dev_printk(KERN_ERR, &mp->dev->dev,
2019 "can't allocate tx ring (%d bytes)\n", size);
2020 return -ENOMEM;
2022 memset(txq->tx_desc_area, 0, size);
2024 txq->tx_desc_area_size = size;
2026 tx_desc = (struct tx_desc *)txq->tx_desc_area;
2027 for (i = 0; i < txq->tx_ring_size; i++) {
2028 struct tx_desc *txd = tx_desc + i;
2029 int nexti;
2031 nexti = i + 1;
2032 if (nexti == txq->tx_ring_size)
2033 nexti = 0;
2035 txd->cmd_sts = 0;
2036 txd->next_desc_ptr = txq->tx_desc_dma +
2037 nexti * sizeof(struct tx_desc);
2040 skb_queue_head_init(&txq->tx_skb);
2042 return 0;
2045 static void txq_deinit(struct tx_queue *txq)
2047 struct mv643xx_eth_private *mp = txq_to_mp(txq);
2049 txq_disable(txq);
2050 txq_reclaim(txq, txq->tx_ring_size, 1);
2052 BUG_ON(txq->tx_used_desc != txq->tx_curr_desc);
2054 if (txq->index == 0 &&
2055 txq->tx_desc_area_size <= mp->tx_desc_sram_size)
2056 iounmap(txq->tx_desc_area);
2057 else
2058 dma_free_coherent(mp->dev->dev.parent, txq->tx_desc_area_size,
2059 txq->tx_desc_area, txq->tx_desc_dma);
2063 /* netdev ops and related ***************************************************/
2064 static int mv643xx_eth_collect_events(struct mv643xx_eth_private *mp)
2066 u32 int_cause;
2067 u32 int_cause_ext;
2069 int_cause = rdlp(mp, INT_CAUSE) & (INT_TX_END | INT_RX | INT_EXT);
2070 if (int_cause == 0)
2071 return 0;
2073 int_cause_ext = 0;
2074 if (int_cause & INT_EXT)
2075 int_cause_ext = rdlp(mp, INT_CAUSE_EXT);
2077 int_cause &= INT_TX_END | INT_RX;
2078 if (int_cause) {
2079 wrlp(mp, INT_CAUSE, ~int_cause);
2080 mp->work_tx_end |= ((int_cause & INT_TX_END) >> 19) &
2081 ~(rdlp(mp, TXQ_COMMAND) & 0xff);
2082 mp->work_rx |= (int_cause & INT_RX) >> 2;
2085 int_cause_ext &= INT_EXT_LINK_PHY | INT_EXT_TX;
2086 if (int_cause_ext) {
2087 wrlp(mp, INT_CAUSE_EXT, ~int_cause_ext);
2088 if (int_cause_ext & INT_EXT_LINK_PHY)
2089 mp->work_link = 1;
2090 mp->work_tx |= int_cause_ext & INT_EXT_TX;
2093 return 1;
2096 static irqreturn_t mv643xx_eth_irq(int irq, void *dev_id)
2098 struct net_device *dev = (struct net_device *)dev_id;
2099 struct mv643xx_eth_private *mp = netdev_priv(dev);
2101 if (unlikely(!mv643xx_eth_collect_events(mp)))
2102 return IRQ_NONE;
2104 wrlp(mp, INT_MASK, 0);
2105 napi_schedule(&mp->napi);
2107 return IRQ_HANDLED;
2110 static void handle_link_event(struct mv643xx_eth_private *mp)
2112 struct net_device *dev = mp->dev;
2113 u32 port_status;
2114 int speed;
2115 int duplex;
2116 int fc;
2118 port_status = rdlp(mp, PORT_STATUS);
2119 if (!(port_status & LINK_UP)) {
2120 if (netif_carrier_ok(dev)) {
2121 int i;
2123 printk(KERN_INFO "%s: link down\n", dev->name);
2125 netif_carrier_off(dev);
2127 for (i = 0; i < mp->txq_count; i++) {
2128 struct tx_queue *txq = mp->txq + i;
2130 txq_reclaim(txq, txq->tx_ring_size, 1);
2131 txq_reset_hw_ptr(txq);
2134 return;
2137 switch (port_status & PORT_SPEED_MASK) {
2138 case PORT_SPEED_10:
2139 speed = 10;
2140 break;
2141 case PORT_SPEED_100:
2142 speed = 100;
2143 break;
2144 case PORT_SPEED_1000:
2145 speed = 1000;
2146 break;
2147 default:
2148 speed = -1;
2149 break;
2151 duplex = (port_status & FULL_DUPLEX) ? 1 : 0;
2152 fc = (port_status & FLOW_CONTROL_ENABLED) ? 1 : 0;
2154 printk(KERN_INFO "%s: link up, %d Mb/s, %s duplex, "
2155 "flow control %sabled\n", dev->name,
2156 speed, duplex ? "full" : "half",
2157 fc ? "en" : "dis");
2159 if (!netif_carrier_ok(dev))
2160 netif_carrier_on(dev);
2163 static int mv643xx_eth_poll(struct napi_struct *napi, int budget)
2165 struct mv643xx_eth_private *mp;
2166 int work_done;
2168 mp = container_of(napi, struct mv643xx_eth_private, napi);
2170 if (unlikely(mp->oom)) {
2171 mp->oom = 0;
2172 del_timer(&mp->rx_oom);
2175 work_done = 0;
2176 while (work_done < budget) {
2177 u8 queue_mask;
2178 int queue;
2179 int work_tbd;
2181 if (mp->work_link) {
2182 mp->work_link = 0;
2183 handle_link_event(mp);
2184 continue;
2187 queue_mask = mp->work_tx | mp->work_tx_end | mp->work_rx;
2188 if (likely(!mp->oom))
2189 queue_mask |= mp->work_rx_refill;
2191 if (!queue_mask) {
2192 if (mv643xx_eth_collect_events(mp))
2193 continue;
2194 break;
2197 queue = fls(queue_mask) - 1;
2198 queue_mask = 1 << queue;
2200 work_tbd = budget - work_done;
2201 if (work_tbd > 16)
2202 work_tbd = 16;
2204 if (mp->work_tx_end & queue_mask) {
2205 txq_kick(mp->txq + queue);
2206 } else if (mp->work_tx & queue_mask) {
2207 work_done += txq_reclaim(mp->txq + queue, work_tbd, 0);
2208 txq_maybe_wake(mp->txq + queue);
2209 } else if (mp->work_rx & queue_mask) {
2210 work_done += rxq_process(mp->rxq + queue, work_tbd);
2211 } else if (!mp->oom && (mp->work_rx_refill & queue_mask)) {
2212 work_done += rxq_refill(mp->rxq + queue, work_tbd);
2213 } else {
2214 BUG();
2218 if (work_done < budget) {
2219 if (mp->oom)
2220 mod_timer(&mp->rx_oom, jiffies + (HZ / 10));
2221 napi_complete(napi);
2222 wrlp(mp, INT_MASK, INT_TX_END | INT_RX | INT_EXT);
2225 return work_done;
2228 static inline void oom_timer_wrapper(unsigned long data)
2230 struct mv643xx_eth_private *mp = (void *)data;
2232 napi_schedule(&mp->napi);
2235 static void phy_reset(struct mv643xx_eth_private *mp)
2237 int data;
2239 data = phy_read(mp->phy, MII_BMCR);
2240 if (data < 0)
2241 return;
2243 data |= BMCR_RESET;
2244 if (phy_write(mp->phy, MII_BMCR, data) < 0)
2245 return;
2247 do {
2248 data = phy_read(mp->phy, MII_BMCR);
2249 } while (data >= 0 && data & BMCR_RESET);
2252 static void port_start(struct mv643xx_eth_private *mp)
2254 u32 pscr;
2255 int i;
2258 * Perform PHY reset, if there is a PHY.
2260 if (mp->phy != NULL) {
2261 struct ethtool_cmd cmd;
2263 mv643xx_eth_get_settings(mp->dev, &cmd);
2264 phy_reset(mp);
2265 mv643xx_eth_set_settings(mp->dev, &cmd);
2269 * Configure basic link parameters.
2271 pscr = rdlp(mp, PORT_SERIAL_CONTROL);
2273 pscr |= SERIAL_PORT_ENABLE;
2274 wrlp(mp, PORT_SERIAL_CONTROL, pscr);
2276 pscr |= DO_NOT_FORCE_LINK_FAIL;
2277 if (mp->phy == NULL)
2278 pscr |= FORCE_LINK_PASS;
2279 wrlp(mp, PORT_SERIAL_CONTROL, pscr);
2282 * Configure TX path and queues.
2284 tx_set_rate(mp, 1000000000, 16777216);
2285 for (i = 0; i < mp->txq_count; i++) {
2286 struct tx_queue *txq = mp->txq + i;
2288 txq_reset_hw_ptr(txq);
2289 txq_set_rate(txq, 1000000000, 16777216);
2290 txq_set_fixed_prio_mode(txq);
2294 * Receive all unmatched unicast, TCP, UDP, BPDU and broadcast
2295 * frames to RX queue #0, and include the pseudo-header when
2296 * calculating receive checksums.
2298 wrlp(mp, PORT_CONFIG, 0x02000000);
2301 * Treat BPDUs as normal multicasts, and disable partition mode.
2303 wrlp(mp, PORT_CONFIG_EXT, 0x00000000);
2306 * Add configured unicast addresses to address filter table.
2308 mv643xx_eth_program_unicast_filter(mp->dev);
2311 * Enable the receive queues.
2313 for (i = 0; i < mp->rxq_count; i++) {
2314 struct rx_queue *rxq = mp->rxq + i;
2315 u32 addr;
2317 addr = (u32)rxq->rx_desc_dma;
2318 addr += rxq->rx_curr_desc * sizeof(struct rx_desc);
2319 wrlp(mp, RXQ_CURRENT_DESC_PTR(i), addr);
2321 rxq_enable(rxq);
2325 static void mv643xx_eth_recalc_skb_size(struct mv643xx_eth_private *mp)
2327 int skb_size;
2330 * Reserve 2+14 bytes for an ethernet header (the hardware
2331 * automatically prepends 2 bytes of dummy data to each
2332 * received packet), 16 bytes for up to four VLAN tags, and
2333 * 4 bytes for the trailing FCS -- 36 bytes total.
2335 skb_size = mp->dev->mtu + 36;
2338 * Make sure that the skb size is a multiple of 8 bytes, as
2339 * the lower three bits of the receive descriptor's buffer
2340 * size field are ignored by the hardware.
2342 mp->skb_size = (skb_size + 7) & ~7;
2345 static int mv643xx_eth_open(struct net_device *dev)
2347 struct mv643xx_eth_private *mp = netdev_priv(dev);
2348 int err;
2349 int i;
2351 wrlp(mp, INT_CAUSE, 0);
2352 wrlp(mp, INT_CAUSE_EXT, 0);
2353 rdlp(mp, INT_CAUSE_EXT);
2355 err = request_irq(dev->irq, mv643xx_eth_irq,
2356 IRQF_SHARED, dev->name, dev);
2357 if (err) {
2358 dev_printk(KERN_ERR, &dev->dev, "can't assign irq\n");
2359 return -EAGAIN;
2362 mv643xx_eth_recalc_skb_size(mp);
2364 napi_enable(&mp->napi);
2366 skb_queue_head_init(&mp->rx_recycle);
2368 for (i = 0; i < mp->rxq_count; i++) {
2369 err = rxq_init(mp, i);
2370 if (err) {
2371 while (--i >= 0)
2372 rxq_deinit(mp->rxq + i);
2373 goto out;
2376 rxq_refill(mp->rxq + i, INT_MAX);
2379 if (mp->oom) {
2380 mp->rx_oom.expires = jiffies + (HZ / 10);
2381 add_timer(&mp->rx_oom);
2384 for (i = 0; i < mp->txq_count; i++) {
2385 err = txq_init(mp, i);
2386 if (err) {
2387 while (--i >= 0)
2388 txq_deinit(mp->txq + i);
2389 goto out_free;
2393 port_start(mp);
2395 wrlp(mp, INT_MASK_EXT, INT_EXT_LINK_PHY | INT_EXT_TX);
2396 wrlp(mp, INT_MASK, INT_TX_END | INT_RX | INT_EXT);
2398 return 0;
2401 out_free:
2402 for (i = 0; i < mp->rxq_count; i++)
2403 rxq_deinit(mp->rxq + i);
2404 out:
2405 free_irq(dev->irq, dev);
2407 return err;
2410 static void port_reset(struct mv643xx_eth_private *mp)
2412 unsigned int data;
2413 int i;
2415 for (i = 0; i < mp->rxq_count; i++)
2416 rxq_disable(mp->rxq + i);
2417 for (i = 0; i < mp->txq_count; i++)
2418 txq_disable(mp->txq + i);
2420 while (1) {
2421 u32 ps = rdlp(mp, PORT_STATUS);
2423 if ((ps & (TX_IN_PROGRESS | TX_FIFO_EMPTY)) == TX_FIFO_EMPTY)
2424 break;
2425 udelay(10);
2428 /* Reset the Enable bit in the Configuration Register */
2429 data = rdlp(mp, PORT_SERIAL_CONTROL);
2430 data &= ~(SERIAL_PORT_ENABLE |
2431 DO_NOT_FORCE_LINK_FAIL |
2432 FORCE_LINK_PASS);
2433 wrlp(mp, PORT_SERIAL_CONTROL, data);
2436 static int mv643xx_eth_stop(struct net_device *dev)
2438 struct mv643xx_eth_private *mp = netdev_priv(dev);
2439 int i;
2441 wrlp(mp, INT_MASK_EXT, 0x00000000);
2442 wrlp(mp, INT_MASK, 0x00000000);
2443 rdlp(mp, INT_MASK);
2445 napi_disable(&mp->napi);
2447 del_timer_sync(&mp->rx_oom);
2449 netif_carrier_off(dev);
2451 free_irq(dev->irq, dev);
2453 port_reset(mp);
2454 mv643xx_eth_get_stats(dev);
2455 mib_counters_update(mp);
2456 del_timer_sync(&mp->mib_counters_timer);
2458 skb_queue_purge(&mp->rx_recycle);
2460 for (i = 0; i < mp->rxq_count; i++)
2461 rxq_deinit(mp->rxq + i);
2462 for (i = 0; i < mp->txq_count; i++)
2463 txq_deinit(mp->txq + i);
2465 return 0;
2468 static int mv643xx_eth_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
2470 struct mv643xx_eth_private *mp = netdev_priv(dev);
2472 if (mp->phy != NULL)
2473 return phy_mii_ioctl(mp->phy, if_mii(ifr), cmd);
2475 return -EOPNOTSUPP;
2478 static int mv643xx_eth_change_mtu(struct net_device *dev, int new_mtu)
2480 struct mv643xx_eth_private *mp = netdev_priv(dev);
2482 if (new_mtu < 64 || new_mtu > 9500)
2483 return -EINVAL;
2485 dev->mtu = new_mtu;
2486 mv643xx_eth_recalc_skb_size(mp);
2487 tx_set_rate(mp, 1000000000, 16777216);
2489 if (!netif_running(dev))
2490 return 0;
2493 * Stop and then re-open the interface. This will allocate RX
2494 * skbs of the new MTU.
2495 * There is a possible danger that the open will not succeed,
2496 * due to memory being full.
2498 mv643xx_eth_stop(dev);
2499 if (mv643xx_eth_open(dev)) {
2500 dev_printk(KERN_ERR, &dev->dev,
2501 "fatal error on re-opening device after "
2502 "MTU change\n");
2505 return 0;
2508 static void tx_timeout_task(struct work_struct *ugly)
2510 struct mv643xx_eth_private *mp;
2512 mp = container_of(ugly, struct mv643xx_eth_private, tx_timeout_task);
2513 if (netif_running(mp->dev)) {
2514 netif_tx_stop_all_queues(mp->dev);
2515 port_reset(mp);
2516 port_start(mp);
2517 netif_tx_wake_all_queues(mp->dev);
2521 static void mv643xx_eth_tx_timeout(struct net_device *dev)
2523 struct mv643xx_eth_private *mp = netdev_priv(dev);
2525 dev_printk(KERN_INFO, &dev->dev, "tx timeout\n");
2527 schedule_work(&mp->tx_timeout_task);
2530 #ifdef CONFIG_NET_POLL_CONTROLLER
2531 static void mv643xx_eth_netpoll(struct net_device *dev)
2533 struct mv643xx_eth_private *mp = netdev_priv(dev);
2535 wrlp(mp, INT_MASK, 0x00000000);
2536 rdlp(mp, INT_MASK);
2538 mv643xx_eth_irq(dev->irq, dev);
2540 wrlp(mp, INT_MASK, INT_TX_END | INT_RX | INT_EXT);
2542 #endif
2545 /* platform glue ************************************************************/
2546 static void
2547 mv643xx_eth_conf_mbus_windows(struct mv643xx_eth_shared_private *msp,
2548 struct mbus_dram_target_info *dram)
2550 void __iomem *base = msp->base;
2551 u32 win_enable;
2552 u32 win_protect;
2553 int i;
2555 for (i = 0; i < 6; i++) {
2556 writel(0, base + WINDOW_BASE(i));
2557 writel(0, base + WINDOW_SIZE(i));
2558 if (i < 4)
2559 writel(0, base + WINDOW_REMAP_HIGH(i));
2562 win_enable = 0x3f;
2563 win_protect = 0;
2565 for (i = 0; i < dram->num_cs; i++) {
2566 struct mbus_dram_window *cs = dram->cs + i;
2568 writel((cs->base & 0xffff0000) |
2569 (cs->mbus_attr << 8) |
2570 dram->mbus_dram_target_id, base + WINDOW_BASE(i));
2571 writel((cs->size - 1) & 0xffff0000, base + WINDOW_SIZE(i));
2573 win_enable &= ~(1 << i);
2574 win_protect |= 3 << (2 * i);
2577 writel(win_enable, base + WINDOW_BAR_ENABLE);
2578 msp->win_protect = win_protect;
2581 static void infer_hw_params(struct mv643xx_eth_shared_private *msp)
2584 * Check whether we have a 14-bit coal limit field in bits
2585 * [21:8], or a 16-bit coal limit in bits [25,21:7] of the
2586 * SDMA config register.
2588 writel(0x02000000, msp->base + 0x0400 + SDMA_CONFIG);
2589 if (readl(msp->base + 0x0400 + SDMA_CONFIG) & 0x02000000)
2590 msp->extended_rx_coal_limit = 1;
2591 else
2592 msp->extended_rx_coal_limit = 0;
2595 * Check whether the MAC supports TX rate control, and if
2596 * yes, whether its associated registers are in the old or
2597 * the new place.
2599 writel(1, msp->base + 0x0400 + TX_BW_MTU_MOVED);
2600 if (readl(msp->base + 0x0400 + TX_BW_MTU_MOVED) & 1) {
2601 msp->tx_bw_control = TX_BW_CONTROL_NEW_LAYOUT;
2602 } else {
2603 writel(7, msp->base + 0x0400 + TX_BW_RATE);
2604 if (readl(msp->base + 0x0400 + TX_BW_RATE) & 7)
2605 msp->tx_bw_control = TX_BW_CONTROL_OLD_LAYOUT;
2606 else
2607 msp->tx_bw_control = TX_BW_CONTROL_ABSENT;
2611 static int mv643xx_eth_shared_probe(struct platform_device *pdev)
2613 static int mv643xx_eth_version_printed;
2614 struct mv643xx_eth_shared_platform_data *pd = pdev->dev.platform_data;
2615 struct mv643xx_eth_shared_private *msp;
2616 struct resource *res;
2617 int ret;
2619 if (!mv643xx_eth_version_printed++)
2620 printk(KERN_NOTICE "MV-643xx 10/100/1000 ethernet "
2621 "driver version %s\n", mv643xx_eth_driver_version);
2623 ret = -EINVAL;
2624 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2625 if (res == NULL)
2626 goto out;
2628 ret = -ENOMEM;
2629 msp = kmalloc(sizeof(*msp), GFP_KERNEL);
2630 if (msp == NULL)
2631 goto out;
2632 memset(msp, 0, sizeof(*msp));
2634 msp->base = ioremap(res->start, res->end - res->start + 1);
2635 if (msp->base == NULL)
2636 goto out_free;
2639 * Set up and register SMI bus.
2641 if (pd == NULL || pd->shared_smi == NULL) {
2642 msp->smi_bus = mdiobus_alloc();
2643 if (msp->smi_bus == NULL)
2644 goto out_unmap;
2646 msp->smi_bus->priv = msp;
2647 msp->smi_bus->name = "mv643xx_eth smi";
2648 msp->smi_bus->read = smi_bus_read;
2649 msp->smi_bus->write = smi_bus_write,
2650 snprintf(msp->smi_bus->id, MII_BUS_ID_SIZE, "%d", pdev->id);
2651 msp->smi_bus->parent = &pdev->dev;
2652 msp->smi_bus->phy_mask = 0xffffffff;
2653 if (mdiobus_register(msp->smi_bus) < 0)
2654 goto out_free_mii_bus;
2655 msp->smi = msp;
2656 } else {
2657 msp->smi = platform_get_drvdata(pd->shared_smi);
2660 msp->err_interrupt = NO_IRQ;
2661 init_waitqueue_head(&msp->smi_busy_wait);
2664 * Check whether the error interrupt is hooked up.
2666 res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
2667 if (res != NULL) {
2668 int err;
2670 err = request_irq(res->start, mv643xx_eth_err_irq,
2671 IRQF_SHARED, "mv643xx_eth", msp);
2672 if (!err) {
2673 writel(ERR_INT_SMI_DONE, msp->base + ERR_INT_MASK);
2674 msp->err_interrupt = res->start;
2679 * (Re-)program MBUS remapping windows if we are asked to.
2681 if (pd != NULL && pd->dram != NULL)
2682 mv643xx_eth_conf_mbus_windows(msp, pd->dram);
2685 * Detect hardware parameters.
2687 msp->t_clk = (pd != NULL && pd->t_clk != 0) ? pd->t_clk : 133000000;
2688 infer_hw_params(msp);
2690 platform_set_drvdata(pdev, msp);
2692 return 0;
2694 out_free_mii_bus:
2695 mdiobus_free(msp->smi_bus);
2696 out_unmap:
2697 iounmap(msp->base);
2698 out_free:
2699 kfree(msp);
2700 out:
2701 return ret;
2704 static int mv643xx_eth_shared_remove(struct platform_device *pdev)
2706 struct mv643xx_eth_shared_private *msp = platform_get_drvdata(pdev);
2707 struct mv643xx_eth_shared_platform_data *pd = pdev->dev.platform_data;
2709 if (pd == NULL || pd->shared_smi == NULL) {
2710 mdiobus_unregister(msp->smi_bus);
2711 mdiobus_free(msp->smi_bus);
2713 if (msp->err_interrupt != NO_IRQ)
2714 free_irq(msp->err_interrupt, msp);
2715 iounmap(msp->base);
2716 kfree(msp);
2718 return 0;
2721 static struct platform_driver mv643xx_eth_shared_driver = {
2722 .probe = mv643xx_eth_shared_probe,
2723 .remove = mv643xx_eth_shared_remove,
2724 .driver = {
2725 .name = MV643XX_ETH_SHARED_NAME,
2726 .owner = THIS_MODULE,
2730 static void phy_addr_set(struct mv643xx_eth_private *mp, int phy_addr)
2732 int addr_shift = 5 * mp->port_num;
2733 u32 data;
2735 data = rdl(mp, PHY_ADDR);
2736 data &= ~(0x1f << addr_shift);
2737 data |= (phy_addr & 0x1f) << addr_shift;
2738 wrl(mp, PHY_ADDR, data);
2741 static int phy_addr_get(struct mv643xx_eth_private *mp)
2743 unsigned int data;
2745 data = rdl(mp, PHY_ADDR);
2747 return (data >> (5 * mp->port_num)) & 0x1f;
2750 static void set_params(struct mv643xx_eth_private *mp,
2751 struct mv643xx_eth_platform_data *pd)
2753 struct net_device *dev = mp->dev;
2755 if (is_valid_ether_addr(pd->mac_addr))
2756 memcpy(dev->dev_addr, pd->mac_addr, 6);
2757 else
2758 uc_addr_get(mp, dev->dev_addr);
2760 mp->rx_ring_size = DEFAULT_RX_QUEUE_SIZE;
2761 if (pd->rx_queue_size)
2762 mp->rx_ring_size = pd->rx_queue_size;
2763 mp->rx_desc_sram_addr = pd->rx_sram_addr;
2764 mp->rx_desc_sram_size = pd->rx_sram_size;
2766 mp->rxq_count = pd->rx_queue_count ? : 1;
2768 mp->tx_ring_size = DEFAULT_TX_QUEUE_SIZE;
2769 if (pd->tx_queue_size)
2770 mp->tx_ring_size = pd->tx_queue_size;
2771 mp->tx_desc_sram_addr = pd->tx_sram_addr;
2772 mp->tx_desc_sram_size = pd->tx_sram_size;
2774 mp->txq_count = pd->tx_queue_count ? : 1;
2777 static struct phy_device *phy_scan(struct mv643xx_eth_private *mp,
2778 int phy_addr)
2780 struct mii_bus *bus = mp->shared->smi->smi_bus;
2781 struct phy_device *phydev;
2782 int start;
2783 int num;
2784 int i;
2786 if (phy_addr == MV643XX_ETH_PHY_ADDR_DEFAULT) {
2787 start = phy_addr_get(mp) & 0x1f;
2788 num = 32;
2789 } else {
2790 start = phy_addr & 0x1f;
2791 num = 1;
2794 phydev = NULL;
2795 for (i = 0; i < num; i++) {
2796 int addr = (start + i) & 0x1f;
2798 if (bus->phy_map[addr] == NULL)
2799 mdiobus_scan(bus, addr);
2801 if (phydev == NULL) {
2802 phydev = bus->phy_map[addr];
2803 if (phydev != NULL)
2804 phy_addr_set(mp, addr);
2808 return phydev;
2811 static void phy_init(struct mv643xx_eth_private *mp, int speed, int duplex)
2813 struct phy_device *phy = mp->phy;
2815 phy_reset(mp);
2817 phy_attach(mp->dev, dev_name(&phy->dev), 0, PHY_INTERFACE_MODE_GMII);
2819 if (speed == 0) {
2820 phy->autoneg = AUTONEG_ENABLE;
2821 phy->speed = 0;
2822 phy->duplex = 0;
2823 phy->advertising = phy->supported | ADVERTISED_Autoneg;
2824 } else {
2825 phy->autoneg = AUTONEG_DISABLE;
2826 phy->advertising = 0;
2827 phy->speed = speed;
2828 phy->duplex = duplex;
2830 phy_start_aneg(phy);
2833 static void init_pscr(struct mv643xx_eth_private *mp, int speed, int duplex)
2835 u32 pscr;
2837 pscr = rdlp(mp, PORT_SERIAL_CONTROL);
2838 if (pscr & SERIAL_PORT_ENABLE) {
2839 pscr &= ~SERIAL_PORT_ENABLE;
2840 wrlp(mp, PORT_SERIAL_CONTROL, pscr);
2843 pscr = MAX_RX_PACKET_9700BYTE | SERIAL_PORT_CONTROL_RESERVED;
2844 if (mp->phy == NULL) {
2845 pscr |= DISABLE_AUTO_NEG_SPEED_GMII;
2846 if (speed == SPEED_1000)
2847 pscr |= SET_GMII_SPEED_TO_1000;
2848 else if (speed == SPEED_100)
2849 pscr |= SET_MII_SPEED_TO_100;
2851 pscr |= DISABLE_AUTO_NEG_FOR_FLOW_CTRL;
2853 pscr |= DISABLE_AUTO_NEG_FOR_DUPLEX;
2854 if (duplex == DUPLEX_FULL)
2855 pscr |= SET_FULL_DUPLEX_MODE;
2858 wrlp(mp, PORT_SERIAL_CONTROL, pscr);
2861 static const struct net_device_ops mv643xx_eth_netdev_ops = {
2862 .ndo_open = mv643xx_eth_open,
2863 .ndo_stop = mv643xx_eth_stop,
2864 .ndo_start_xmit = mv643xx_eth_xmit,
2865 .ndo_set_rx_mode = mv643xx_eth_set_rx_mode,
2866 .ndo_set_mac_address = mv643xx_eth_set_mac_address,
2867 .ndo_do_ioctl = mv643xx_eth_ioctl,
2868 .ndo_change_mtu = mv643xx_eth_change_mtu,
2869 .ndo_tx_timeout = mv643xx_eth_tx_timeout,
2870 .ndo_get_stats = mv643xx_eth_get_stats,
2871 #ifdef CONFIG_NET_POLL_CONTROLLER
2872 .ndo_poll_controller = mv643xx_eth_netpoll,
2873 #endif
2876 static int mv643xx_eth_probe(struct platform_device *pdev)
2878 struct mv643xx_eth_platform_data *pd;
2879 struct mv643xx_eth_private *mp;
2880 struct net_device *dev;
2881 struct resource *res;
2882 int err;
2884 pd = pdev->dev.platform_data;
2885 if (pd == NULL) {
2886 dev_printk(KERN_ERR, &pdev->dev,
2887 "no mv643xx_eth_platform_data\n");
2888 return -ENODEV;
2891 if (pd->shared == NULL) {
2892 dev_printk(KERN_ERR, &pdev->dev,
2893 "no mv643xx_eth_platform_data->shared\n");
2894 return -ENODEV;
2897 dev = alloc_etherdev_mq(sizeof(struct mv643xx_eth_private), 8);
2898 if (!dev)
2899 return -ENOMEM;
2901 mp = netdev_priv(dev);
2902 platform_set_drvdata(pdev, mp);
2904 mp->shared = platform_get_drvdata(pd->shared);
2905 mp->base = mp->shared->base + 0x0400 + (pd->port_number << 10);
2906 mp->port_num = pd->port_number;
2908 mp->dev = dev;
2910 set_params(mp, pd);
2911 dev->real_num_tx_queues = mp->txq_count;
2913 if (pd->phy_addr != MV643XX_ETH_PHY_NONE)
2914 mp->phy = phy_scan(mp, pd->phy_addr);
2916 if (mp->phy != NULL)
2917 phy_init(mp, pd->speed, pd->duplex);
2919 SET_ETHTOOL_OPS(dev, &mv643xx_eth_ethtool_ops);
2921 init_pscr(mp, pd->speed, pd->duplex);
2924 mib_counters_clear(mp);
2926 init_timer(&mp->mib_counters_timer);
2927 mp->mib_counters_timer.data = (unsigned long)mp;
2928 mp->mib_counters_timer.function = mib_counters_timer_wrapper;
2929 mp->mib_counters_timer.expires = jiffies + 30 * HZ;
2930 add_timer(&mp->mib_counters_timer);
2932 spin_lock_init(&mp->mib_counters_lock);
2934 INIT_WORK(&mp->tx_timeout_task, tx_timeout_task);
2936 netif_napi_add(dev, &mp->napi, mv643xx_eth_poll, 128);
2938 init_timer(&mp->rx_oom);
2939 mp->rx_oom.data = (unsigned long)mp;
2940 mp->rx_oom.function = oom_timer_wrapper;
2943 res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
2944 BUG_ON(!res);
2945 dev->irq = res->start;
2947 dev->netdev_ops = &mv643xx_eth_netdev_ops;
2949 dev->watchdog_timeo = 2 * HZ;
2950 dev->base_addr = 0;
2952 dev->features = NETIF_F_SG | NETIF_F_IP_CSUM;
2953 dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM;
2955 SET_NETDEV_DEV(dev, &pdev->dev);
2957 if (mp->shared->win_protect)
2958 wrl(mp, WINDOW_PROTECT(mp->port_num), mp->shared->win_protect);
2960 netif_carrier_off(dev);
2962 wrlp(mp, SDMA_CONFIG, PORT_SDMA_CONFIG_DEFAULT_VALUE);
2964 set_rx_coal(mp, 250);
2965 set_tx_coal(mp, 0);
2967 err = register_netdev(dev);
2968 if (err)
2969 goto out;
2971 dev_printk(KERN_NOTICE, &dev->dev, "port %d with MAC address %pM\n",
2972 mp->port_num, dev->dev_addr);
2974 if (mp->tx_desc_sram_size > 0)
2975 dev_printk(KERN_NOTICE, &dev->dev, "configured with sram\n");
2977 return 0;
2979 out:
2980 free_netdev(dev);
2982 return err;
2985 static int mv643xx_eth_remove(struct platform_device *pdev)
2987 struct mv643xx_eth_private *mp = platform_get_drvdata(pdev);
2989 unregister_netdev(mp->dev);
2990 if (mp->phy != NULL)
2991 phy_detach(mp->phy);
2992 flush_scheduled_work();
2993 free_netdev(mp->dev);
2995 platform_set_drvdata(pdev, NULL);
2997 return 0;
3000 static void mv643xx_eth_shutdown(struct platform_device *pdev)
3002 struct mv643xx_eth_private *mp = platform_get_drvdata(pdev);
3004 /* Mask all interrupts on ethernet port */
3005 wrlp(mp, INT_MASK, 0);
3006 rdlp(mp, INT_MASK);
3008 if (netif_running(mp->dev))
3009 port_reset(mp);
3012 static struct platform_driver mv643xx_eth_driver = {
3013 .probe = mv643xx_eth_probe,
3014 .remove = mv643xx_eth_remove,
3015 .shutdown = mv643xx_eth_shutdown,
3016 .driver = {
3017 .name = MV643XX_ETH_NAME,
3018 .owner = THIS_MODULE,
3022 static int __init mv643xx_eth_init_module(void)
3024 int rc;
3026 rc = platform_driver_register(&mv643xx_eth_shared_driver);
3027 if (!rc) {
3028 rc = platform_driver_register(&mv643xx_eth_driver);
3029 if (rc)
3030 platform_driver_unregister(&mv643xx_eth_shared_driver);
3033 return rc;
3035 module_init(mv643xx_eth_init_module);
3037 static void __exit mv643xx_eth_cleanup_module(void)
3039 platform_driver_unregister(&mv643xx_eth_driver);
3040 platform_driver_unregister(&mv643xx_eth_shared_driver);
3042 module_exit(mv643xx_eth_cleanup_module);
3044 MODULE_AUTHOR("Rabeeh Khoury, Assaf Hoffman, Matthew Dharm, "
3045 "Manish Lachwani, Dale Farnsworth and Lennert Buytenhek");
3046 MODULE_DESCRIPTION("Ethernet driver for Marvell MV643XX");
3047 MODULE_LICENSE("GPL");
3048 MODULE_ALIAS("platform:" MV643XX_ETH_SHARED_NAME);
3049 MODULE_ALIAS("platform:" MV643XX_ETH_NAME);