cpumask: alloc zeroed cpumask for static cpumask_var_ts
[linux-2.6/mini2440.git] / arch / x86 / kernel / pci-calgary_64.c
blob755c21e906f3f04821755c703bb99e26b118e0f7
1 /*
2 * Derived from arch/powerpc/kernel/iommu.c
4 * Copyright IBM Corporation, 2006-2007
5 * Copyright (C) 2006 Jon Mason <jdmason@kudzu.us>
7 * Author: Jon Mason <jdmason@kudzu.us>
8 * Author: Muli Ben-Yehuda <muli@il.ibm.com>
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; either version 2 of the License, or
13 * (at your option) any later version.
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
25 #include <linux/kernel.h>
26 #include <linux/init.h>
27 #include <linux/types.h>
28 #include <linux/slab.h>
29 #include <linux/mm.h>
30 #include <linux/spinlock.h>
31 #include <linux/string.h>
32 #include <linux/crash_dump.h>
33 #include <linux/dma-mapping.h>
34 #include <linux/bitops.h>
35 #include <linux/pci_ids.h>
36 #include <linux/pci.h>
37 #include <linux/delay.h>
38 #include <linux/scatterlist.h>
39 #include <linux/iommu-helper.h>
41 #include <asm/iommu.h>
42 #include <asm/calgary.h>
43 #include <asm/tce.h>
44 #include <asm/pci-direct.h>
45 #include <asm/system.h>
46 #include <asm/dma.h>
47 #include <asm/rio.h>
48 #include <asm/bios_ebda.h>
50 #ifdef CONFIG_CALGARY_IOMMU_ENABLED_BY_DEFAULT
51 int use_calgary __read_mostly = 1;
52 #else
53 int use_calgary __read_mostly = 0;
54 #endif /* CONFIG_CALGARY_DEFAULT_ENABLED */
56 #define PCI_DEVICE_ID_IBM_CALGARY 0x02a1
57 #define PCI_DEVICE_ID_IBM_CALIOC2 0x0308
59 /* register offsets inside the host bridge space */
60 #define CALGARY_CONFIG_REG 0x0108
61 #define PHB_CSR_OFFSET 0x0110 /* Channel Status */
62 #define PHB_PLSSR_OFFSET 0x0120
63 #define PHB_CONFIG_RW_OFFSET 0x0160
64 #define PHB_IOBASE_BAR_LOW 0x0170
65 #define PHB_IOBASE_BAR_HIGH 0x0180
66 #define PHB_MEM_1_LOW 0x0190
67 #define PHB_MEM_1_HIGH 0x01A0
68 #define PHB_IO_ADDR_SIZE 0x01B0
69 #define PHB_MEM_1_SIZE 0x01C0
70 #define PHB_MEM_ST_OFFSET 0x01D0
71 #define PHB_AER_OFFSET 0x0200
72 #define PHB_CONFIG_0_HIGH 0x0220
73 #define PHB_CONFIG_0_LOW 0x0230
74 #define PHB_CONFIG_0_END 0x0240
75 #define PHB_MEM_2_LOW 0x02B0
76 #define PHB_MEM_2_HIGH 0x02C0
77 #define PHB_MEM_2_SIZE_HIGH 0x02D0
78 #define PHB_MEM_2_SIZE_LOW 0x02E0
79 #define PHB_DOSHOLE_OFFSET 0x08E0
81 /* CalIOC2 specific */
82 #define PHB_SAVIOR_L2 0x0DB0
83 #define PHB_PAGE_MIG_CTRL 0x0DA8
84 #define PHB_PAGE_MIG_DEBUG 0x0DA0
85 #define PHB_ROOT_COMPLEX_STATUS 0x0CB0
87 /* PHB_CONFIG_RW */
88 #define PHB_TCE_ENABLE 0x20000000
89 #define PHB_SLOT_DISABLE 0x1C000000
90 #define PHB_DAC_DISABLE 0x01000000
91 #define PHB_MEM2_ENABLE 0x00400000
92 #define PHB_MCSR_ENABLE 0x00100000
93 /* TAR (Table Address Register) */
94 #define TAR_SW_BITS 0x0000ffffffff800fUL
95 #define TAR_VALID 0x0000000000000008UL
96 /* CSR (Channel/DMA Status Register) */
97 #define CSR_AGENT_MASK 0xffe0ffff
98 /* CCR (Calgary Configuration Register) */
99 #define CCR_2SEC_TIMEOUT 0x000000000000000EUL
100 /* PMCR/PMDR (Page Migration Control/Debug Registers */
101 #define PMR_SOFTSTOP 0x80000000
102 #define PMR_SOFTSTOPFAULT 0x40000000
103 #define PMR_HARDSTOP 0x20000000
105 #define MAX_NUM_OF_PHBS 8 /* how many PHBs in total? */
106 #define MAX_NUM_CHASSIS 8 /* max number of chassis */
107 /* MAX_PHB_BUS_NUM is the maximal possible dev->bus->number */
108 #define MAX_PHB_BUS_NUM (MAX_NUM_OF_PHBS * MAX_NUM_CHASSIS * 2)
109 #define PHBS_PER_CALGARY 4
111 /* register offsets in Calgary's internal register space */
112 static const unsigned long tar_offsets[] = {
113 0x0580 /* TAR0 */,
114 0x0588 /* TAR1 */,
115 0x0590 /* TAR2 */,
116 0x0598 /* TAR3 */
119 static const unsigned long split_queue_offsets[] = {
120 0x4870 /* SPLIT QUEUE 0 */,
121 0x5870 /* SPLIT QUEUE 1 */,
122 0x6870 /* SPLIT QUEUE 2 */,
123 0x7870 /* SPLIT QUEUE 3 */
126 static const unsigned long phb_offsets[] = {
127 0x8000 /* PHB0 */,
128 0x9000 /* PHB1 */,
129 0xA000 /* PHB2 */,
130 0xB000 /* PHB3 */
133 /* PHB debug registers */
135 static const unsigned long phb_debug_offsets[] = {
136 0x4000 /* PHB 0 DEBUG */,
137 0x5000 /* PHB 1 DEBUG */,
138 0x6000 /* PHB 2 DEBUG */,
139 0x7000 /* PHB 3 DEBUG */
143 * STUFF register for each debug PHB,
144 * byte 1 = start bus number, byte 2 = end bus number
147 #define PHB_DEBUG_STUFF_OFFSET 0x0020
149 #define EMERGENCY_PAGES 32 /* = 128KB */
151 unsigned int specified_table_size = TCE_TABLE_SIZE_UNSPECIFIED;
152 static int translate_empty_slots __read_mostly = 0;
153 static int calgary_detected __read_mostly = 0;
155 static struct rio_table_hdr *rio_table_hdr __initdata;
156 static struct scal_detail *scal_devs[MAX_NUMNODES] __initdata;
157 static struct rio_detail *rio_devs[MAX_NUMNODES * 4] __initdata;
159 struct calgary_bus_info {
160 void *tce_space;
161 unsigned char translation_disabled;
162 signed char phbid;
163 void __iomem *bbar;
166 static void calgary_handle_quirks(struct iommu_table *tbl, struct pci_dev *dev);
167 static void calgary_tce_cache_blast(struct iommu_table *tbl);
168 static void calgary_dump_error_regs(struct iommu_table *tbl);
169 static void calioc2_handle_quirks(struct iommu_table *tbl, struct pci_dev *dev);
170 static void calioc2_tce_cache_blast(struct iommu_table *tbl);
171 static void calioc2_dump_error_regs(struct iommu_table *tbl);
172 static void calgary_init_bitmap_from_tce_table(struct iommu_table *tbl);
173 static void get_tce_space_from_tar(void);
175 static struct cal_chipset_ops calgary_chip_ops = {
176 .handle_quirks = calgary_handle_quirks,
177 .tce_cache_blast = calgary_tce_cache_blast,
178 .dump_error_regs = calgary_dump_error_regs
181 static struct cal_chipset_ops calioc2_chip_ops = {
182 .handle_quirks = calioc2_handle_quirks,
183 .tce_cache_blast = calioc2_tce_cache_blast,
184 .dump_error_regs = calioc2_dump_error_regs
187 static struct calgary_bus_info bus_info[MAX_PHB_BUS_NUM] = { { NULL, 0, 0 }, };
189 /* enable this to stress test the chip's TCE cache */
190 #ifdef CONFIG_IOMMU_DEBUG
191 static int debugging = 1;
193 static inline unsigned long verify_bit_range(unsigned long* bitmap,
194 int expected, unsigned long start, unsigned long end)
196 unsigned long idx = start;
198 BUG_ON(start >= end);
200 while (idx < end) {
201 if (!!test_bit(idx, bitmap) != expected)
202 return idx;
203 ++idx;
206 /* all bits have the expected value */
207 return ~0UL;
209 #else /* debugging is disabled */
210 static int debugging;
212 static inline unsigned long verify_bit_range(unsigned long* bitmap,
213 int expected, unsigned long start, unsigned long end)
215 return ~0UL;
218 #endif /* CONFIG_IOMMU_DEBUG */
220 static inline int translation_enabled(struct iommu_table *tbl)
222 /* only PHBs with translation enabled have an IOMMU table */
223 return (tbl != NULL);
226 static void iommu_range_reserve(struct iommu_table *tbl,
227 unsigned long start_addr, unsigned int npages)
229 unsigned long index;
230 unsigned long end;
231 unsigned long badbit;
232 unsigned long flags;
234 index = start_addr >> PAGE_SHIFT;
236 /* bail out if we're asked to reserve a region we don't cover */
237 if (index >= tbl->it_size)
238 return;
240 end = index + npages;
241 if (end > tbl->it_size) /* don't go off the table */
242 end = tbl->it_size;
244 spin_lock_irqsave(&tbl->it_lock, flags);
246 badbit = verify_bit_range(tbl->it_map, 0, index, end);
247 if (badbit != ~0UL) {
248 if (printk_ratelimit())
249 printk(KERN_ERR "Calgary: entry already allocated at "
250 "0x%lx tbl %p dma 0x%lx npages %u\n",
251 badbit, tbl, start_addr, npages);
254 iommu_area_reserve(tbl->it_map, index, npages);
256 spin_unlock_irqrestore(&tbl->it_lock, flags);
259 static unsigned long iommu_range_alloc(struct device *dev,
260 struct iommu_table *tbl,
261 unsigned int npages)
263 unsigned long flags;
264 unsigned long offset;
265 unsigned long boundary_size;
267 boundary_size = ALIGN(dma_get_seg_boundary(dev) + 1,
268 PAGE_SIZE) >> PAGE_SHIFT;
270 BUG_ON(npages == 0);
272 spin_lock_irqsave(&tbl->it_lock, flags);
274 offset = iommu_area_alloc(tbl->it_map, tbl->it_size, tbl->it_hint,
275 npages, 0, boundary_size, 0);
276 if (offset == ~0UL) {
277 tbl->chip_ops->tce_cache_blast(tbl);
279 offset = iommu_area_alloc(tbl->it_map, tbl->it_size, 0,
280 npages, 0, boundary_size, 0);
281 if (offset == ~0UL) {
282 printk(KERN_WARNING "Calgary: IOMMU full.\n");
283 spin_unlock_irqrestore(&tbl->it_lock, flags);
284 if (panic_on_overflow)
285 panic("Calgary: fix the allocator.\n");
286 else
287 return bad_dma_address;
291 tbl->it_hint = offset + npages;
292 BUG_ON(tbl->it_hint > tbl->it_size);
294 spin_unlock_irqrestore(&tbl->it_lock, flags);
296 return offset;
299 static dma_addr_t iommu_alloc(struct device *dev, struct iommu_table *tbl,
300 void *vaddr, unsigned int npages, int direction)
302 unsigned long entry;
303 dma_addr_t ret = bad_dma_address;
305 entry = iommu_range_alloc(dev, tbl, npages);
307 if (unlikely(entry == bad_dma_address))
308 goto error;
310 /* set the return dma address */
311 ret = (entry << PAGE_SHIFT) | ((unsigned long)vaddr & ~PAGE_MASK);
313 /* put the TCEs in the HW table */
314 tce_build(tbl, entry, npages, (unsigned long)vaddr & PAGE_MASK,
315 direction);
317 return ret;
319 error:
320 printk(KERN_WARNING "Calgary: failed to allocate %u pages in "
321 "iommu %p\n", npages, tbl);
322 return bad_dma_address;
325 static void iommu_free(struct iommu_table *tbl, dma_addr_t dma_addr,
326 unsigned int npages)
328 unsigned long entry;
329 unsigned long badbit;
330 unsigned long badend;
331 unsigned long flags;
333 /* were we called with bad_dma_address? */
334 badend = bad_dma_address + (EMERGENCY_PAGES * PAGE_SIZE);
335 if (unlikely((dma_addr >= bad_dma_address) && (dma_addr < badend))) {
336 WARN(1, KERN_ERR "Calgary: driver tried unmapping bad DMA "
337 "address 0x%Lx\n", dma_addr);
338 return;
341 entry = dma_addr >> PAGE_SHIFT;
343 BUG_ON(entry + npages > tbl->it_size);
345 tce_free(tbl, entry, npages);
347 spin_lock_irqsave(&tbl->it_lock, flags);
349 badbit = verify_bit_range(tbl->it_map, 1, entry, entry + npages);
350 if (badbit != ~0UL) {
351 if (printk_ratelimit())
352 printk(KERN_ERR "Calgary: bit is off at 0x%lx "
353 "tbl %p dma 0x%Lx entry 0x%lx npages %u\n",
354 badbit, tbl, dma_addr, entry, npages);
357 iommu_area_free(tbl->it_map, entry, npages);
359 spin_unlock_irqrestore(&tbl->it_lock, flags);
362 static inline struct iommu_table *find_iommu_table(struct device *dev)
364 struct pci_dev *pdev;
365 struct pci_bus *pbus;
366 struct iommu_table *tbl;
368 pdev = to_pci_dev(dev);
370 pbus = pdev->bus;
372 /* is the device behind a bridge? Look for the root bus */
373 while (pbus->parent)
374 pbus = pbus->parent;
376 tbl = pci_iommu(pbus);
378 BUG_ON(tbl && (tbl->it_busno != pbus->number));
380 return tbl;
383 static void calgary_unmap_sg(struct device *dev, struct scatterlist *sglist,
384 int nelems,enum dma_data_direction dir,
385 struct dma_attrs *attrs)
387 struct iommu_table *tbl = find_iommu_table(dev);
388 struct scatterlist *s;
389 int i;
391 if (!translation_enabled(tbl))
392 return;
394 for_each_sg(sglist, s, nelems, i) {
395 unsigned int npages;
396 dma_addr_t dma = s->dma_address;
397 unsigned int dmalen = s->dma_length;
399 if (dmalen == 0)
400 break;
402 npages = iommu_num_pages(dma, dmalen, PAGE_SIZE);
403 iommu_free(tbl, dma, npages);
407 static int calgary_map_sg(struct device *dev, struct scatterlist *sg,
408 int nelems, enum dma_data_direction dir,
409 struct dma_attrs *attrs)
411 struct iommu_table *tbl = find_iommu_table(dev);
412 struct scatterlist *s;
413 unsigned long vaddr;
414 unsigned int npages;
415 unsigned long entry;
416 int i;
418 for_each_sg(sg, s, nelems, i) {
419 BUG_ON(!sg_page(s));
421 vaddr = (unsigned long) sg_virt(s);
422 npages = iommu_num_pages(vaddr, s->length, PAGE_SIZE);
424 entry = iommu_range_alloc(dev, tbl, npages);
425 if (entry == bad_dma_address) {
426 /* makes sure unmap knows to stop */
427 s->dma_length = 0;
428 goto error;
431 s->dma_address = (entry << PAGE_SHIFT) | s->offset;
433 /* insert into HW table */
434 tce_build(tbl, entry, npages, vaddr & PAGE_MASK, dir);
436 s->dma_length = s->length;
439 return nelems;
440 error:
441 calgary_unmap_sg(dev, sg, nelems, dir, NULL);
442 for_each_sg(sg, s, nelems, i) {
443 sg->dma_address = bad_dma_address;
444 sg->dma_length = 0;
446 return 0;
449 static dma_addr_t calgary_map_page(struct device *dev, struct page *page,
450 unsigned long offset, size_t size,
451 enum dma_data_direction dir,
452 struct dma_attrs *attrs)
454 void *vaddr = page_address(page) + offset;
455 unsigned long uaddr;
456 unsigned int npages;
457 struct iommu_table *tbl = find_iommu_table(dev);
459 uaddr = (unsigned long)vaddr;
460 npages = iommu_num_pages(uaddr, size, PAGE_SIZE);
462 return iommu_alloc(dev, tbl, vaddr, npages, dir);
465 static void calgary_unmap_page(struct device *dev, dma_addr_t dma_addr,
466 size_t size, enum dma_data_direction dir,
467 struct dma_attrs *attrs)
469 struct iommu_table *tbl = find_iommu_table(dev);
470 unsigned int npages;
472 npages = iommu_num_pages(dma_addr, size, PAGE_SIZE);
473 iommu_free(tbl, dma_addr, npages);
476 static void* calgary_alloc_coherent(struct device *dev, size_t size,
477 dma_addr_t *dma_handle, gfp_t flag)
479 void *ret = NULL;
480 dma_addr_t mapping;
481 unsigned int npages, order;
482 struct iommu_table *tbl = find_iommu_table(dev);
484 size = PAGE_ALIGN(size); /* size rounded up to full pages */
485 npages = size >> PAGE_SHIFT;
486 order = get_order(size);
488 flag &= ~(__GFP_DMA | __GFP_HIGHMEM | __GFP_DMA32);
490 /* alloc enough pages (and possibly more) */
491 ret = (void *)__get_free_pages(flag, order);
492 if (!ret)
493 goto error;
494 memset(ret, 0, size);
496 /* set up tces to cover the allocated range */
497 mapping = iommu_alloc(dev, tbl, ret, npages, DMA_BIDIRECTIONAL);
498 if (mapping == bad_dma_address)
499 goto free;
500 *dma_handle = mapping;
501 return ret;
502 free:
503 free_pages((unsigned long)ret, get_order(size));
504 ret = NULL;
505 error:
506 return ret;
509 static void calgary_free_coherent(struct device *dev, size_t size,
510 void *vaddr, dma_addr_t dma_handle)
512 unsigned int npages;
513 struct iommu_table *tbl = find_iommu_table(dev);
515 size = PAGE_ALIGN(size);
516 npages = size >> PAGE_SHIFT;
518 iommu_free(tbl, dma_handle, npages);
519 free_pages((unsigned long)vaddr, get_order(size));
522 static struct dma_map_ops calgary_dma_ops = {
523 .alloc_coherent = calgary_alloc_coherent,
524 .free_coherent = calgary_free_coherent,
525 .map_sg = calgary_map_sg,
526 .unmap_sg = calgary_unmap_sg,
527 .map_page = calgary_map_page,
528 .unmap_page = calgary_unmap_page,
531 static inline void __iomem * busno_to_bbar(unsigned char num)
533 return bus_info[num].bbar;
536 static inline int busno_to_phbid(unsigned char num)
538 return bus_info[num].phbid;
541 static inline unsigned long split_queue_offset(unsigned char num)
543 size_t idx = busno_to_phbid(num);
545 return split_queue_offsets[idx];
548 static inline unsigned long tar_offset(unsigned char num)
550 size_t idx = busno_to_phbid(num);
552 return tar_offsets[idx];
555 static inline unsigned long phb_offset(unsigned char num)
557 size_t idx = busno_to_phbid(num);
559 return phb_offsets[idx];
562 static inline void __iomem* calgary_reg(void __iomem *bar, unsigned long offset)
564 unsigned long target = ((unsigned long)bar) | offset;
565 return (void __iomem*)target;
568 static inline int is_calioc2(unsigned short device)
570 return (device == PCI_DEVICE_ID_IBM_CALIOC2);
573 static inline int is_calgary(unsigned short device)
575 return (device == PCI_DEVICE_ID_IBM_CALGARY);
578 static inline int is_cal_pci_dev(unsigned short device)
580 return (is_calgary(device) || is_calioc2(device));
583 static void calgary_tce_cache_blast(struct iommu_table *tbl)
585 u64 val;
586 u32 aer;
587 int i = 0;
588 void __iomem *bbar = tbl->bbar;
589 void __iomem *target;
591 /* disable arbitration on the bus */
592 target = calgary_reg(bbar, phb_offset(tbl->it_busno) | PHB_AER_OFFSET);
593 aer = readl(target);
594 writel(0, target);
596 /* read plssr to ensure it got there */
597 target = calgary_reg(bbar, phb_offset(tbl->it_busno) | PHB_PLSSR_OFFSET);
598 val = readl(target);
600 /* poll split queues until all DMA activity is done */
601 target = calgary_reg(bbar, split_queue_offset(tbl->it_busno));
602 do {
603 val = readq(target);
604 i++;
605 } while ((val & 0xff) != 0xff && i < 100);
606 if (i == 100)
607 printk(KERN_WARNING "Calgary: PCI bus not quiesced, "
608 "continuing anyway\n");
610 /* invalidate TCE cache */
611 target = calgary_reg(bbar, tar_offset(tbl->it_busno));
612 writeq(tbl->tar_val, target);
614 /* enable arbitration */
615 target = calgary_reg(bbar, phb_offset(tbl->it_busno) | PHB_AER_OFFSET);
616 writel(aer, target);
617 (void)readl(target); /* flush */
620 static void calioc2_tce_cache_blast(struct iommu_table *tbl)
622 void __iomem *bbar = tbl->bbar;
623 void __iomem *target;
624 u64 val64;
625 u32 val;
626 int i = 0;
627 int count = 1;
628 unsigned char bus = tbl->it_busno;
630 begin:
631 printk(KERN_DEBUG "Calgary: CalIOC2 bus 0x%x entering tce cache blast "
632 "sequence - count %d\n", bus, count);
634 /* 1. using the Page Migration Control reg set SoftStop */
635 target = calgary_reg(bbar, phb_offset(bus) | PHB_PAGE_MIG_CTRL);
636 val = be32_to_cpu(readl(target));
637 printk(KERN_DEBUG "1a. read 0x%x [LE] from %p\n", val, target);
638 val |= PMR_SOFTSTOP;
639 printk(KERN_DEBUG "1b. writing 0x%x [LE] to %p\n", val, target);
640 writel(cpu_to_be32(val), target);
642 /* 2. poll split queues until all DMA activity is done */
643 printk(KERN_DEBUG "2a. starting to poll split queues\n");
644 target = calgary_reg(bbar, split_queue_offset(bus));
645 do {
646 val64 = readq(target);
647 i++;
648 } while ((val64 & 0xff) != 0xff && i < 100);
649 if (i == 100)
650 printk(KERN_WARNING "CalIOC2: PCI bus not quiesced, "
651 "continuing anyway\n");
653 /* 3. poll Page Migration DEBUG for SoftStopFault */
654 target = calgary_reg(bbar, phb_offset(bus) | PHB_PAGE_MIG_DEBUG);
655 val = be32_to_cpu(readl(target));
656 printk(KERN_DEBUG "3. read 0x%x [LE] from %p\n", val, target);
658 /* 4. if SoftStopFault - goto (1) */
659 if (val & PMR_SOFTSTOPFAULT) {
660 if (++count < 100)
661 goto begin;
662 else {
663 printk(KERN_WARNING "CalIOC2: too many SoftStopFaults, "
664 "aborting TCE cache flush sequence!\n");
665 return; /* pray for the best */
669 /* 5. Slam into HardStop by reading PHB_PAGE_MIG_CTRL */
670 target = calgary_reg(bbar, phb_offset(bus) | PHB_PAGE_MIG_CTRL);
671 printk(KERN_DEBUG "5a. slamming into HardStop by reading %p\n", target);
672 val = be32_to_cpu(readl(target));
673 printk(KERN_DEBUG "5b. read 0x%x [LE] from %p\n", val, target);
674 target = calgary_reg(bbar, phb_offset(bus) | PHB_PAGE_MIG_DEBUG);
675 val = be32_to_cpu(readl(target));
676 printk(KERN_DEBUG "5c. read 0x%x [LE] from %p (debug)\n", val, target);
678 /* 6. invalidate TCE cache */
679 printk(KERN_DEBUG "6. invalidating TCE cache\n");
680 target = calgary_reg(bbar, tar_offset(bus));
681 writeq(tbl->tar_val, target);
683 /* 7. Re-read PMCR */
684 printk(KERN_DEBUG "7a. Re-reading PMCR\n");
685 target = calgary_reg(bbar, phb_offset(bus) | PHB_PAGE_MIG_CTRL);
686 val = be32_to_cpu(readl(target));
687 printk(KERN_DEBUG "7b. read 0x%x [LE] from %p\n", val, target);
689 /* 8. Remove HardStop */
690 printk(KERN_DEBUG "8a. removing HardStop from PMCR\n");
691 target = calgary_reg(bbar, phb_offset(bus) | PHB_PAGE_MIG_CTRL);
692 val = 0;
693 printk(KERN_DEBUG "8b. writing 0x%x [LE] to %p\n", val, target);
694 writel(cpu_to_be32(val), target);
695 val = be32_to_cpu(readl(target));
696 printk(KERN_DEBUG "8c. read 0x%x [LE] from %p\n", val, target);
699 static void __init calgary_reserve_mem_region(struct pci_dev *dev, u64 start,
700 u64 limit)
702 unsigned int numpages;
704 limit = limit | 0xfffff;
705 limit++;
707 numpages = ((limit - start) >> PAGE_SHIFT);
708 iommu_range_reserve(pci_iommu(dev->bus), start, numpages);
711 static void __init calgary_reserve_peripheral_mem_1(struct pci_dev *dev)
713 void __iomem *target;
714 u64 low, high, sizelow;
715 u64 start, limit;
716 struct iommu_table *tbl = pci_iommu(dev->bus);
717 unsigned char busnum = dev->bus->number;
718 void __iomem *bbar = tbl->bbar;
720 /* peripheral MEM_1 region */
721 target = calgary_reg(bbar, phb_offset(busnum) | PHB_MEM_1_LOW);
722 low = be32_to_cpu(readl(target));
723 target = calgary_reg(bbar, phb_offset(busnum) | PHB_MEM_1_HIGH);
724 high = be32_to_cpu(readl(target));
725 target = calgary_reg(bbar, phb_offset(busnum) | PHB_MEM_1_SIZE);
726 sizelow = be32_to_cpu(readl(target));
728 start = (high << 32) | low;
729 limit = sizelow;
731 calgary_reserve_mem_region(dev, start, limit);
734 static void __init calgary_reserve_peripheral_mem_2(struct pci_dev *dev)
736 void __iomem *target;
737 u32 val32;
738 u64 low, high, sizelow, sizehigh;
739 u64 start, limit;
740 struct iommu_table *tbl = pci_iommu(dev->bus);
741 unsigned char busnum = dev->bus->number;
742 void __iomem *bbar = tbl->bbar;
744 /* is it enabled? */
745 target = calgary_reg(bbar, phb_offset(busnum) | PHB_CONFIG_RW_OFFSET);
746 val32 = be32_to_cpu(readl(target));
747 if (!(val32 & PHB_MEM2_ENABLE))
748 return;
750 target = calgary_reg(bbar, phb_offset(busnum) | PHB_MEM_2_LOW);
751 low = be32_to_cpu(readl(target));
752 target = calgary_reg(bbar, phb_offset(busnum) | PHB_MEM_2_HIGH);
753 high = be32_to_cpu(readl(target));
754 target = calgary_reg(bbar, phb_offset(busnum) | PHB_MEM_2_SIZE_LOW);
755 sizelow = be32_to_cpu(readl(target));
756 target = calgary_reg(bbar, phb_offset(busnum) | PHB_MEM_2_SIZE_HIGH);
757 sizehigh = be32_to_cpu(readl(target));
759 start = (high << 32) | low;
760 limit = (sizehigh << 32) | sizelow;
762 calgary_reserve_mem_region(dev, start, limit);
766 * some regions of the IO address space do not get translated, so we
767 * must not give devices IO addresses in those regions. The regions
768 * are the 640KB-1MB region and the two PCI peripheral memory holes.
769 * Reserve all of them in the IOMMU bitmap to avoid giving them out
770 * later.
772 static void __init calgary_reserve_regions(struct pci_dev *dev)
774 unsigned int npages;
775 u64 start;
776 struct iommu_table *tbl = pci_iommu(dev->bus);
778 /* reserve EMERGENCY_PAGES from bad_dma_address and up */
779 iommu_range_reserve(tbl, bad_dma_address, EMERGENCY_PAGES);
781 /* avoid the BIOS/VGA first 640KB-1MB region */
782 /* for CalIOC2 - avoid the entire first MB */
783 if (is_calgary(dev->device)) {
784 start = (640 * 1024);
785 npages = ((1024 - 640) * 1024) >> PAGE_SHIFT;
786 } else { /* calioc2 */
787 start = 0;
788 npages = (1 * 1024 * 1024) >> PAGE_SHIFT;
790 iommu_range_reserve(tbl, start, npages);
792 /* reserve the two PCI peripheral memory regions in IO space */
793 calgary_reserve_peripheral_mem_1(dev);
794 calgary_reserve_peripheral_mem_2(dev);
797 static int __init calgary_setup_tar(struct pci_dev *dev, void __iomem *bbar)
799 u64 val64;
800 u64 table_phys;
801 void __iomem *target;
802 int ret;
803 struct iommu_table *tbl;
805 /* build TCE tables for each PHB */
806 ret = build_tce_table(dev, bbar);
807 if (ret)
808 return ret;
810 tbl = pci_iommu(dev->bus);
811 tbl->it_base = (unsigned long)bus_info[dev->bus->number].tce_space;
813 if (is_kdump_kernel())
814 calgary_init_bitmap_from_tce_table(tbl);
815 else
816 tce_free(tbl, 0, tbl->it_size);
818 if (is_calgary(dev->device))
819 tbl->chip_ops = &calgary_chip_ops;
820 else if (is_calioc2(dev->device))
821 tbl->chip_ops = &calioc2_chip_ops;
822 else
823 BUG();
825 calgary_reserve_regions(dev);
827 /* set TARs for each PHB */
828 target = calgary_reg(bbar, tar_offset(dev->bus->number));
829 val64 = be64_to_cpu(readq(target));
831 /* zero out all TAR bits under sw control */
832 val64 &= ~TAR_SW_BITS;
833 table_phys = (u64)__pa(tbl->it_base);
835 val64 |= table_phys;
837 BUG_ON(specified_table_size > TCE_TABLE_SIZE_8M);
838 val64 |= (u64) specified_table_size;
840 tbl->tar_val = cpu_to_be64(val64);
842 writeq(tbl->tar_val, target);
843 readq(target); /* flush */
845 return 0;
848 static void __init calgary_free_bus(struct pci_dev *dev)
850 u64 val64;
851 struct iommu_table *tbl = pci_iommu(dev->bus);
852 void __iomem *target;
853 unsigned int bitmapsz;
855 target = calgary_reg(tbl->bbar, tar_offset(dev->bus->number));
856 val64 = be64_to_cpu(readq(target));
857 val64 &= ~TAR_SW_BITS;
858 writeq(cpu_to_be64(val64), target);
859 readq(target); /* flush */
861 bitmapsz = tbl->it_size / BITS_PER_BYTE;
862 free_pages((unsigned long)tbl->it_map, get_order(bitmapsz));
863 tbl->it_map = NULL;
865 kfree(tbl);
867 set_pci_iommu(dev->bus, NULL);
869 /* Can't free bootmem allocated memory after system is up :-( */
870 bus_info[dev->bus->number].tce_space = NULL;
873 static void calgary_dump_error_regs(struct iommu_table *tbl)
875 void __iomem *bbar = tbl->bbar;
876 void __iomem *target;
877 u32 csr, plssr;
879 target = calgary_reg(bbar, phb_offset(tbl->it_busno) | PHB_CSR_OFFSET);
880 csr = be32_to_cpu(readl(target));
882 target = calgary_reg(bbar, phb_offset(tbl->it_busno) | PHB_PLSSR_OFFSET);
883 plssr = be32_to_cpu(readl(target));
885 /* If no error, the agent ID in the CSR is not valid */
886 printk(KERN_EMERG "Calgary: DMA error on Calgary PHB 0x%x, "
887 "0x%08x@CSR 0x%08x@PLSSR\n", tbl->it_busno, csr, plssr);
890 static void calioc2_dump_error_regs(struct iommu_table *tbl)
892 void __iomem *bbar = tbl->bbar;
893 u32 csr, csmr, plssr, mck, rcstat;
894 void __iomem *target;
895 unsigned long phboff = phb_offset(tbl->it_busno);
896 unsigned long erroff;
897 u32 errregs[7];
898 int i;
900 /* dump CSR */
901 target = calgary_reg(bbar, phboff | PHB_CSR_OFFSET);
902 csr = be32_to_cpu(readl(target));
903 /* dump PLSSR */
904 target = calgary_reg(bbar, phboff | PHB_PLSSR_OFFSET);
905 plssr = be32_to_cpu(readl(target));
906 /* dump CSMR */
907 target = calgary_reg(bbar, phboff | 0x290);
908 csmr = be32_to_cpu(readl(target));
909 /* dump mck */
910 target = calgary_reg(bbar, phboff | 0x800);
911 mck = be32_to_cpu(readl(target));
913 printk(KERN_EMERG "Calgary: DMA error on CalIOC2 PHB 0x%x\n",
914 tbl->it_busno);
916 printk(KERN_EMERG "Calgary: 0x%08x@CSR 0x%08x@PLSSR 0x%08x@CSMR 0x%08x@MCK\n",
917 csr, plssr, csmr, mck);
919 /* dump rest of error regs */
920 printk(KERN_EMERG "Calgary: ");
921 for (i = 0; i < ARRAY_SIZE(errregs); i++) {
922 /* err regs are at 0x810 - 0x870 */
923 erroff = (0x810 + (i * 0x10));
924 target = calgary_reg(bbar, phboff | erroff);
925 errregs[i] = be32_to_cpu(readl(target));
926 printk("0x%08x@0x%lx ", errregs[i], erroff);
928 printk("\n");
930 /* root complex status */
931 target = calgary_reg(bbar, phboff | PHB_ROOT_COMPLEX_STATUS);
932 rcstat = be32_to_cpu(readl(target));
933 printk(KERN_EMERG "Calgary: 0x%08x@0x%x\n", rcstat,
934 PHB_ROOT_COMPLEX_STATUS);
937 static void calgary_watchdog(unsigned long data)
939 struct pci_dev *dev = (struct pci_dev *)data;
940 struct iommu_table *tbl = pci_iommu(dev->bus);
941 void __iomem *bbar = tbl->bbar;
942 u32 val32;
943 void __iomem *target;
945 target = calgary_reg(bbar, phb_offset(tbl->it_busno) | PHB_CSR_OFFSET);
946 val32 = be32_to_cpu(readl(target));
948 /* If no error, the agent ID in the CSR is not valid */
949 if (val32 & CSR_AGENT_MASK) {
950 tbl->chip_ops->dump_error_regs(tbl);
952 /* reset error */
953 writel(0, target);
955 /* Disable bus that caused the error */
956 target = calgary_reg(bbar, phb_offset(tbl->it_busno) |
957 PHB_CONFIG_RW_OFFSET);
958 val32 = be32_to_cpu(readl(target));
959 val32 |= PHB_SLOT_DISABLE;
960 writel(cpu_to_be32(val32), target);
961 readl(target); /* flush */
962 } else {
963 /* Reset the timer */
964 mod_timer(&tbl->watchdog_timer, jiffies + 2 * HZ);
968 static void __init calgary_set_split_completion_timeout(void __iomem *bbar,
969 unsigned char busnum, unsigned long timeout)
971 u64 val64;
972 void __iomem *target;
973 unsigned int phb_shift = ~0; /* silence gcc */
974 u64 mask;
976 switch (busno_to_phbid(busnum)) {
977 case 0: phb_shift = (63 - 19);
978 break;
979 case 1: phb_shift = (63 - 23);
980 break;
981 case 2: phb_shift = (63 - 27);
982 break;
983 case 3: phb_shift = (63 - 35);
984 break;
985 default:
986 BUG_ON(busno_to_phbid(busnum));
989 target = calgary_reg(bbar, CALGARY_CONFIG_REG);
990 val64 = be64_to_cpu(readq(target));
992 /* zero out this PHB's timer bits */
993 mask = ~(0xFUL << phb_shift);
994 val64 &= mask;
995 val64 |= (timeout << phb_shift);
996 writeq(cpu_to_be64(val64), target);
997 readq(target); /* flush */
1000 static void __init calioc2_handle_quirks(struct iommu_table *tbl, struct pci_dev *dev)
1002 unsigned char busnum = dev->bus->number;
1003 void __iomem *bbar = tbl->bbar;
1004 void __iomem *target;
1005 u32 val;
1008 * CalIOC2 designers recommend setting bit 8 in 0xnDB0 to 1
1010 target = calgary_reg(bbar, phb_offset(busnum) | PHB_SAVIOR_L2);
1011 val = cpu_to_be32(readl(target));
1012 val |= 0x00800000;
1013 writel(cpu_to_be32(val), target);
1016 static void __init calgary_handle_quirks(struct iommu_table *tbl, struct pci_dev *dev)
1018 unsigned char busnum = dev->bus->number;
1021 * Give split completion a longer timeout on bus 1 for aic94xx
1022 * http://bugzilla.kernel.org/show_bug.cgi?id=7180
1024 if (is_calgary(dev->device) && (busnum == 1))
1025 calgary_set_split_completion_timeout(tbl->bbar, busnum,
1026 CCR_2SEC_TIMEOUT);
1029 static void __init calgary_enable_translation(struct pci_dev *dev)
1031 u32 val32;
1032 unsigned char busnum;
1033 void __iomem *target;
1034 void __iomem *bbar;
1035 struct iommu_table *tbl;
1037 busnum = dev->bus->number;
1038 tbl = pci_iommu(dev->bus);
1039 bbar = tbl->bbar;
1041 /* enable TCE in PHB Config Register */
1042 target = calgary_reg(bbar, phb_offset(busnum) | PHB_CONFIG_RW_OFFSET);
1043 val32 = be32_to_cpu(readl(target));
1044 val32 |= PHB_TCE_ENABLE | PHB_DAC_DISABLE | PHB_MCSR_ENABLE;
1046 printk(KERN_INFO "Calgary: enabling translation on %s PHB %#x\n",
1047 (dev->device == PCI_DEVICE_ID_IBM_CALGARY) ?
1048 "Calgary" : "CalIOC2", busnum);
1049 printk(KERN_INFO "Calgary: errant DMAs will now be prevented on this "
1050 "bus.\n");
1052 writel(cpu_to_be32(val32), target);
1053 readl(target); /* flush */
1055 init_timer(&tbl->watchdog_timer);
1056 tbl->watchdog_timer.function = &calgary_watchdog;
1057 tbl->watchdog_timer.data = (unsigned long)dev;
1058 mod_timer(&tbl->watchdog_timer, jiffies);
1061 static void __init calgary_disable_translation(struct pci_dev *dev)
1063 u32 val32;
1064 unsigned char busnum;
1065 void __iomem *target;
1066 void __iomem *bbar;
1067 struct iommu_table *tbl;
1069 busnum = dev->bus->number;
1070 tbl = pci_iommu(dev->bus);
1071 bbar = tbl->bbar;
1073 /* disable TCE in PHB Config Register */
1074 target = calgary_reg(bbar, phb_offset(busnum) | PHB_CONFIG_RW_OFFSET);
1075 val32 = be32_to_cpu(readl(target));
1076 val32 &= ~(PHB_TCE_ENABLE | PHB_DAC_DISABLE | PHB_MCSR_ENABLE);
1078 printk(KERN_INFO "Calgary: disabling translation on PHB %#x!\n", busnum);
1079 writel(cpu_to_be32(val32), target);
1080 readl(target); /* flush */
1082 del_timer_sync(&tbl->watchdog_timer);
1085 static void __init calgary_init_one_nontraslated(struct pci_dev *dev)
1087 pci_dev_get(dev);
1088 set_pci_iommu(dev->bus, NULL);
1090 /* is the device behind a bridge? */
1091 if (dev->bus->parent)
1092 dev->bus->parent->self = dev;
1093 else
1094 dev->bus->self = dev;
1097 static int __init calgary_init_one(struct pci_dev *dev)
1099 void __iomem *bbar;
1100 struct iommu_table *tbl;
1101 int ret;
1103 BUG_ON(dev->bus->number >= MAX_PHB_BUS_NUM);
1105 bbar = busno_to_bbar(dev->bus->number);
1106 ret = calgary_setup_tar(dev, bbar);
1107 if (ret)
1108 goto done;
1110 pci_dev_get(dev);
1112 if (dev->bus->parent) {
1113 if (dev->bus->parent->self)
1114 printk(KERN_WARNING "Calgary: IEEEE, dev %p has "
1115 "bus->parent->self!\n", dev);
1116 dev->bus->parent->self = dev;
1117 } else
1118 dev->bus->self = dev;
1120 tbl = pci_iommu(dev->bus);
1121 tbl->chip_ops->handle_quirks(tbl, dev);
1123 calgary_enable_translation(dev);
1125 return 0;
1127 done:
1128 return ret;
1131 static int __init calgary_locate_bbars(void)
1133 int ret;
1134 int rioidx, phb, bus;
1135 void __iomem *bbar;
1136 void __iomem *target;
1137 unsigned long offset;
1138 u8 start_bus, end_bus;
1139 u32 val;
1141 ret = -ENODATA;
1142 for (rioidx = 0; rioidx < rio_table_hdr->num_rio_dev; rioidx++) {
1143 struct rio_detail *rio = rio_devs[rioidx];
1145 if ((rio->type != COMPAT_CALGARY) && (rio->type != ALT_CALGARY))
1146 continue;
1148 /* map entire 1MB of Calgary config space */
1149 bbar = ioremap_nocache(rio->BBAR, 1024 * 1024);
1150 if (!bbar)
1151 goto error;
1153 for (phb = 0; phb < PHBS_PER_CALGARY; phb++) {
1154 offset = phb_debug_offsets[phb] | PHB_DEBUG_STUFF_OFFSET;
1155 target = calgary_reg(bbar, offset);
1157 val = be32_to_cpu(readl(target));
1159 start_bus = (u8)((val & 0x00FF0000) >> 16);
1160 end_bus = (u8)((val & 0x0000FF00) >> 8);
1162 if (end_bus) {
1163 for (bus = start_bus; bus <= end_bus; bus++) {
1164 bus_info[bus].bbar = bbar;
1165 bus_info[bus].phbid = phb;
1167 } else {
1168 bus_info[start_bus].bbar = bbar;
1169 bus_info[start_bus].phbid = phb;
1174 return 0;
1176 error:
1177 /* scan bus_info and iounmap any bbars we previously ioremap'd */
1178 for (bus = 0; bus < ARRAY_SIZE(bus_info); bus++)
1179 if (bus_info[bus].bbar)
1180 iounmap(bus_info[bus].bbar);
1182 return ret;
1185 static int __init calgary_init(void)
1187 int ret;
1188 struct pci_dev *dev = NULL;
1189 struct calgary_bus_info *info;
1191 ret = calgary_locate_bbars();
1192 if (ret)
1193 return ret;
1195 /* Purely for kdump kernel case */
1196 if (is_kdump_kernel())
1197 get_tce_space_from_tar();
1199 do {
1200 dev = pci_get_device(PCI_VENDOR_ID_IBM, PCI_ANY_ID, dev);
1201 if (!dev)
1202 break;
1203 if (!is_cal_pci_dev(dev->device))
1204 continue;
1206 info = &bus_info[dev->bus->number];
1207 if (info->translation_disabled) {
1208 calgary_init_one_nontraslated(dev);
1209 continue;
1212 if (!info->tce_space && !translate_empty_slots)
1213 continue;
1215 ret = calgary_init_one(dev);
1216 if (ret)
1217 goto error;
1218 } while (1);
1220 dev = NULL;
1221 for_each_pci_dev(dev) {
1222 struct iommu_table *tbl;
1224 tbl = find_iommu_table(&dev->dev);
1226 if (translation_enabled(tbl))
1227 dev->dev.archdata.dma_ops = &calgary_dma_ops;
1230 return ret;
1232 error:
1233 do {
1234 dev = pci_get_device(PCI_VENDOR_ID_IBM, PCI_ANY_ID, dev);
1235 if (!dev)
1236 break;
1237 if (!is_cal_pci_dev(dev->device))
1238 continue;
1240 info = &bus_info[dev->bus->number];
1241 if (info->translation_disabled) {
1242 pci_dev_put(dev);
1243 continue;
1245 if (!info->tce_space && !translate_empty_slots)
1246 continue;
1248 calgary_disable_translation(dev);
1249 calgary_free_bus(dev);
1250 pci_dev_put(dev); /* Undo calgary_init_one()'s pci_dev_get() */
1251 dev->dev.archdata.dma_ops = NULL;
1252 } while (1);
1254 return ret;
1257 static inline int __init determine_tce_table_size(u64 ram)
1259 int ret;
1261 if (specified_table_size != TCE_TABLE_SIZE_UNSPECIFIED)
1262 return specified_table_size;
1265 * Table sizes are from 0 to 7 (TCE_TABLE_SIZE_64K to
1266 * TCE_TABLE_SIZE_8M). Table size 0 has 8K entries and each
1267 * larger table size has twice as many entries, so shift the
1268 * max ram address by 13 to divide by 8K and then look at the
1269 * order of the result to choose between 0-7.
1271 ret = get_order(ram >> 13);
1272 if (ret > TCE_TABLE_SIZE_8M)
1273 ret = TCE_TABLE_SIZE_8M;
1275 return ret;
1278 static int __init build_detail_arrays(void)
1280 unsigned long ptr;
1281 unsigned numnodes, i;
1282 int scal_detail_size, rio_detail_size;
1284 numnodes = rio_table_hdr->num_scal_dev;
1285 if (numnodes > MAX_NUMNODES){
1286 printk(KERN_WARNING
1287 "Calgary: MAX_NUMNODES too low! Defined as %d, "
1288 "but system has %d nodes.\n",
1289 MAX_NUMNODES, numnodes);
1290 return -ENODEV;
1293 switch (rio_table_hdr->version){
1294 case 2:
1295 scal_detail_size = 11;
1296 rio_detail_size = 13;
1297 break;
1298 case 3:
1299 scal_detail_size = 12;
1300 rio_detail_size = 15;
1301 break;
1302 default:
1303 printk(KERN_WARNING
1304 "Calgary: Invalid Rio Grande Table Version: %d\n",
1305 rio_table_hdr->version);
1306 return -EPROTO;
1309 ptr = ((unsigned long)rio_table_hdr) + 3;
1310 for (i = 0; i < numnodes; i++, ptr += scal_detail_size)
1311 scal_devs[i] = (struct scal_detail *)ptr;
1313 for (i = 0; i < rio_table_hdr->num_rio_dev;
1314 i++, ptr += rio_detail_size)
1315 rio_devs[i] = (struct rio_detail *)ptr;
1317 return 0;
1320 static int __init calgary_bus_has_devices(int bus, unsigned short pci_dev)
1322 int dev;
1323 u32 val;
1325 if (pci_dev == PCI_DEVICE_ID_IBM_CALIOC2) {
1327 * FIXME: properly scan for devices accross the
1328 * PCI-to-PCI bridge on every CalIOC2 port.
1330 return 1;
1333 for (dev = 1; dev < 8; dev++) {
1334 val = read_pci_config(bus, dev, 0, 0);
1335 if (val != 0xffffffff)
1336 break;
1338 return (val != 0xffffffff);
1342 * calgary_init_bitmap_from_tce_table():
1343 * Funtion for kdump case. In the second/kdump kernel initialize
1344 * the bitmap based on the tce table entries obtained from first kernel
1346 static void calgary_init_bitmap_from_tce_table(struct iommu_table *tbl)
1348 u64 *tp;
1349 unsigned int index;
1350 tp = ((u64 *)tbl->it_base);
1351 for (index = 0 ; index < tbl->it_size; index++) {
1352 if (*tp != 0x0)
1353 set_bit(index, tbl->it_map);
1354 tp++;
1359 * get_tce_space_from_tar():
1360 * Function for kdump case. Get the tce tables from first kernel
1361 * by reading the contents of the base adress register of calgary iommu
1363 static void __init get_tce_space_from_tar(void)
1365 int bus;
1366 void __iomem *target;
1367 unsigned long tce_space;
1369 for (bus = 0; bus < MAX_PHB_BUS_NUM; bus++) {
1370 struct calgary_bus_info *info = &bus_info[bus];
1371 unsigned short pci_device;
1372 u32 val;
1374 val = read_pci_config(bus, 0, 0, 0);
1375 pci_device = (val & 0xFFFF0000) >> 16;
1377 if (!is_cal_pci_dev(pci_device))
1378 continue;
1379 if (info->translation_disabled)
1380 continue;
1382 if (calgary_bus_has_devices(bus, pci_device) ||
1383 translate_empty_slots) {
1384 target = calgary_reg(bus_info[bus].bbar,
1385 tar_offset(bus));
1386 tce_space = be64_to_cpu(readq(target));
1387 tce_space = tce_space & TAR_SW_BITS;
1389 tce_space = tce_space & (~specified_table_size);
1390 info->tce_space = (u64 *)__va(tce_space);
1393 return;
1396 void __init detect_calgary(void)
1398 int bus;
1399 void *tbl;
1400 int calgary_found = 0;
1401 unsigned long ptr;
1402 unsigned int offset, prev_offset;
1403 int ret;
1406 * if the user specified iommu=off or iommu=soft or we found
1407 * another HW IOMMU already, bail out.
1409 if (swiotlb || no_iommu || iommu_detected)
1410 return;
1412 if (!use_calgary)
1413 return;
1415 if (!early_pci_allowed())
1416 return;
1418 printk(KERN_DEBUG "Calgary: detecting Calgary via BIOS EBDA area\n");
1420 ptr = (unsigned long)phys_to_virt(get_bios_ebda());
1422 rio_table_hdr = NULL;
1423 prev_offset = 0;
1424 offset = 0x180;
1426 * The next offset is stored in the 1st word.
1427 * Only parse up until the offset increases:
1429 while (offset > prev_offset) {
1430 /* The block id is stored in the 2nd word */
1431 if (*((unsigned short *)(ptr + offset + 2)) == 0x4752){
1432 /* set the pointer past the offset & block id */
1433 rio_table_hdr = (struct rio_table_hdr *)(ptr + offset + 4);
1434 break;
1436 prev_offset = offset;
1437 offset = *((unsigned short *)(ptr + offset));
1439 if (!rio_table_hdr) {
1440 printk(KERN_DEBUG "Calgary: Unable to locate Rio Grande table "
1441 "in EBDA - bailing!\n");
1442 return;
1445 ret = build_detail_arrays();
1446 if (ret) {
1447 printk(KERN_DEBUG "Calgary: build_detail_arrays ret %d\n", ret);
1448 return;
1451 specified_table_size = determine_tce_table_size((is_kdump_kernel() ?
1452 saved_max_pfn : max_pfn) * PAGE_SIZE);
1454 for (bus = 0; bus < MAX_PHB_BUS_NUM; bus++) {
1455 struct calgary_bus_info *info = &bus_info[bus];
1456 unsigned short pci_device;
1457 u32 val;
1459 val = read_pci_config(bus, 0, 0, 0);
1460 pci_device = (val & 0xFFFF0000) >> 16;
1462 if (!is_cal_pci_dev(pci_device))
1463 continue;
1465 if (info->translation_disabled)
1466 continue;
1468 if (calgary_bus_has_devices(bus, pci_device) ||
1469 translate_empty_slots) {
1471 * If it is kdump kernel, find and use tce tables
1472 * from first kernel, else allocate tce tables here
1474 if (!is_kdump_kernel()) {
1475 tbl = alloc_tce_table();
1476 if (!tbl)
1477 goto cleanup;
1478 info->tce_space = tbl;
1480 calgary_found = 1;
1484 printk(KERN_DEBUG "Calgary: finished detection, Calgary %s\n",
1485 calgary_found ? "found" : "not found");
1487 if (calgary_found) {
1488 iommu_detected = 1;
1489 calgary_detected = 1;
1490 printk(KERN_INFO "PCI-DMA: Calgary IOMMU detected.\n");
1491 printk(KERN_INFO "PCI-DMA: Calgary TCE table spec is %d, "
1492 "CONFIG_IOMMU_DEBUG is %s.\n", specified_table_size,
1493 debugging ? "enabled" : "disabled");
1495 /* swiotlb for devices that aren't behind the Calgary. */
1496 if (max_pfn > MAX_DMA32_PFN)
1497 swiotlb = 1;
1499 return;
1501 cleanup:
1502 for (--bus; bus >= 0; --bus) {
1503 struct calgary_bus_info *info = &bus_info[bus];
1505 if (info->tce_space)
1506 free_tce_table(info->tce_space);
1510 int __init calgary_iommu_init(void)
1512 int ret;
1514 if (no_iommu || (swiotlb && !calgary_detected))
1515 return -ENODEV;
1517 if (!calgary_detected)
1518 return -ENODEV;
1520 /* ok, we're trying to use Calgary - let's roll */
1521 printk(KERN_INFO "PCI-DMA: Using Calgary IOMMU\n");
1523 ret = calgary_init();
1524 if (ret) {
1525 printk(KERN_ERR "PCI-DMA: Calgary init failed %d, "
1526 "falling back to no_iommu\n", ret);
1527 return ret;
1530 force_iommu = 1;
1531 bad_dma_address = 0x0;
1532 /* dma_ops is set to swiotlb or nommu */
1533 if (!dma_ops)
1534 dma_ops = &nommu_dma_ops;
1536 return 0;
1539 static int __init calgary_parse_options(char *p)
1541 unsigned int bridge;
1542 size_t len;
1543 char* endp;
1545 while (*p) {
1546 if (!strncmp(p, "64k", 3))
1547 specified_table_size = TCE_TABLE_SIZE_64K;
1548 else if (!strncmp(p, "128k", 4))
1549 specified_table_size = TCE_TABLE_SIZE_128K;
1550 else if (!strncmp(p, "256k", 4))
1551 specified_table_size = TCE_TABLE_SIZE_256K;
1552 else if (!strncmp(p, "512k", 4))
1553 specified_table_size = TCE_TABLE_SIZE_512K;
1554 else if (!strncmp(p, "1M", 2))
1555 specified_table_size = TCE_TABLE_SIZE_1M;
1556 else if (!strncmp(p, "2M", 2))
1557 specified_table_size = TCE_TABLE_SIZE_2M;
1558 else if (!strncmp(p, "4M", 2))
1559 specified_table_size = TCE_TABLE_SIZE_4M;
1560 else if (!strncmp(p, "8M", 2))
1561 specified_table_size = TCE_TABLE_SIZE_8M;
1563 len = strlen("translate_empty_slots");
1564 if (!strncmp(p, "translate_empty_slots", len))
1565 translate_empty_slots = 1;
1567 len = strlen("disable");
1568 if (!strncmp(p, "disable", len)) {
1569 p += len;
1570 if (*p == '=')
1571 ++p;
1572 if (*p == '\0')
1573 break;
1574 bridge = simple_strtoul(p, &endp, 0);
1575 if (p == endp)
1576 break;
1578 if (bridge < MAX_PHB_BUS_NUM) {
1579 printk(KERN_INFO "Calgary: disabling "
1580 "translation for PHB %#x\n", bridge);
1581 bus_info[bridge].translation_disabled = 1;
1585 p = strpbrk(p, ",");
1586 if (!p)
1587 break;
1589 p++; /* skip ',' */
1591 return 1;
1593 __setup("calgary=", calgary_parse_options);
1595 static void __init calgary_fixup_one_tce_space(struct pci_dev *dev)
1597 struct iommu_table *tbl;
1598 unsigned int npages;
1599 int i;
1601 tbl = pci_iommu(dev->bus);
1603 for (i = 0; i < 4; i++) {
1604 struct resource *r = &dev->resource[PCI_BRIDGE_RESOURCES + i];
1606 /* Don't give out TCEs that map MEM resources */
1607 if (!(r->flags & IORESOURCE_MEM))
1608 continue;
1610 /* 0-based? we reserve the whole 1st MB anyway */
1611 if (!r->start)
1612 continue;
1614 /* cover the whole region */
1615 npages = (r->end - r->start) >> PAGE_SHIFT;
1616 npages++;
1618 iommu_range_reserve(tbl, r->start, npages);
1622 static int __init calgary_fixup_tce_spaces(void)
1624 struct pci_dev *dev = NULL;
1625 struct calgary_bus_info *info;
1627 if (no_iommu || swiotlb || !calgary_detected)
1628 return -ENODEV;
1630 printk(KERN_DEBUG "Calgary: fixing up tce spaces\n");
1632 do {
1633 dev = pci_get_device(PCI_VENDOR_ID_IBM, PCI_ANY_ID, dev);
1634 if (!dev)
1635 break;
1636 if (!is_cal_pci_dev(dev->device))
1637 continue;
1639 info = &bus_info[dev->bus->number];
1640 if (info->translation_disabled)
1641 continue;
1643 if (!info->tce_space)
1644 continue;
1646 calgary_fixup_one_tce_space(dev);
1648 } while (1);
1650 return 0;
1654 * We need to be call after pcibios_assign_resources (fs_initcall level)
1655 * and before device_initcall.
1657 rootfs_initcall(calgary_fixup_tce_spaces);