2 * ata_piix.c - Intel PATA/SATA controllers
4 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
9 * Copyright 2003-2005 Red Hat Inc
10 * Copyright 2003-2005 Jeff Garzik
13 * Copyright header from piix.c:
15 * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
16 * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
17 * Copyright (C) 2003 Red Hat Inc
20 * This program is free software; you can redistribute it and/or modify
21 * it under the terms of the GNU General Public License as published by
22 * the Free Software Foundation; either version 2, or (at your option)
25 * This program is distributed in the hope that it will be useful,
26 * but WITHOUT ANY WARRANTY; without even the implied warranty of
27 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
28 * GNU General Public License for more details.
30 * You should have received a copy of the GNU General Public License
31 * along with this program; see the file COPYING. If not, write to
32 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
35 * libata documentation is available via 'make {ps|pdf}docs',
36 * as Documentation/DocBook/libata.*
38 * Hardware documentation available at http://developer.intel.com/
41 * Publically available from Intel web site. Errata documentation
42 * is also publically available. As an aide to anyone hacking on this
43 * driver the list of errata that are relevant is below, going back to
44 * PIIX4. Older device documentation is now a bit tricky to find.
46 * The chipsets all follow very much the same design. The orginal Triton
47 * series chipsets do _not_ support independant device timings, but this
48 * is fixed in Triton II. With the odd mobile exception the chips then
49 * change little except in gaining more modes until SATA arrives. This
50 * driver supports only the chips with independant timing (that is those
51 * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix
52 * for the early chip drivers.
57 * PIIX4 errata #9 - Only on ultra obscure hw
58 * ICH3 errata #13 - Not observed to affect real hw
61 * Things we must deal with
62 * PIIX4 errata #10 - BM IDE hang with non UDMA
63 * (must stop/start dma to recover)
64 * 440MX errata #15 - As PIIX4 errata #10
65 * PIIX4 errata #15 - Must not read control registers
66 * during a PIO transfer
67 * 440MX errata #13 - As PIIX4 errata #15
68 * ICH2 errata #21 - DMA mode 0 doesn't work right
69 * ICH0/1 errata #55 - As ICH2 errata #21
70 * ICH2 spec c #9 - Extra operations needed to handle
71 * drive hotswap [NOT YET SUPPORTED]
72 * ICH2 spec c #20 - IDE PRD must not cross a 64K boundary
73 * and must be dword aligned
74 * ICH2 spec c #24 - UDMA mode 4,5 t85/86 should be 6ns not 3.3
76 * Should have been BIOS fixed:
77 * 450NX: errata #19 - DMA hangs on old 450NX
78 * 450NX: errata #20 - DMA hangs on old 450NX
79 * 450NX: errata #25 - Corruption with DMA on old 450NX
80 * ICH3 errata #15 - IDE deadlock under high load
81 * (BIOS must set dev 31 fn 0 bit 23)
82 * ICH3 errata #18 - Don't use native mode
85 #include <linux/kernel.h>
86 #include <linux/module.h>
87 #include <linux/pci.h>
88 #include <linux/init.h>
89 #include <linux/blkdev.h>
90 #include <linux/delay.h>
91 #include <linux/device.h>
92 #include <scsi/scsi_host.h>
93 #include <linux/libata.h>
94 #include <linux/dmi.h>
96 #define DRV_NAME "ata_piix"
97 #define DRV_VERSION "2.12"
100 PIIX_IOCFG
= 0x54, /* IDE I/O configuration register */
101 ICH5_PMR
= 0x90, /* port mapping register */
102 ICH5_PCS
= 0x92, /* port control and status */
108 PIIX_FLAG_CHECKINTR
= (1 << 28), /* make sure PCI INTx enabled */
109 PIIX_FLAG_SIDPR
= (1 << 29), /* SATA idx/data pair regs */
111 PIIX_PATA_FLAGS
= ATA_FLAG_SLAVE_POSS
,
112 PIIX_SATA_FLAGS
= ATA_FLAG_SATA
| PIIX_FLAG_CHECKINTR
,
114 PIIX_80C_PRI
= (1 << 5) | (1 << 4),
115 PIIX_80C_SEC
= (1 << 7) | (1 << 6),
117 /* constants for mapping table */
123 NA
= -2, /* not avaliable */
124 RV
= -3, /* reserved */
126 PIIX_AHCI_DEVICE
= 6,
128 /* host->flags bits */
129 PIIX_HOST_BROKEN_SUSPEND
= (1 << 24),
132 enum piix_controller_ids
{
134 piix_pata_mwdma
, /* PIIX3 MWDMA only */
135 piix_pata_33
, /* PIIX4 at 33Mhz */
136 ich_pata_33
, /* ICH up to UDMA 33 only */
137 ich_pata_66
, /* ICH up to 66 Mhz */
138 ich_pata_100
, /* ICH up to UDMA 100 */
144 ich8m_apple_sata
, /* locks up on second port enable */
146 piix_pata_vmw
, /* PIIX4 for VMware, spurious DMA_ERR */
151 const u16 port_enable
;
155 struct piix_host_priv
{
160 static int piix_init_one(struct pci_dev
*pdev
,
161 const struct pci_device_id
*ent
);
162 static int piix_pata_prereset(struct ata_link
*link
, unsigned long deadline
);
163 static void piix_set_piomode(struct ata_port
*ap
, struct ata_device
*adev
);
164 static void piix_set_dmamode(struct ata_port
*ap
, struct ata_device
*adev
);
165 static void ich_set_dmamode(struct ata_port
*ap
, struct ata_device
*adev
);
166 static int ich_pata_cable_detect(struct ata_port
*ap
);
167 static u8
piix_vmw_bmdma_status(struct ata_port
*ap
);
168 static int piix_sidpr_scr_read(struct ata_link
*link
,
169 unsigned int reg
, u32
*val
);
170 static int piix_sidpr_scr_write(struct ata_link
*link
,
171 unsigned int reg
, u32 val
);
173 static int piix_pci_device_suspend(struct pci_dev
*pdev
, pm_message_t mesg
);
174 static int piix_pci_device_resume(struct pci_dev
*pdev
);
177 static unsigned int in_module_init
= 1;
179 static const struct pci_device_id piix_pci_tbl
[] = {
180 /* Intel PIIX3 for the 430HX etc */
181 { 0x8086, 0x7010, PCI_ANY_ID
, PCI_ANY_ID
, 0, 0, piix_pata_mwdma
},
183 { 0x8086, 0x7111, 0x15ad, 0x1976, 0, 0, piix_pata_vmw
},
184 /* Intel PIIX4 for the 430TX/440BX/MX chipset: UDMA 33 */
185 /* Also PIIX4E (fn3 rev 2) and PIIX4M (fn3 rev 3) */
186 { 0x8086, 0x7111, PCI_ANY_ID
, PCI_ANY_ID
, 0, 0, piix_pata_33
},
188 { 0x8086, 0x7199, PCI_ANY_ID
, PCI_ANY_ID
, 0, 0, piix_pata_33
},
190 { 0x8086, 0x7601, PCI_ANY_ID
, PCI_ANY_ID
, 0, 0, piix_pata_33
},
192 { 0x8086, 0x84CA, PCI_ANY_ID
, PCI_ANY_ID
, 0, 0, piix_pata_33
},
193 /* Intel ICH (i810, i815, i840) UDMA 66*/
194 { 0x8086, 0x2411, PCI_ANY_ID
, PCI_ANY_ID
, 0, 0, ich_pata_66
},
195 /* Intel ICH0 : UDMA 33*/
196 { 0x8086, 0x2421, PCI_ANY_ID
, PCI_ANY_ID
, 0, 0, ich_pata_33
},
198 { 0x8086, 0x244A, PCI_ANY_ID
, PCI_ANY_ID
, 0, 0, ich_pata_100
},
199 /* Intel ICH2 (i810E2, i845, 850, 860) UDMA 100 */
200 { 0x8086, 0x244B, PCI_ANY_ID
, PCI_ANY_ID
, 0, 0, ich_pata_100
},
202 { 0x8086, 0x248A, PCI_ANY_ID
, PCI_ANY_ID
, 0, 0, ich_pata_100
},
203 /* Intel ICH3 (E7500/1) UDMA 100 */
204 { 0x8086, 0x248B, PCI_ANY_ID
, PCI_ANY_ID
, 0, 0, ich_pata_100
},
205 /* Intel ICH4 (i845GV, i845E, i852, i855) UDMA 100 */
206 { 0x8086, 0x24CA, PCI_ANY_ID
, PCI_ANY_ID
, 0, 0, ich_pata_100
},
207 { 0x8086, 0x24CB, PCI_ANY_ID
, PCI_ANY_ID
, 0, 0, ich_pata_100
},
209 { 0x8086, 0x24DB, PCI_ANY_ID
, PCI_ANY_ID
, 0, 0, ich_pata_100
},
211 { 0x8086, 0x245B, PCI_ANY_ID
, PCI_ANY_ID
, 0, 0, ich_pata_100
},
212 /* ESB (855GME/875P + 6300ESB) UDMA 100 */
213 { 0x8086, 0x25A2, PCI_ANY_ID
, PCI_ANY_ID
, 0, 0, ich_pata_100
},
214 /* ICH6 (and 6) (i915) UDMA 100 */
215 { 0x8086, 0x266F, PCI_ANY_ID
, PCI_ANY_ID
, 0, 0, ich_pata_100
},
216 /* ICH7/7-R (i945, i975) UDMA 100*/
217 { 0x8086, 0x27DF, PCI_ANY_ID
, PCI_ANY_ID
, 0, 0, ich_pata_100
},
218 { 0x8086, 0x269E, PCI_ANY_ID
, PCI_ANY_ID
, 0, 0, ich_pata_100
},
219 /* ICH8 Mobile PATA Controller */
220 { 0x8086, 0x2850, PCI_ANY_ID
, PCI_ANY_ID
, 0, 0, ich_pata_100
},
222 /* NOTE: The following PCI ids must be kept in sync with the
223 * list in drivers/pci/quirks.c.
227 { 0x8086, 0x24d1, PCI_ANY_ID
, PCI_ANY_ID
, 0, 0, ich5_sata
},
229 { 0x8086, 0x24df, PCI_ANY_ID
, PCI_ANY_ID
, 0, 0, ich5_sata
},
230 /* 6300ESB (ICH5 variant with broken PCS present bits) */
231 { 0x8086, 0x25a3, PCI_ANY_ID
, PCI_ANY_ID
, 0, 0, ich5_sata
},
232 /* 6300ESB pretending RAID */
233 { 0x8086, 0x25b0, PCI_ANY_ID
, PCI_ANY_ID
, 0, 0, ich5_sata
},
234 /* 82801FB/FW (ICH6/ICH6W) */
235 { 0x8086, 0x2651, PCI_ANY_ID
, PCI_ANY_ID
, 0, 0, ich6_sata
},
236 /* 82801FR/FRW (ICH6R/ICH6RW) */
237 { 0x8086, 0x2652, PCI_ANY_ID
, PCI_ANY_ID
, 0, 0, ich6_sata
},
238 /* 82801FBM ICH6M (ICH6R with only port 0 and 2 implemented).
239 * Attach iff the controller is in IDE mode. */
240 { 0x8086, 0x2653, PCI_ANY_ID
, PCI_ANY_ID
,
241 PCI_CLASS_STORAGE_IDE
<< 8, 0xffff00, ich6m_sata
},
242 /* 82801GB/GR/GH (ICH7, identical to ICH6) */
243 { 0x8086, 0x27c0, PCI_ANY_ID
, PCI_ANY_ID
, 0, 0, ich6_sata
},
244 /* 2801GBM/GHM (ICH7M, identical to ICH6M) */
245 { 0x8086, 0x27c4, PCI_ANY_ID
, PCI_ANY_ID
, 0, 0, ich6m_sata
},
246 /* Enterprise Southbridge 2 (631xESB/632xESB) */
247 { 0x8086, 0x2680, PCI_ANY_ID
, PCI_ANY_ID
, 0, 0, ich6_sata
},
248 /* SATA Controller 1 IDE (ICH8) */
249 { 0x8086, 0x2820, PCI_ANY_ID
, PCI_ANY_ID
, 0, 0, ich8_sata
},
250 /* SATA Controller 2 IDE (ICH8) */
251 { 0x8086, 0x2825, PCI_ANY_ID
, PCI_ANY_ID
, 0, 0, ich8_2port_sata
},
252 /* Mobile SATA Controller IDE (ICH8M), Apple */
253 { 0x8086, 0x2828, 0x106b, 0x00a0, 0, 0, ich8m_apple_sata
},
254 { 0x8086, 0x2828, 0x106b, 0x00a1, 0, 0, ich8m_apple_sata
},
255 { 0x8086, 0x2828, 0x106b, 0x00a3, 0, 0, ich8m_apple_sata
},
256 /* Mobile SATA Controller IDE (ICH8M) */
257 { 0x8086, 0x2828, PCI_ANY_ID
, PCI_ANY_ID
, 0, 0, ich8_sata
},
258 /* SATA Controller IDE (ICH9) */
259 { 0x8086, 0x2920, PCI_ANY_ID
, PCI_ANY_ID
, 0, 0, ich8_sata
},
260 /* SATA Controller IDE (ICH9) */
261 { 0x8086, 0x2921, PCI_ANY_ID
, PCI_ANY_ID
, 0, 0, ich8_2port_sata
},
262 /* SATA Controller IDE (ICH9) */
263 { 0x8086, 0x2926, PCI_ANY_ID
, PCI_ANY_ID
, 0, 0, ich8_2port_sata
},
264 /* SATA Controller IDE (ICH9M) */
265 { 0x8086, 0x2928, PCI_ANY_ID
, PCI_ANY_ID
, 0, 0, ich8_2port_sata
},
266 /* SATA Controller IDE (ICH9M) */
267 { 0x8086, 0x292d, PCI_ANY_ID
, PCI_ANY_ID
, 0, 0, ich8_2port_sata
},
268 /* SATA Controller IDE (ICH9M) */
269 { 0x8086, 0x292e, PCI_ANY_ID
, PCI_ANY_ID
, 0, 0, ich8_sata
},
270 /* SATA Controller IDE (Tolapai) */
271 { 0x8086, 0x5028, PCI_ANY_ID
, PCI_ANY_ID
, 0, 0, tolapai_sata
},
272 /* SATA Controller IDE (ICH10) */
273 { 0x8086, 0x3a00, PCI_ANY_ID
, PCI_ANY_ID
, 0, 0, ich8_sata
},
274 /* SATA Controller IDE (ICH10) */
275 { 0x8086, 0x3a06, PCI_ANY_ID
, PCI_ANY_ID
, 0, 0, ich8_2port_sata
},
276 /* SATA Controller IDE (ICH10) */
277 { 0x8086, 0x3a20, PCI_ANY_ID
, PCI_ANY_ID
, 0, 0, ich8_sata
},
278 /* SATA Controller IDE (ICH10) */
279 { 0x8086, 0x3a26, PCI_ANY_ID
, PCI_ANY_ID
, 0, 0, ich8_2port_sata
},
280 /* SATA Controller IDE (PCH) */
281 { 0x8086, 0x3b20, PCI_ANY_ID
, PCI_ANY_ID
, 0, 0, ich8_sata
},
282 /* SATA Controller IDE (PCH) */
283 { 0x8086, 0x3b21, PCI_ANY_ID
, PCI_ANY_ID
, 0, 0, ich8_2port_sata
},
284 /* SATA Controller IDE (PCH) */
285 { 0x8086, 0x3b26, PCI_ANY_ID
, PCI_ANY_ID
, 0, 0, ich8_2port_sata
},
286 /* SATA Controller IDE (PCH) */
287 { 0x8086, 0x3b28, PCI_ANY_ID
, PCI_ANY_ID
, 0, 0, ich8_sata
},
288 /* SATA Controller IDE (PCH) */
289 { 0x8086, 0x3b2d, PCI_ANY_ID
, PCI_ANY_ID
, 0, 0, ich8_2port_sata
},
290 /* SATA Controller IDE (PCH) */
291 { 0x8086, 0x3b2e, PCI_ANY_ID
, PCI_ANY_ID
, 0, 0, ich8_sata
},
292 { } /* terminate list */
295 static struct pci_driver piix_pci_driver
= {
297 .id_table
= piix_pci_tbl
,
298 .probe
= piix_init_one
,
299 .remove
= ata_pci_remove_one
,
301 .suspend
= piix_pci_device_suspend
,
302 .resume
= piix_pci_device_resume
,
306 static struct scsi_host_template piix_sht
= {
307 ATA_BMDMA_SHT(DRV_NAME
),
310 static struct ata_port_operations piix_pata_ops
= {
311 .inherits
= &ata_bmdma_port_ops
,
312 .cable_detect
= ata_cable_40wire
,
313 .set_piomode
= piix_set_piomode
,
314 .set_dmamode
= piix_set_dmamode
,
315 .prereset
= piix_pata_prereset
,
318 static struct ata_port_operations piix_vmw_ops
= {
319 .inherits
= &piix_pata_ops
,
320 .bmdma_status
= piix_vmw_bmdma_status
,
323 static struct ata_port_operations ich_pata_ops
= {
324 .inherits
= &piix_pata_ops
,
325 .cable_detect
= ich_pata_cable_detect
,
326 .set_dmamode
= ich_set_dmamode
,
329 static struct ata_port_operations piix_sata_ops
= {
330 .inherits
= &ata_bmdma_port_ops
,
333 static struct ata_port_operations piix_sidpr_sata_ops
= {
334 .inherits
= &piix_sata_ops
,
335 .hardreset
= sata_std_hardreset
,
336 .scr_read
= piix_sidpr_scr_read
,
337 .scr_write
= piix_sidpr_scr_write
,
340 static const struct piix_map_db ich5_map_db
= {
344 /* PM PS SM SS MAP */
345 { P0
, NA
, P1
, NA
}, /* 000b */
346 { P1
, NA
, P0
, NA
}, /* 001b */
349 { P0
, P1
, IDE
, IDE
}, /* 100b */
350 { P1
, P0
, IDE
, IDE
}, /* 101b */
351 { IDE
, IDE
, P0
, P1
}, /* 110b */
352 { IDE
, IDE
, P1
, P0
}, /* 111b */
356 static const struct piix_map_db ich6_map_db
= {
360 /* PM PS SM SS MAP */
361 { P0
, P2
, P1
, P3
}, /* 00b */
362 { IDE
, IDE
, P1
, P3
}, /* 01b */
363 { P0
, P2
, IDE
, IDE
}, /* 10b */
368 static const struct piix_map_db ich6m_map_db
= {
372 /* Map 01b isn't specified in the doc but some notebooks use
373 * it anyway. MAP 01b have been spotted on both ICH6M and
377 /* PM PS SM SS MAP */
378 { P0
, P2
, NA
, NA
}, /* 00b */
379 { IDE
, IDE
, P1
, P3
}, /* 01b */
380 { P0
, P2
, IDE
, IDE
}, /* 10b */
385 static const struct piix_map_db ich8_map_db
= {
389 /* PM PS SM SS MAP */
390 { P0
, P2
, P1
, P3
}, /* 00b (hardwired when in AHCI) */
392 { P0
, P2
, IDE
, IDE
}, /* 10b (IDE mode) */
397 static const struct piix_map_db ich8_2port_map_db
= {
401 /* PM PS SM SS MAP */
402 { P0
, NA
, P1
, NA
}, /* 00b */
403 { RV
, RV
, RV
, RV
}, /* 01b */
404 { RV
, RV
, RV
, RV
}, /* 10b */
409 static const struct piix_map_db ich8m_apple_map_db
= {
413 /* PM PS SM SS MAP */
414 { P0
, NA
, NA
, NA
}, /* 00b */
416 { P0
, P2
, IDE
, IDE
}, /* 10b */
421 static const struct piix_map_db tolapai_map_db
= {
425 /* PM PS SM SS MAP */
426 { P0
, NA
, P1
, NA
}, /* 00b */
427 { RV
, RV
, RV
, RV
}, /* 01b */
428 { RV
, RV
, RV
, RV
}, /* 10b */
433 static const struct piix_map_db
*piix_map_db_table
[] = {
434 [ich5_sata
] = &ich5_map_db
,
435 [ich6_sata
] = &ich6_map_db
,
436 [ich6m_sata
] = &ich6m_map_db
,
437 [ich8_sata
] = &ich8_map_db
,
438 [ich8_2port_sata
] = &ich8_2port_map_db
,
439 [ich8m_apple_sata
] = &ich8m_apple_map_db
,
440 [tolapai_sata
] = &tolapai_map_db
,
443 static struct ata_port_info piix_port_info
[] = {
444 [piix_pata_mwdma
] = /* PIIX3 MWDMA only */
446 .flags
= PIIX_PATA_FLAGS
,
447 .pio_mask
= 0x1f, /* pio0-4 */
448 .mwdma_mask
= 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
449 .port_ops
= &piix_pata_ops
,
452 [piix_pata_33
] = /* PIIX4 at 33MHz */
454 .flags
= PIIX_PATA_FLAGS
,
455 .pio_mask
= 0x1f, /* pio0-4 */
456 .mwdma_mask
= 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
457 .udma_mask
= ATA_UDMA_MASK_40C
,
458 .port_ops
= &piix_pata_ops
,
461 [ich_pata_33
] = /* ICH0 - ICH at 33Mhz*/
463 .flags
= PIIX_PATA_FLAGS
,
464 .pio_mask
= 0x1f, /* pio 0-4 */
465 .mwdma_mask
= 0x06, /* Check: maybe 0x07 */
466 .udma_mask
= ATA_UDMA2
, /* UDMA33 */
467 .port_ops
= &ich_pata_ops
,
470 [ich_pata_66
] = /* ICH controllers up to 66MHz */
472 .flags
= PIIX_PATA_FLAGS
,
473 .pio_mask
= 0x1f, /* pio 0-4 */
474 .mwdma_mask
= 0x06, /* MWDMA0 is broken on chip */
475 .udma_mask
= ATA_UDMA4
,
476 .port_ops
= &ich_pata_ops
,
481 .flags
= PIIX_PATA_FLAGS
| PIIX_FLAG_CHECKINTR
,
482 .pio_mask
= 0x1f, /* pio0-4 */
483 .mwdma_mask
= 0x06, /* mwdma1-2 */
484 .udma_mask
= ATA_UDMA5
, /* udma0-5 */
485 .port_ops
= &ich_pata_ops
,
490 .flags
= PIIX_SATA_FLAGS
,
491 .pio_mask
= 0x1f, /* pio0-4 */
492 .mwdma_mask
= 0x07, /* mwdma0-2 */
493 .udma_mask
= ATA_UDMA6
,
494 .port_ops
= &piix_sata_ops
,
499 .flags
= PIIX_SATA_FLAGS
,
500 .pio_mask
= 0x1f, /* pio0-4 */
501 .mwdma_mask
= 0x07, /* mwdma0-2 */
502 .udma_mask
= ATA_UDMA6
,
503 .port_ops
= &piix_sata_ops
,
508 .flags
= PIIX_SATA_FLAGS
,
509 .pio_mask
= 0x1f, /* pio0-4 */
510 .mwdma_mask
= 0x07, /* mwdma0-2 */
511 .udma_mask
= ATA_UDMA6
,
512 .port_ops
= &piix_sata_ops
,
517 .flags
= PIIX_SATA_FLAGS
| PIIX_FLAG_SIDPR
,
518 .pio_mask
= 0x1f, /* pio0-4 */
519 .mwdma_mask
= 0x07, /* mwdma0-2 */
520 .udma_mask
= ATA_UDMA6
,
521 .port_ops
= &piix_sata_ops
,
526 .flags
= PIIX_SATA_FLAGS
| PIIX_FLAG_SIDPR
,
527 .pio_mask
= 0x1f, /* pio0-4 */
528 .mwdma_mask
= 0x07, /* mwdma0-2 */
529 .udma_mask
= ATA_UDMA6
,
530 .port_ops
= &piix_sata_ops
,
535 .flags
= PIIX_SATA_FLAGS
,
536 .pio_mask
= 0x1f, /* pio0-4 */
537 .mwdma_mask
= 0x07, /* mwdma0-2 */
538 .udma_mask
= ATA_UDMA6
,
539 .port_ops
= &piix_sata_ops
,
544 .flags
= PIIX_SATA_FLAGS
,
545 .pio_mask
= 0x1f, /* pio0-4 */
546 .mwdma_mask
= 0x07, /* mwdma0-2 */
547 .udma_mask
= ATA_UDMA6
,
548 .port_ops
= &piix_sata_ops
,
553 .flags
= PIIX_PATA_FLAGS
,
554 .pio_mask
= 0x1f, /* pio0-4 */
555 .mwdma_mask
= 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
556 .udma_mask
= ATA_UDMA_MASK_40C
,
557 .port_ops
= &piix_vmw_ops
,
562 static struct pci_bits piix_enable_bits
[] = {
563 { 0x41U
, 1U, 0x80UL
, 0x80UL
}, /* port 0 */
564 { 0x43U
, 1U, 0x80UL
, 0x80UL
}, /* port 1 */
567 MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik");
568 MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers");
569 MODULE_LICENSE("GPL");
570 MODULE_DEVICE_TABLE(pci
, piix_pci_tbl
);
571 MODULE_VERSION(DRV_VERSION
);
580 * List of laptops that use short cables rather than 80 wire
583 static const struct ich_laptop ich_laptop
[] = {
584 /* devid, subvendor, subdev */
585 { 0x27DF, 0x0005, 0x0280 }, /* ICH7 on Acer 5602WLMi */
586 { 0x27DF, 0x1025, 0x0102 }, /* ICH7 on Acer 5602aWLMi */
587 { 0x27DF, 0x1025, 0x0110 }, /* ICH7 on Acer 3682WLMi */
588 { 0x27DF, 0x1043, 0x1267 }, /* ICH7 on Asus W5F */
589 { 0x27DF, 0x103C, 0x30A1 }, /* ICH7 on HP Compaq nc2400 */
590 { 0x27DF, 0x1071, 0xD221 }, /* ICH7 on Hercules EC-900 */
591 { 0x24CA, 0x1025, 0x0061 }, /* ICH4 on ACER Aspire 2023WLMi */
592 { 0x24CA, 0x1025, 0x003d }, /* ICH4 on ACER TM290 */
593 { 0x266F, 0x1025, 0x0066 }, /* ICH6 on ACER Aspire 1694WLMi */
594 { 0x2653, 0x1043, 0x82D8 }, /* ICH6M on Asus Eee 701 */
600 * ich_pata_cable_detect - Probe host controller cable detect info
601 * @ap: Port for which cable detect info is desired
603 * Read 80c cable indicator from ATA PCI device's PCI config
604 * register. This register is normally set by firmware (BIOS).
607 * None (inherited from caller).
610 static int ich_pata_cable_detect(struct ata_port
*ap
)
612 struct pci_dev
*pdev
= to_pci_dev(ap
->host
->dev
);
613 const struct ich_laptop
*lap
= &ich_laptop
[0];
616 /* Check for specials - Acer Aspire 5602WLMi */
617 while (lap
->device
) {
618 if (lap
->device
== pdev
->device
&&
619 lap
->subvendor
== pdev
->subsystem_vendor
&&
620 lap
->subdevice
== pdev
->subsystem_device
)
621 return ATA_CBL_PATA40_SHORT
;
626 /* check BIOS cable detect results */
627 mask
= ap
->port_no
== 0 ? PIIX_80C_PRI
: PIIX_80C_SEC
;
628 pci_read_config_byte(pdev
, PIIX_IOCFG
, &tmp
);
629 if ((tmp
& mask
) == 0)
630 return ATA_CBL_PATA40
;
631 return ATA_CBL_PATA80
;
635 * piix_pata_prereset - prereset for PATA host controller
637 * @deadline: deadline jiffies for the operation
640 * None (inherited from caller).
642 static int piix_pata_prereset(struct ata_link
*link
, unsigned long deadline
)
644 struct ata_port
*ap
= link
->ap
;
645 struct pci_dev
*pdev
= to_pci_dev(ap
->host
->dev
);
647 if (!pci_test_config_bits(pdev
, &piix_enable_bits
[ap
->port_no
]))
649 return ata_sff_prereset(link
, deadline
);
653 * piix_set_piomode - Initialize host controller PATA PIO timings
654 * @ap: Port whose timings we are configuring
657 * Set PIO mode for device, in host controller PCI config space.
660 * None (inherited from caller).
663 static void piix_set_piomode(struct ata_port
*ap
, struct ata_device
*adev
)
665 unsigned int pio
= adev
->pio_mode
- XFER_PIO_0
;
666 struct pci_dev
*dev
= to_pci_dev(ap
->host
->dev
);
667 unsigned int is_slave
= (adev
->devno
!= 0);
668 unsigned int master_port
= ap
->port_no
? 0x42 : 0x40;
669 unsigned int slave_port
= 0x44;
676 * See Intel Document 298600-004 for the timing programing rules
677 * for ICH controllers.
680 static const /* ISP RTC */
681 u8 timings
[][2] = { { 0, 0 },
688 control
|= 1; /* TIME1 enable */
689 if (ata_pio_need_iordy(adev
))
690 control
|= 2; /* IE enable */
692 /* Intel specifies that the PPE functionality is for disk only */
693 if (adev
->class == ATA_DEV_ATA
)
694 control
|= 4; /* PPE enable */
696 /* PIO configuration clears DTE unconditionally. It will be
697 * programmed in set_dmamode which is guaranteed to be called
698 * after set_piomode if any DMA mode is available.
700 pci_read_config_word(dev
, master_port
, &master_data
);
702 /* clear TIME1|IE1|PPE1|DTE1 */
703 master_data
&= 0xff0f;
704 /* Enable SITRE (separate slave timing register) */
705 master_data
|= 0x4000;
706 /* enable PPE1, IE1 and TIME1 as needed */
707 master_data
|= (control
<< 4);
708 pci_read_config_byte(dev
, slave_port
, &slave_data
);
709 slave_data
&= (ap
->port_no
? 0x0f : 0xf0);
710 /* Load the timing nibble for this slave */
711 slave_data
|= ((timings
[pio
][0] << 2) | timings
[pio
][1])
712 << (ap
->port_no
? 4 : 0);
714 /* clear ISP|RCT|TIME0|IE0|PPE0|DTE0 */
715 master_data
&= 0xccf0;
716 /* Enable PPE, IE and TIME as appropriate */
717 master_data
|= control
;
718 /* load ISP and RCT */
720 (timings
[pio
][0] << 12) |
721 (timings
[pio
][1] << 8);
723 pci_write_config_word(dev
, master_port
, master_data
);
725 pci_write_config_byte(dev
, slave_port
, slave_data
);
727 /* Ensure the UDMA bit is off - it will be turned back on if
731 pci_read_config_byte(dev
, 0x48, &udma_enable
);
732 udma_enable
&= ~(1 << (2 * ap
->port_no
+ adev
->devno
));
733 pci_write_config_byte(dev
, 0x48, udma_enable
);
738 * do_pata_set_dmamode - Initialize host controller PATA PIO timings
739 * @ap: Port whose timings we are configuring
740 * @adev: Drive in question
741 * @isich: set if the chip is an ICH device
743 * Set UDMA mode for device, in host controller PCI config space.
746 * None (inherited from caller).
749 static void do_pata_set_dmamode(struct ata_port
*ap
, struct ata_device
*adev
, int isich
)
751 struct pci_dev
*dev
= to_pci_dev(ap
->host
->dev
);
752 u8 master_port
= ap
->port_no
? 0x42 : 0x40;
754 u8 speed
= adev
->dma_mode
;
755 int devid
= adev
->devno
+ 2 * ap
->port_no
;
758 static const /* ISP RTC */
759 u8 timings
[][2] = { { 0, 0 },
765 pci_read_config_word(dev
, master_port
, &master_data
);
767 pci_read_config_byte(dev
, 0x48, &udma_enable
);
769 if (speed
>= XFER_UDMA_0
) {
770 unsigned int udma
= adev
->dma_mode
- XFER_UDMA_0
;
773 int u_clock
, u_speed
;
776 * UDMA is handled by a combination of clock switching and
777 * selection of dividers
779 * Handy rule: Odd modes are UDMATIMx 01, even are 02
780 * except UDMA0 which is 00
782 u_speed
= min(2 - (udma
& 1), udma
);
784 u_clock
= 0x1000; /* 100Mhz */
786 u_clock
= 1; /* 66Mhz */
788 u_clock
= 0; /* 33Mhz */
790 udma_enable
|= (1 << devid
);
792 /* Load the CT/RP selection */
793 pci_read_config_word(dev
, 0x4A, &udma_timing
);
794 udma_timing
&= ~(3 << (4 * devid
));
795 udma_timing
|= u_speed
<< (4 * devid
);
796 pci_write_config_word(dev
, 0x4A, udma_timing
);
799 /* Select a 33/66/100Mhz clock */
800 pci_read_config_word(dev
, 0x54, &ideconf
);
801 ideconf
&= ~(0x1001 << devid
);
802 ideconf
|= u_clock
<< devid
;
803 /* For ICH or later we should set bit 10 for better
804 performance (WR_PingPong_En) */
805 pci_write_config_word(dev
, 0x54, ideconf
);
809 * MWDMA is driven by the PIO timings. We must also enable
810 * IORDY unconditionally along with TIME1. PPE has already
811 * been set when the PIO timing was set.
813 unsigned int mwdma
= adev
->dma_mode
- XFER_MW_DMA_0
;
814 unsigned int control
;
816 const unsigned int needed_pio
[3] = {
817 XFER_PIO_0
, XFER_PIO_3
, XFER_PIO_4
819 int pio
= needed_pio
[mwdma
] - XFER_PIO_0
;
821 control
= 3; /* IORDY|TIME1 */
823 /* If the drive MWDMA is faster than it can do PIO then
824 we must force PIO into PIO0 */
826 if (adev
->pio_mode
< needed_pio
[mwdma
])
827 /* Enable DMA timing only */
828 control
|= 8; /* PIO cycles in PIO0 */
830 if (adev
->devno
) { /* Slave */
831 master_data
&= 0xFF4F; /* Mask out IORDY|TIME1|DMAONLY */
832 master_data
|= control
<< 4;
833 pci_read_config_byte(dev
, 0x44, &slave_data
);
834 slave_data
&= (ap
->port_no
? 0x0f : 0xf0);
835 /* Load the matching timing */
836 slave_data
|= ((timings
[pio
][0] << 2) | timings
[pio
][1]) << (ap
->port_no
? 4 : 0);
837 pci_write_config_byte(dev
, 0x44, slave_data
);
838 } else { /* Master */
839 master_data
&= 0xCCF4; /* Mask out IORDY|TIME1|DMAONLY
840 and master timing bits */
841 master_data
|= control
;
843 (timings
[pio
][0] << 12) |
844 (timings
[pio
][1] << 8);
848 udma_enable
&= ~(1 << devid
);
849 pci_write_config_word(dev
, master_port
, master_data
);
852 /* Don't scribble on 0x48 if the controller does not support UDMA */
854 pci_write_config_byte(dev
, 0x48, udma_enable
);
858 * piix_set_dmamode - Initialize host controller PATA DMA timings
859 * @ap: Port whose timings we are configuring
862 * Set MW/UDMA mode for device, in host controller PCI config space.
865 * None (inherited from caller).
868 static void piix_set_dmamode(struct ata_port
*ap
, struct ata_device
*adev
)
870 do_pata_set_dmamode(ap
, adev
, 0);
874 * ich_set_dmamode - Initialize host controller PATA DMA timings
875 * @ap: Port whose timings we are configuring
878 * Set MW/UDMA mode for device, in host controller PCI config space.
881 * None (inherited from caller).
884 static void ich_set_dmamode(struct ata_port
*ap
, struct ata_device
*adev
)
886 do_pata_set_dmamode(ap
, adev
, 1);
890 * Serial ATA Index/Data Pair Superset Registers access
892 * Beginning from ICH8, there's a sane way to access SCRs using index
893 * and data register pair located at BAR5 which means that we have
894 * separate SCRs for master and slave. This is handled using libata
895 * slave_link facility.
897 static const int piix_sidx_map
[] = {
903 static void piix_sidpr_sel(struct ata_link
*link
, unsigned int reg
)
905 struct ata_port
*ap
= link
->ap
;
906 struct piix_host_priv
*hpriv
= ap
->host
->private_data
;
908 iowrite32(((ap
->port_no
* 2 + link
->pmp
) << 8) | piix_sidx_map
[reg
],
909 hpriv
->sidpr
+ PIIX_SIDPR_IDX
);
912 static int piix_sidpr_scr_read(struct ata_link
*link
,
913 unsigned int reg
, u32
*val
)
915 struct piix_host_priv
*hpriv
= link
->ap
->host
->private_data
;
917 if (reg
>= ARRAY_SIZE(piix_sidx_map
))
920 piix_sidpr_sel(link
, reg
);
921 *val
= ioread32(hpriv
->sidpr
+ PIIX_SIDPR_DATA
);
925 static int piix_sidpr_scr_write(struct ata_link
*link
,
926 unsigned int reg
, u32 val
)
928 struct piix_host_priv
*hpriv
= link
->ap
->host
->private_data
;
930 if (reg
>= ARRAY_SIZE(piix_sidx_map
))
933 piix_sidpr_sel(link
, reg
);
934 iowrite32(val
, hpriv
->sidpr
+ PIIX_SIDPR_DATA
);
939 static int piix_broken_suspend(void)
941 static const struct dmi_system_id sysids
[] = {
945 DMI_MATCH(DMI_SYS_VENDOR
, "TOSHIBA"),
946 DMI_MATCH(DMI_PRODUCT_NAME
, "TECRA M3"),
952 DMI_MATCH(DMI_SYS_VENDOR
, "TOSHIBA"),
953 DMI_MATCH(DMI_PRODUCT_NAME
, "Tecra M3"),
959 DMI_MATCH(DMI_SYS_VENDOR
, "TOSHIBA"),
960 DMI_MATCH(DMI_PRODUCT_NAME
, "Tecra M4"),
966 DMI_MATCH(DMI_SYS_VENDOR
, "TOSHIBA"),
967 DMI_MATCH(DMI_PRODUCT_NAME
, "TECRA M4"),
973 DMI_MATCH(DMI_SYS_VENDOR
, "TOSHIBA"),
974 DMI_MATCH(DMI_PRODUCT_NAME
, "TECRA M5"),
980 DMI_MATCH(DMI_SYS_VENDOR
, "TOSHIBA"),
981 DMI_MATCH(DMI_PRODUCT_NAME
, "TECRA M6"),
987 DMI_MATCH(DMI_SYS_VENDOR
, "TOSHIBA"),
988 DMI_MATCH(DMI_PRODUCT_NAME
, "TECRA M7"),
994 DMI_MATCH(DMI_SYS_VENDOR
, "TOSHIBA"),
995 DMI_MATCH(DMI_PRODUCT_NAME
, "TECRA A8"),
999 .ident
= "Satellite R20",
1001 DMI_MATCH(DMI_SYS_VENDOR
, "TOSHIBA"),
1002 DMI_MATCH(DMI_PRODUCT_NAME
, "Satellite R20"),
1006 .ident
= "Satellite R25",
1008 DMI_MATCH(DMI_SYS_VENDOR
, "TOSHIBA"),
1009 DMI_MATCH(DMI_PRODUCT_NAME
, "Satellite R25"),
1013 .ident
= "Satellite U200",
1015 DMI_MATCH(DMI_SYS_VENDOR
, "TOSHIBA"),
1016 DMI_MATCH(DMI_PRODUCT_NAME
, "Satellite U200"),
1020 .ident
= "Satellite U200",
1022 DMI_MATCH(DMI_SYS_VENDOR
, "TOSHIBA"),
1023 DMI_MATCH(DMI_PRODUCT_NAME
, "SATELLITE U200"),
1027 .ident
= "Satellite Pro U200",
1029 DMI_MATCH(DMI_SYS_VENDOR
, "TOSHIBA"),
1030 DMI_MATCH(DMI_PRODUCT_NAME
, "SATELLITE PRO U200"),
1034 .ident
= "Satellite U205",
1036 DMI_MATCH(DMI_SYS_VENDOR
, "TOSHIBA"),
1037 DMI_MATCH(DMI_PRODUCT_NAME
, "Satellite U205"),
1041 .ident
= "SATELLITE U205",
1043 DMI_MATCH(DMI_SYS_VENDOR
, "TOSHIBA"),
1044 DMI_MATCH(DMI_PRODUCT_NAME
, "SATELLITE U205"),
1048 .ident
= "Portege M500",
1050 DMI_MATCH(DMI_SYS_VENDOR
, "TOSHIBA"),
1051 DMI_MATCH(DMI_PRODUCT_NAME
, "PORTEGE M500"),
1055 { } /* terminate list */
1057 static const char *oemstrs
[] = {
1062 if (dmi_check_system(sysids
))
1065 for (i
= 0; i
< ARRAY_SIZE(oemstrs
); i
++)
1066 if (dmi_find_device(DMI_DEV_TYPE_OEM_STRING
, oemstrs
[i
], NULL
))
1069 /* TECRA M4 sometimes forgets its identify and reports bogus
1070 * DMI information. As the bogus information is a bit
1071 * generic, match as many entries as possible. This manual
1072 * matching is necessary because dmi_system_id.matches is
1073 * limited to four entries.
1075 if (dmi_get_system_info(DMI_SYS_VENDOR
) &&
1076 dmi_get_system_info(DMI_PRODUCT_NAME
) &&
1077 dmi_get_system_info(DMI_PRODUCT_VERSION
) &&
1078 dmi_get_system_info(DMI_PRODUCT_SERIAL
) &&
1079 dmi_get_system_info(DMI_BOARD_VENDOR
) &&
1080 dmi_get_system_info(DMI_BOARD_NAME
) &&
1081 dmi_get_system_info(DMI_BOARD_VERSION
) &&
1082 !strcmp(dmi_get_system_info(DMI_SYS_VENDOR
), "TOSHIBA") &&
1083 !strcmp(dmi_get_system_info(DMI_PRODUCT_NAME
), "000000") &&
1084 !strcmp(dmi_get_system_info(DMI_PRODUCT_VERSION
), "000000") &&
1085 !strcmp(dmi_get_system_info(DMI_PRODUCT_SERIAL
), "000000") &&
1086 !strcmp(dmi_get_system_info(DMI_BOARD_VENDOR
), "TOSHIBA") &&
1087 !strcmp(dmi_get_system_info(DMI_BOARD_NAME
), "Portable PC") &&
1088 !strcmp(dmi_get_system_info(DMI_BOARD_VERSION
), "Version A0"))
1094 static int piix_pci_device_suspend(struct pci_dev
*pdev
, pm_message_t mesg
)
1096 struct ata_host
*host
= dev_get_drvdata(&pdev
->dev
);
1097 unsigned long flags
;
1100 rc
= ata_host_suspend(host
, mesg
);
1104 /* Some braindamaged ACPI suspend implementations expect the
1105 * controller to be awake on entry; otherwise, it burns cpu
1106 * cycles and power trying to do something to the sleeping
1109 if (piix_broken_suspend() && (mesg
.event
& PM_EVENT_SLEEP
)) {
1110 pci_save_state(pdev
);
1112 /* mark its power state as "unknown", since we don't
1113 * know if e.g. the BIOS will change its device state
1116 if (pdev
->current_state
== PCI_D0
)
1117 pdev
->current_state
= PCI_UNKNOWN
;
1119 /* tell resume that it's waking up from broken suspend */
1120 spin_lock_irqsave(&host
->lock
, flags
);
1121 host
->flags
|= PIIX_HOST_BROKEN_SUSPEND
;
1122 spin_unlock_irqrestore(&host
->lock
, flags
);
1124 ata_pci_device_do_suspend(pdev
, mesg
);
1129 static int piix_pci_device_resume(struct pci_dev
*pdev
)
1131 struct ata_host
*host
= dev_get_drvdata(&pdev
->dev
);
1132 unsigned long flags
;
1135 if (host
->flags
& PIIX_HOST_BROKEN_SUSPEND
) {
1136 spin_lock_irqsave(&host
->lock
, flags
);
1137 host
->flags
&= ~PIIX_HOST_BROKEN_SUSPEND
;
1138 spin_unlock_irqrestore(&host
->lock
, flags
);
1140 pci_set_power_state(pdev
, PCI_D0
);
1141 pci_restore_state(pdev
);
1143 /* PCI device wasn't disabled during suspend. Use
1144 * pci_reenable_device() to avoid affecting the enable
1147 rc
= pci_reenable_device(pdev
);
1149 dev_printk(KERN_ERR
, &pdev
->dev
, "failed to enable "
1150 "device after resume (%d)\n", rc
);
1152 rc
= ata_pci_device_do_resume(pdev
);
1155 ata_host_resume(host
);
1161 static u8
piix_vmw_bmdma_status(struct ata_port
*ap
)
1163 return ata_bmdma_status(ap
) & ~ATA_DMA_ERR
;
1166 #define AHCI_PCI_BAR 5
1167 #define AHCI_GLOBAL_CTL 0x04
1168 #define AHCI_ENABLE (1 << 31)
1169 static int piix_disable_ahci(struct pci_dev
*pdev
)
1175 /* BUG: pci_enable_device has not yet been called. This
1176 * works because this device is usually set up by BIOS.
1179 if (!pci_resource_start(pdev
, AHCI_PCI_BAR
) ||
1180 !pci_resource_len(pdev
, AHCI_PCI_BAR
))
1183 mmio
= pci_iomap(pdev
, AHCI_PCI_BAR
, 64);
1187 tmp
= ioread32(mmio
+ AHCI_GLOBAL_CTL
);
1188 if (tmp
& AHCI_ENABLE
) {
1189 tmp
&= ~AHCI_ENABLE
;
1190 iowrite32(tmp
, mmio
+ AHCI_GLOBAL_CTL
);
1192 tmp
= ioread32(mmio
+ AHCI_GLOBAL_CTL
);
1193 if (tmp
& AHCI_ENABLE
)
1197 pci_iounmap(pdev
, mmio
);
1202 * piix_check_450nx_errata - Check for problem 450NX setup
1203 * @ata_dev: the PCI device to check
1205 * Check for the present of 450NX errata #19 and errata #25. If
1206 * they are found return an error code so we can turn off DMA
1209 static int __devinit
piix_check_450nx_errata(struct pci_dev
*ata_dev
)
1211 struct pci_dev
*pdev
= NULL
;
1213 int no_piix_dma
= 0;
1215 while ((pdev
= pci_get_device(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82454NX
, pdev
)) != NULL
) {
1216 /* Look for 450NX PXB. Check for problem configurations
1217 A PCI quirk checks bit 6 already */
1218 pci_read_config_word(pdev
, 0x41, &cfg
);
1219 /* Only on the original revision: IDE DMA can hang */
1220 if (pdev
->revision
== 0x00)
1222 /* On all revisions below 5 PXB bus lock must be disabled for IDE */
1223 else if (cfg
& (1<<14) && pdev
->revision
< 5)
1227 dev_printk(KERN_WARNING
, &ata_dev
->dev
, "450NX errata present, disabling IDE DMA.\n");
1228 if (no_piix_dma
== 2)
1229 dev_printk(KERN_WARNING
, &ata_dev
->dev
, "A BIOS update may resolve this.\n");
1233 static void __devinit
piix_init_pcs(struct ata_host
*host
,
1234 const struct piix_map_db
*map_db
)
1236 struct pci_dev
*pdev
= to_pci_dev(host
->dev
);
1239 pci_read_config_word(pdev
, ICH5_PCS
, &pcs
);
1241 new_pcs
= pcs
| map_db
->port_enable
;
1243 if (new_pcs
!= pcs
) {
1244 DPRINTK("updating PCS from 0x%x to 0x%x\n", pcs
, new_pcs
);
1245 pci_write_config_word(pdev
, ICH5_PCS
, new_pcs
);
1250 static const int *__devinit
piix_init_sata_map(struct pci_dev
*pdev
,
1251 struct ata_port_info
*pinfo
,
1252 const struct piix_map_db
*map_db
)
1255 int i
, invalid_map
= 0;
1258 pci_read_config_byte(pdev
, ICH5_PMR
, &map_value
);
1260 map
= map_db
->map
[map_value
& map_db
->mask
];
1262 dev_printk(KERN_INFO
, &pdev
->dev
, "MAP [");
1263 for (i
= 0; i
< 4; i
++) {
1275 WARN_ON((i
& 1) || map
[i
+ 1] != IDE
);
1276 pinfo
[i
/ 2] = piix_port_info
[ich_pata_100
];
1282 printk(" P%d", map
[i
]);
1284 pinfo
[i
/ 2].flags
|= ATA_FLAG_SLAVE_POSS
;
1291 dev_printk(KERN_ERR
, &pdev
->dev
,
1292 "invalid MAP value %u\n", map_value
);
1297 static int __devinit
piix_init_sidpr(struct ata_host
*host
)
1299 struct pci_dev
*pdev
= to_pci_dev(host
->dev
);
1300 struct piix_host_priv
*hpriv
= host
->private_data
;
1301 struct ata_link
*link0
= &host
->ports
[0]->link
;
1305 /* check for availability */
1306 for (i
= 0; i
< 4; i
++)
1307 if (hpriv
->map
[i
] == IDE
)
1310 if (!(host
->ports
[0]->flags
& PIIX_FLAG_SIDPR
))
1313 if (pci_resource_start(pdev
, PIIX_SIDPR_BAR
) == 0 ||
1314 pci_resource_len(pdev
, PIIX_SIDPR_BAR
) != PIIX_SIDPR_LEN
)
1317 if (pcim_iomap_regions(pdev
, 1 << PIIX_SIDPR_BAR
, DRV_NAME
))
1320 hpriv
->sidpr
= pcim_iomap_table(pdev
)[PIIX_SIDPR_BAR
];
1322 /* SCR access via SIDPR doesn't work on some configurations.
1323 * Give it a test drive by inhibiting power save modes which
1326 piix_sidpr_scr_read(link0
, SCR_CONTROL
, &scontrol
);
1328 /* if IPM is already 3, SCR access is probably working. Don't
1329 * un-inhibit power save modes as BIOS might have inhibited
1330 * them for a reason.
1332 if ((scontrol
& 0xf00) != 0x300) {
1334 piix_sidpr_scr_write(link0
, SCR_CONTROL
, scontrol
);
1335 piix_sidpr_scr_read(link0
, SCR_CONTROL
, &scontrol
);
1337 if ((scontrol
& 0xf00) != 0x300) {
1338 dev_printk(KERN_INFO
, host
->dev
, "SCR access via "
1339 "SIDPR is available but doesn't work\n");
1344 /* okay, SCRs available, set ops and ask libata for slave_link */
1345 for (i
= 0; i
< 2; i
++) {
1346 struct ata_port
*ap
= host
->ports
[i
];
1348 ap
->ops
= &piix_sidpr_sata_ops
;
1350 if (ap
->flags
& ATA_FLAG_SLAVE_POSS
) {
1351 rc
= ata_slave_link_init(ap
);
1360 static void piix_iocfg_bit18_quirk(struct pci_dev
*pdev
)
1362 static const struct dmi_system_id sysids
[] = {
1364 /* Clevo M570U sets IOCFG bit 18 if the cdrom
1365 * isn't used to boot the system which
1366 * disables the channel.
1370 DMI_MATCH(DMI_SYS_VENDOR
, "Clevo Co."),
1371 DMI_MATCH(DMI_PRODUCT_NAME
, "M570U"),
1375 { } /* terminate list */
1379 if (!dmi_check_system(sysids
))
1382 /* The datasheet says that bit 18 is NOOP but certain systems
1383 * seem to use it to disable a channel. Clear the bit on the
1386 pci_read_config_dword(pdev
, PIIX_IOCFG
, &iocfg
);
1387 if (iocfg
& (1 << 18)) {
1388 dev_printk(KERN_INFO
, &pdev
->dev
,
1389 "applying IOCFG bit18 quirk\n");
1390 iocfg
&= ~(1 << 18);
1391 pci_write_config_dword(pdev
, PIIX_IOCFG
, iocfg
);
1396 * piix_init_one - Register PIIX ATA PCI device with kernel services
1397 * @pdev: PCI device to register
1398 * @ent: Entry in piix_pci_tbl matching with @pdev
1400 * Called from kernel PCI layer. We probe for combined mode (sigh),
1401 * and then hand over control to libata, for it to do the rest.
1404 * Inherited from PCI layer (may sleep).
1407 * Zero on success, or -ERRNO value.
1410 static int __devinit
piix_init_one(struct pci_dev
*pdev
,
1411 const struct pci_device_id
*ent
)
1413 static int printed_version
;
1414 struct device
*dev
= &pdev
->dev
;
1415 struct ata_port_info port_info
[2];
1416 const struct ata_port_info
*ppi
[] = { &port_info
[0], &port_info
[1] };
1417 unsigned long port_flags
;
1418 struct ata_host
*host
;
1419 struct piix_host_priv
*hpriv
;
1422 if (!printed_version
++)
1423 dev_printk(KERN_DEBUG
, &pdev
->dev
,
1424 "version " DRV_VERSION
"\n");
1426 /* no hotplugging support (FIXME) */
1427 if (!in_module_init
)
1430 port_info
[0] = piix_port_info
[ent
->driver_data
];
1431 port_info
[1] = piix_port_info
[ent
->driver_data
];
1433 port_flags
= port_info
[0].flags
;
1435 /* enable device and prepare host */
1436 rc
= pcim_enable_device(pdev
);
1440 /* ICH6R may be driven by either ata_piix or ahci driver
1441 * regardless of BIOS configuration. Make sure AHCI mode is
1444 if (pdev
->vendor
== PCI_VENDOR_ID_INTEL
&& pdev
->device
== 0x2652) {
1445 rc
= piix_disable_ahci(pdev
);
1450 /* SATA map init can change port_info, do it before prepping host */
1451 hpriv
= devm_kzalloc(dev
, sizeof(*hpriv
), GFP_KERNEL
);
1455 if (port_flags
& ATA_FLAG_SATA
)
1456 hpriv
->map
= piix_init_sata_map(pdev
, port_info
,
1457 piix_map_db_table
[ent
->driver_data
]);
1459 rc
= ata_pci_sff_prepare_host(pdev
, ppi
, &host
);
1462 host
->private_data
= hpriv
;
1464 /* initialize controller */
1465 if (port_flags
& ATA_FLAG_SATA
) {
1466 piix_init_pcs(host
, piix_map_db_table
[ent
->driver_data
]);
1467 rc
= piix_init_sidpr(host
);
1472 /* apply IOCFG bit18 quirk */
1473 piix_iocfg_bit18_quirk(pdev
);
1475 /* On ICH5, some BIOSen disable the interrupt using the
1476 * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3.
1477 * On ICH6, this bit has the same effect, but only when
1478 * MSI is disabled (and it is disabled, as we don't use
1479 * message-signalled interrupts currently).
1481 if (port_flags
& PIIX_FLAG_CHECKINTR
)
1484 if (piix_check_450nx_errata(pdev
)) {
1485 /* This writes into the master table but it does not
1486 really matter for this errata as we will apply it to
1487 all the PIIX devices on the board */
1488 host
->ports
[0]->mwdma_mask
= 0;
1489 host
->ports
[0]->udma_mask
= 0;
1490 host
->ports
[1]->mwdma_mask
= 0;
1491 host
->ports
[1]->udma_mask
= 0;
1494 pci_set_master(pdev
);
1495 return ata_pci_sff_activate_host(host
, ata_sff_interrupt
, &piix_sht
);
1498 static int __init
piix_init(void)
1502 DPRINTK("pci_register_driver\n");
1503 rc
= pci_register_driver(&piix_pci_driver
);
1513 static void __exit
piix_exit(void)
1515 pci_unregister_driver(&piix_pci_driver
);
1518 module_init(piix_init
);
1519 module_exit(piix_exit
);