2 * Generic driver for the MPSC (UART mode) on Marvell parts (e.g., GT64240,
3 * GT64260, MV64340, MV64360, GT96100, ... ).
5 * Author: Mark A. Greer <mgreer@mvista.com>
7 * Based on an old MPSC driver that was in the linuxppc tree. It appears to
8 * have been created by Chris Zankel (formerly of MontaVista) but there
9 * is no proper Copyright so I'm not sure. Apparently, parts were also
10 * taken from PPCBoot (now U-Boot). Also based on drivers/serial/8250.c
13 * 2004 (c) MontaVista, Software, Inc. This file is licensed under
14 * the terms of the GNU General Public License version 2. This program
15 * is licensed "as is" without any warranty of any kind, whether express
19 * The MPSC interface is much like a typical network controller's interface.
20 * That is, you set up separate rings of descriptors for transmitting and
21 * receiving data. There is also a pool of buffers with (one buffer per
22 * descriptor) that incoming data are dma'd into or outgoing data are dma'd
25 * The MPSC requires two other controllers to be able to work. The Baud Rate
26 * Generator (BRG) provides a clock at programmable frequencies which determines
27 * the baud rate. The Serial DMA Controller (SDMA) takes incoming data from the
28 * MPSC and DMA's it into memory or DMA's outgoing data and passes it to the
29 * MPSC. It is actually the SDMA interrupt that the driver uses to keep the
30 * transmit and receive "engines" going (i.e., indicate data has been
31 * transmitted or received).
35 * 1) Some chips have an erratum where several regs cannot be
36 * read. To work around that, we keep a local copy of those regs in
39 * 2) Some chips have an erratum where the ctlr will hang when the SDMA ctlr
40 * accesses system mem with coherency enabled. For that reason, the driver
41 * assumes that coherency for that ctlr has been disabled. This means
42 * that when in a cache coherent system, the driver has to manually manage
43 * the data cache on the areas that it touches because the dma_* macro are
46 * 3) There is an erratum (on PPC) where you can't use the instruction to do
47 * a DMA_TO_DEVICE/cache clean so DMA_BIDIRECTIONAL/flushes are used in places
48 * where a DMA_TO_DEVICE/clean would have [otherwise] sufficed.
50 * 4) AFAICT, hardware flow control isn't supported by the controller --MAG.
54 #if defined(CONFIG_SERIAL_MPSC_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
58 #include <linux/module.h>
59 #include <linux/moduleparam.h>
60 #include <linux/tty.h>
61 #include <linux/tty_flip.h>
62 #include <linux/ioport.h>
63 #include <linux/init.h>
64 #include <linux/console.h>
65 #include <linux/sysrq.h>
66 #include <linux/serial.h>
67 #include <linux/serial_core.h>
68 #include <linux/delay.h>
69 #include <linux/device.h>
70 #include <linux/dma-mapping.h>
71 #include <linux/mv643xx.h>
72 #include <linux/platform_device.h>
77 #define MPSC_NUM_CTLRS 2
80 * Descriptors and buffers must be cache line aligned.
81 * Buffers lengths must be multiple of cache line size.
82 * Number of Tx & Rx descriptors must be powers of 2.
84 #define MPSC_RXR_ENTRIES 32
85 #define MPSC_RXRE_SIZE dma_get_cache_alignment()
86 #define MPSC_RXR_SIZE (MPSC_RXR_ENTRIES * MPSC_RXRE_SIZE)
87 #define MPSC_RXBE_SIZE dma_get_cache_alignment()
88 #define MPSC_RXB_SIZE (MPSC_RXR_ENTRIES * MPSC_RXBE_SIZE)
90 #define MPSC_TXR_ENTRIES 32
91 #define MPSC_TXRE_SIZE dma_get_cache_alignment()
92 #define MPSC_TXR_SIZE (MPSC_TXR_ENTRIES * MPSC_TXRE_SIZE)
93 #define MPSC_TXBE_SIZE dma_get_cache_alignment()
94 #define MPSC_TXB_SIZE (MPSC_TXR_ENTRIES * MPSC_TXBE_SIZE)
96 #define MPSC_DMA_ALLOC_SIZE (MPSC_RXR_SIZE + MPSC_RXB_SIZE + MPSC_TXR_SIZE \
97 + MPSC_TXB_SIZE + dma_get_cache_alignment() /* for alignment */)
99 /* Rx and Tx Ring entry descriptors -- assume entry size is <= cacheline size */
100 struct mpsc_rx_desc
{
106 } __attribute((packed
));
108 struct mpsc_tx_desc
{
114 } __attribute((packed
));
117 * Some regs that have the erratum that you can't read them are are shared
118 * between the two MPSC controllers. This struct contains those shared regs.
120 struct mpsc_shared_regs
{
121 phys_addr_t mpsc_routing_base_p
;
122 phys_addr_t sdma_intr_base_p
;
124 void __iomem
*mpsc_routing_base
;
125 void __iomem
*sdma_intr_base
;
130 u32 SDMA_INTR_CAUSE_m
;
131 u32 SDMA_INTR_MASK_m
;
134 /* The main driver data structure */
135 struct mpsc_port_info
{
136 struct uart_port port
; /* Overlay uart_port structure */
138 /* Internal driver state for this ctlr */
141 tcflag_t c_iflag
; /* save termios->c_iflag */
142 tcflag_t c_cflag
; /* save termios->c_cflag */
144 /* Info passed in from platform */
145 u8 mirror_regs
; /* Need to mirror regs? */
146 u8 cache_mgmt
; /* Need manual cache mgmt? */
147 u8 brg_can_tune
; /* BRG has baud tuning? */
155 /* Physical addresses of various blocks of registers (from platform) */
156 phys_addr_t mpsc_base_p
;
157 phys_addr_t sdma_base_p
;
158 phys_addr_t brg_base_p
;
160 /* Virtual addresses of various blocks of registers (from platform) */
161 void __iomem
*mpsc_base
;
162 void __iomem
*sdma_base
;
163 void __iomem
*brg_base
;
165 /* Descriptor ring and buffer allocations */
167 dma_addr_t dma_region_p
;
169 dma_addr_t rxr
; /* Rx descriptor ring */
170 dma_addr_t rxr_p
; /* Phys addr of rxr */
171 u8
*rxb
; /* Rx Ring I/O buf */
172 u8
*rxb_p
; /* Phys addr of rxb */
173 u32 rxr_posn
; /* First desc w/ Rx data */
175 dma_addr_t txr
; /* Tx descriptor ring */
176 dma_addr_t txr_p
; /* Phys addr of txr */
177 u8
*txb
; /* Tx Ring I/O buf */
178 u8
*txb_p
; /* Phys addr of txb */
179 int txr_head
; /* Where new data goes */
180 int txr_tail
; /* Where sent data comes off */
181 spinlock_t tx_lock
; /* transmit lock */
183 /* Mirrored values of regs we can't read (if 'mirror_regs' set) */
189 struct mpsc_shared_regs
*shared_regs
;
192 /* Hooks to platform-specific code */
193 int mpsc_platform_register_driver(void);
194 void mpsc_platform_unregister_driver(void);
196 /* Hooks back in to mpsc common to be called by platform-specific code */
197 struct mpsc_port_info
*mpsc_device_probe(int index
);
198 struct mpsc_port_info
*mpsc_device_remove(int index
);
200 /* Main MPSC Configuration Register Offsets */
201 #define MPSC_MMCRL 0x0000
202 #define MPSC_MMCRH 0x0004
203 #define MPSC_MPCR 0x0008
204 #define MPSC_CHR_1 0x000c
205 #define MPSC_CHR_2 0x0010
206 #define MPSC_CHR_3 0x0014
207 #define MPSC_CHR_4 0x0018
208 #define MPSC_CHR_5 0x001c
209 #define MPSC_CHR_6 0x0020
210 #define MPSC_CHR_7 0x0024
211 #define MPSC_CHR_8 0x0028
212 #define MPSC_CHR_9 0x002c
213 #define MPSC_CHR_10 0x0030
214 #define MPSC_CHR_11 0x0034
216 #define MPSC_MPCR_FRZ (1 << 9)
217 #define MPSC_MPCR_CL_5 0
218 #define MPSC_MPCR_CL_6 1
219 #define MPSC_MPCR_CL_7 2
220 #define MPSC_MPCR_CL_8 3
221 #define MPSC_MPCR_SBL_1 0
222 #define MPSC_MPCR_SBL_2 1
224 #define MPSC_CHR_2_TEV (1<<1)
225 #define MPSC_CHR_2_TA (1<<7)
226 #define MPSC_CHR_2_TTCS (1<<9)
227 #define MPSC_CHR_2_REV (1<<17)
228 #define MPSC_CHR_2_RA (1<<23)
229 #define MPSC_CHR_2_CRD (1<<25)
230 #define MPSC_CHR_2_EH (1<<31)
231 #define MPSC_CHR_2_PAR_ODD 0
232 #define MPSC_CHR_2_PAR_SPACE 1
233 #define MPSC_CHR_2_PAR_EVEN 2
234 #define MPSC_CHR_2_PAR_MARK 3
236 /* MPSC Signal Routing */
237 #define MPSC_MRR 0x0000
238 #define MPSC_RCRR 0x0004
239 #define MPSC_TCRR 0x0008
241 /* Serial DMA Controller Interface Registers */
242 #define SDMA_SDC 0x0000
243 #define SDMA_SDCM 0x0008
244 #define SDMA_RX_DESC 0x0800
245 #define SDMA_RX_BUF_PTR 0x0808
246 #define SDMA_SCRDP 0x0810
247 #define SDMA_TX_DESC 0x0c00
248 #define SDMA_SCTDP 0x0c10
249 #define SDMA_SFTDP 0x0c14
251 #define SDMA_DESC_CMDSTAT_PE (1<<0)
252 #define SDMA_DESC_CMDSTAT_CDL (1<<1)
253 #define SDMA_DESC_CMDSTAT_FR (1<<3)
254 #define SDMA_DESC_CMDSTAT_OR (1<<6)
255 #define SDMA_DESC_CMDSTAT_BR (1<<9)
256 #define SDMA_DESC_CMDSTAT_MI (1<<10)
257 #define SDMA_DESC_CMDSTAT_A (1<<11)
258 #define SDMA_DESC_CMDSTAT_AM (1<<12)
259 #define SDMA_DESC_CMDSTAT_CT (1<<13)
260 #define SDMA_DESC_CMDSTAT_C (1<<14)
261 #define SDMA_DESC_CMDSTAT_ES (1<<15)
262 #define SDMA_DESC_CMDSTAT_L (1<<16)
263 #define SDMA_DESC_CMDSTAT_F (1<<17)
264 #define SDMA_DESC_CMDSTAT_P (1<<18)
265 #define SDMA_DESC_CMDSTAT_EI (1<<23)
266 #define SDMA_DESC_CMDSTAT_O (1<<31)
268 #define SDMA_DESC_DFLT (SDMA_DESC_CMDSTAT_O \
269 | SDMA_DESC_CMDSTAT_EI)
271 #define SDMA_SDC_RFT (1<<0)
272 #define SDMA_SDC_SFM (1<<1)
273 #define SDMA_SDC_BLMR (1<<6)
274 #define SDMA_SDC_BLMT (1<<7)
275 #define SDMA_SDC_POVR (1<<8)
276 #define SDMA_SDC_RIFB (1<<9)
278 #define SDMA_SDCM_ERD (1<<7)
279 #define SDMA_SDCM_AR (1<<15)
280 #define SDMA_SDCM_STD (1<<16)
281 #define SDMA_SDCM_TXD (1<<23)
282 #define SDMA_SDCM_AT (1<<31)
284 #define SDMA_0_CAUSE_RXBUF (1<<0)
285 #define SDMA_0_CAUSE_RXERR (1<<1)
286 #define SDMA_0_CAUSE_TXBUF (1<<2)
287 #define SDMA_0_CAUSE_TXEND (1<<3)
288 #define SDMA_1_CAUSE_RXBUF (1<<8)
289 #define SDMA_1_CAUSE_RXERR (1<<9)
290 #define SDMA_1_CAUSE_TXBUF (1<<10)
291 #define SDMA_1_CAUSE_TXEND (1<<11)
293 #define SDMA_CAUSE_RX_MASK (SDMA_0_CAUSE_RXBUF | SDMA_0_CAUSE_RXERR \
294 | SDMA_1_CAUSE_RXBUF | SDMA_1_CAUSE_RXERR)
295 #define SDMA_CAUSE_TX_MASK (SDMA_0_CAUSE_TXBUF | SDMA_0_CAUSE_TXEND \
296 | SDMA_1_CAUSE_TXBUF | SDMA_1_CAUSE_TXEND)
298 /* SDMA Interrupt registers */
299 #define SDMA_INTR_CAUSE 0x0000
300 #define SDMA_INTR_MASK 0x0080
302 /* Baud Rate Generator Interface Registers */
303 #define BRG_BCR 0x0000
304 #define BRG_BTR 0x0004
307 * Define how this driver is known to the outside (we've been assigned a
308 * range on the "Low-density serial ports" major).
310 #define MPSC_MAJOR 204
311 #define MPSC_MINOR_START 44
312 #define MPSC_DRIVER_NAME "MPSC"
313 #define MPSC_DEV_NAME "ttyMM"
314 #define MPSC_VERSION "1.00"
316 static struct mpsc_port_info mpsc_ports
[MPSC_NUM_CTLRS
];
317 static struct mpsc_shared_regs mpsc_shared_regs
;
318 static struct uart_driver mpsc_reg
;
320 static void mpsc_start_rx(struct mpsc_port_info
*pi
);
321 static void mpsc_free_ring_mem(struct mpsc_port_info
*pi
);
322 static void mpsc_release_port(struct uart_port
*port
);
324 ******************************************************************************
326 * Baud Rate Generator Routines (BRG)
328 ******************************************************************************
330 static void mpsc_brg_init(struct mpsc_port_info
*pi
, u32 clk_src
)
334 v
= (pi
->mirror_regs
) ? pi
->BRG_BCR_m
: readl(pi
->brg_base
+ BRG_BCR
);
335 v
= (v
& ~(0xf << 18)) | ((clk_src
& 0xf) << 18);
337 if (pi
->brg_can_tune
)
342 writel(v
, pi
->brg_base
+ BRG_BCR
);
344 writel(readl(pi
->brg_base
+ BRG_BTR
) & 0xffff0000,
345 pi
->brg_base
+ BRG_BTR
);
348 static void mpsc_brg_enable(struct mpsc_port_info
*pi
)
352 v
= (pi
->mirror_regs
) ? pi
->BRG_BCR_m
: readl(pi
->brg_base
+ BRG_BCR
);
357 writel(v
, pi
->brg_base
+ BRG_BCR
);
360 static void mpsc_brg_disable(struct mpsc_port_info
*pi
)
364 v
= (pi
->mirror_regs
) ? pi
->BRG_BCR_m
: readl(pi
->brg_base
+ BRG_BCR
);
369 writel(v
, pi
->brg_base
+ BRG_BCR
);
373 * To set the baud, we adjust the CDV field in the BRG_BCR reg.
374 * From manual: Baud = clk / ((CDV+1)*2) ==> CDV = (clk / (baud*2)) - 1.
375 * However, the input clock is divided by 16 in the MPSC b/c of how
376 * 'MPSC_MMCRH' was set up so we have to divide the 'clk' used in our
377 * calculation by 16 to account for that. So the real calculation
378 * that accounts for the way the mpsc is set up is:
379 * CDV = (clk / (baud*2*16)) - 1 ==> CDV = (clk / (baud << 5)) - 1.
381 static void mpsc_set_baudrate(struct mpsc_port_info
*pi
, u32 baud
)
383 u32 cdv
= (pi
->port
.uartclk
/ (baud
<< 5)) - 1;
386 mpsc_brg_disable(pi
);
387 v
= (pi
->mirror_regs
) ? pi
->BRG_BCR_m
: readl(pi
->brg_base
+ BRG_BCR
);
388 v
= (v
& 0xffff0000) | (cdv
& 0xffff);
392 writel(v
, pi
->brg_base
+ BRG_BCR
);
397 ******************************************************************************
399 * Serial DMA Routines (SDMA)
401 ******************************************************************************
404 static void mpsc_sdma_burstsize(struct mpsc_port_info
*pi
, u32 burst_size
)
408 pr_debug("mpsc_sdma_burstsize[%d]: burst_size: %d\n",
409 pi
->port
.line
, burst_size
);
411 burst_size
>>= 3; /* Divide by 8 b/c reg values are 8-byte chunks */
414 v
= 0x0; /* 1 64-bit word */
415 else if (burst_size
< 4)
416 v
= 0x1; /* 2 64-bit words */
417 else if (burst_size
< 8)
418 v
= 0x2; /* 4 64-bit words */
420 v
= 0x3; /* 8 64-bit words */
422 writel((readl(pi
->sdma_base
+ SDMA_SDC
) & (0x3 << 12)) | (v
<< 12),
423 pi
->sdma_base
+ SDMA_SDC
);
426 static void mpsc_sdma_init(struct mpsc_port_info
*pi
, u32 burst_size
)
428 pr_debug("mpsc_sdma_init[%d]: burst_size: %d\n", pi
->port
.line
,
431 writel((readl(pi
->sdma_base
+ SDMA_SDC
) & 0x3ff) | 0x03f,
432 pi
->sdma_base
+ SDMA_SDC
);
433 mpsc_sdma_burstsize(pi
, burst_size
);
436 static u32
mpsc_sdma_intr_mask(struct mpsc_port_info
*pi
, u32 mask
)
440 pr_debug("mpsc_sdma_intr_mask[%d]: mask: 0x%x\n", pi
->port
.line
, mask
);
442 old
= v
= (pi
->mirror_regs
) ? pi
->shared_regs
->SDMA_INTR_MASK_m
:
443 readl(pi
->shared_regs
->sdma_intr_base
+ SDMA_INTR_MASK
);
451 pi
->shared_regs
->SDMA_INTR_MASK_m
= v
;
452 writel(v
, pi
->shared_regs
->sdma_intr_base
+ SDMA_INTR_MASK
);
459 static void mpsc_sdma_intr_unmask(struct mpsc_port_info
*pi
, u32 mask
)
463 pr_debug("mpsc_sdma_intr_unmask[%d]: mask: 0x%x\n", pi
->port
.line
,mask
);
465 v
= (pi
->mirror_regs
) ? pi
->shared_regs
->SDMA_INTR_MASK_m
466 : readl(pi
->shared_regs
->sdma_intr_base
+ SDMA_INTR_MASK
);
474 pi
->shared_regs
->SDMA_INTR_MASK_m
= v
;
475 writel(v
, pi
->shared_regs
->sdma_intr_base
+ SDMA_INTR_MASK
);
478 static void mpsc_sdma_intr_ack(struct mpsc_port_info
*pi
)
480 pr_debug("mpsc_sdma_intr_ack[%d]: Acknowledging IRQ\n", pi
->port
.line
);
483 pi
->shared_regs
->SDMA_INTR_CAUSE_m
= 0;
484 writeb(0x00, pi
->shared_regs
->sdma_intr_base
+ SDMA_INTR_CAUSE
488 static void mpsc_sdma_set_rx_ring(struct mpsc_port_info
*pi
,
489 struct mpsc_rx_desc
*rxre_p
)
491 pr_debug("mpsc_sdma_set_rx_ring[%d]: rxre_p: 0x%x\n",
492 pi
->port
.line
, (u32
)rxre_p
);
494 writel((u32
)rxre_p
, pi
->sdma_base
+ SDMA_SCRDP
);
497 static void mpsc_sdma_set_tx_ring(struct mpsc_port_info
*pi
,
498 struct mpsc_tx_desc
*txre_p
)
500 writel((u32
)txre_p
, pi
->sdma_base
+ SDMA_SFTDP
);
501 writel((u32
)txre_p
, pi
->sdma_base
+ SDMA_SCTDP
);
504 static void mpsc_sdma_cmd(struct mpsc_port_info
*pi
, u32 val
)
508 v
= readl(pi
->sdma_base
+ SDMA_SDCM
);
514 writel(v
, pi
->sdma_base
+ SDMA_SDCM
);
518 static uint
mpsc_sdma_tx_active(struct mpsc_port_info
*pi
)
520 return readl(pi
->sdma_base
+ SDMA_SDCM
) & SDMA_SDCM_TXD
;
523 static void mpsc_sdma_start_tx(struct mpsc_port_info
*pi
)
525 struct mpsc_tx_desc
*txre
, *txre_p
;
527 /* If tx isn't running & there's a desc ready to go, start it */
528 if (!mpsc_sdma_tx_active(pi
)) {
529 txre
= (struct mpsc_tx_desc
*)(pi
->txr
530 + (pi
->txr_tail
* MPSC_TXRE_SIZE
));
531 dma_cache_sync(pi
->port
.dev
, (void *)txre
, MPSC_TXRE_SIZE
,
533 #if defined(CONFIG_PPC32) && !defined(CONFIG_NOT_COHERENT_CACHE)
534 if (pi
->cache_mgmt
) /* GT642[46]0 Res #COMM-2 */
535 invalidate_dcache_range((ulong
)txre
,
536 (ulong
)txre
+ MPSC_TXRE_SIZE
);
539 if (be32_to_cpu(txre
->cmdstat
) & SDMA_DESC_CMDSTAT_O
) {
540 txre_p
= (struct mpsc_tx_desc
*)
541 (pi
->txr_p
+ (pi
->txr_tail
* MPSC_TXRE_SIZE
));
543 mpsc_sdma_set_tx_ring(pi
, txre_p
);
544 mpsc_sdma_cmd(pi
, SDMA_SDCM_STD
| SDMA_SDCM_TXD
);
549 static void mpsc_sdma_stop(struct mpsc_port_info
*pi
)
551 pr_debug("mpsc_sdma_stop[%d]: Stopping SDMA\n", pi
->port
.line
);
553 /* Abort any SDMA transfers */
554 mpsc_sdma_cmd(pi
, 0);
555 mpsc_sdma_cmd(pi
, SDMA_SDCM_AR
| SDMA_SDCM_AT
);
557 /* Clear the SDMA current and first TX and RX pointers */
558 mpsc_sdma_set_tx_ring(pi
, NULL
);
559 mpsc_sdma_set_rx_ring(pi
, NULL
);
561 /* Disable interrupts */
562 mpsc_sdma_intr_mask(pi
, 0xf);
563 mpsc_sdma_intr_ack(pi
);
567 ******************************************************************************
569 * Multi-Protocol Serial Controller Routines (MPSC)
571 ******************************************************************************
574 static void mpsc_hw_init(struct mpsc_port_info
*pi
)
578 pr_debug("mpsc_hw_init[%d]: Initializing hardware\n", pi
->port
.line
);
580 /* Set up clock routing */
581 if (pi
->mirror_regs
) {
582 v
= pi
->shared_regs
->MPSC_MRR_m
;
584 pi
->shared_regs
->MPSC_MRR_m
= v
;
585 writel(v
, pi
->shared_regs
->mpsc_routing_base
+ MPSC_MRR
);
587 v
= pi
->shared_regs
->MPSC_RCRR_m
;
588 v
= (v
& ~0xf0f) | 0x100;
589 pi
->shared_regs
->MPSC_RCRR_m
= v
;
590 writel(v
, pi
->shared_regs
->mpsc_routing_base
+ MPSC_RCRR
);
592 v
= pi
->shared_regs
->MPSC_TCRR_m
;
593 v
= (v
& ~0xf0f) | 0x100;
594 pi
->shared_regs
->MPSC_TCRR_m
= v
;
595 writel(v
, pi
->shared_regs
->mpsc_routing_base
+ MPSC_TCRR
);
597 v
= readl(pi
->shared_regs
->mpsc_routing_base
+ MPSC_MRR
);
599 writel(v
, pi
->shared_regs
->mpsc_routing_base
+ MPSC_MRR
);
601 v
= readl(pi
->shared_regs
->mpsc_routing_base
+ MPSC_RCRR
);
602 v
= (v
& ~0xf0f) | 0x100;
603 writel(v
, pi
->shared_regs
->mpsc_routing_base
+ MPSC_RCRR
);
605 v
= readl(pi
->shared_regs
->mpsc_routing_base
+ MPSC_TCRR
);
606 v
= (v
& ~0xf0f) | 0x100;
607 writel(v
, pi
->shared_regs
->mpsc_routing_base
+ MPSC_TCRR
);
610 /* Put MPSC in UART mode & enabel Tx/Rx egines */
611 writel(0x000004c4, pi
->mpsc_base
+ MPSC_MMCRL
);
613 /* No preamble, 16x divider, low-latency, */
614 writel(0x04400400, pi
->mpsc_base
+ MPSC_MMCRH
);
615 mpsc_set_baudrate(pi
, pi
->default_baud
);
617 if (pi
->mirror_regs
) {
618 pi
->MPSC_CHR_1_m
= 0;
619 pi
->MPSC_CHR_2_m
= 0;
621 writel(0, pi
->mpsc_base
+ MPSC_CHR_1
);
622 writel(0, pi
->mpsc_base
+ MPSC_CHR_2
);
623 writel(pi
->mpsc_max_idle
, pi
->mpsc_base
+ MPSC_CHR_3
);
624 writel(0, pi
->mpsc_base
+ MPSC_CHR_4
);
625 writel(0, pi
->mpsc_base
+ MPSC_CHR_5
);
626 writel(0, pi
->mpsc_base
+ MPSC_CHR_6
);
627 writel(0, pi
->mpsc_base
+ MPSC_CHR_7
);
628 writel(0, pi
->mpsc_base
+ MPSC_CHR_8
);
629 writel(0, pi
->mpsc_base
+ MPSC_CHR_9
);
630 writel(0, pi
->mpsc_base
+ MPSC_CHR_10
);
633 static void mpsc_enter_hunt(struct mpsc_port_info
*pi
)
635 pr_debug("mpsc_enter_hunt[%d]: Hunting...\n", pi
->port
.line
);
637 if (pi
->mirror_regs
) {
638 writel(pi
->MPSC_CHR_2_m
| MPSC_CHR_2_EH
,
639 pi
->mpsc_base
+ MPSC_CHR_2
);
640 /* Erratum prevents reading CHR_2 so just delay for a while */
643 writel(readl(pi
->mpsc_base
+ MPSC_CHR_2
) | MPSC_CHR_2_EH
,
644 pi
->mpsc_base
+ MPSC_CHR_2
);
646 while (readl(pi
->mpsc_base
+ MPSC_CHR_2
) & MPSC_CHR_2_EH
)
651 static void mpsc_freeze(struct mpsc_port_info
*pi
)
655 pr_debug("mpsc_freeze[%d]: Freezing\n", pi
->port
.line
);
657 v
= (pi
->mirror_regs
) ? pi
->MPSC_MPCR_m
:
658 readl(pi
->mpsc_base
+ MPSC_MPCR
);
663 writel(v
, pi
->mpsc_base
+ MPSC_MPCR
);
666 static void mpsc_unfreeze(struct mpsc_port_info
*pi
)
670 v
= (pi
->mirror_regs
) ? pi
->MPSC_MPCR_m
:
671 readl(pi
->mpsc_base
+ MPSC_MPCR
);
676 writel(v
, pi
->mpsc_base
+ MPSC_MPCR
);
678 pr_debug("mpsc_unfreeze[%d]: Unfrozen\n", pi
->port
.line
);
681 static void mpsc_set_char_length(struct mpsc_port_info
*pi
, u32 len
)
685 pr_debug("mpsc_set_char_length[%d]: char len: %d\n", pi
->port
.line
,len
);
687 v
= (pi
->mirror_regs
) ? pi
->MPSC_MPCR_m
:
688 readl(pi
->mpsc_base
+ MPSC_MPCR
);
689 v
= (v
& ~(0x3 << 12)) | ((len
& 0x3) << 12);
693 writel(v
, pi
->mpsc_base
+ MPSC_MPCR
);
696 static void mpsc_set_stop_bit_length(struct mpsc_port_info
*pi
, u32 len
)
700 pr_debug("mpsc_set_stop_bit_length[%d]: stop bits: %d\n",
703 v
= (pi
->mirror_regs
) ? pi
->MPSC_MPCR_m
:
704 readl(pi
->mpsc_base
+ MPSC_MPCR
);
706 v
= (v
& ~(1 << 14)) | ((len
& 0x1) << 14);
710 writel(v
, pi
->mpsc_base
+ MPSC_MPCR
);
713 static void mpsc_set_parity(struct mpsc_port_info
*pi
, u32 p
)
717 pr_debug("mpsc_set_parity[%d]: parity bits: 0x%x\n", pi
->port
.line
, p
);
719 v
= (pi
->mirror_regs
) ? pi
->MPSC_CHR_2_m
:
720 readl(pi
->mpsc_base
+ MPSC_CHR_2
);
723 v
= (v
& ~0xc000c) | (p
<< 18) | (p
<< 2);
726 pi
->MPSC_CHR_2_m
= v
;
727 writel(v
, pi
->mpsc_base
+ MPSC_CHR_2
);
731 ******************************************************************************
733 * Driver Init Routines
735 ******************************************************************************
738 static void mpsc_init_hw(struct mpsc_port_info
*pi
)
740 pr_debug("mpsc_init_hw[%d]: Initializing\n", pi
->port
.line
);
742 mpsc_brg_init(pi
, pi
->brg_clk_src
);
744 mpsc_sdma_init(pi
, dma_get_cache_alignment()); /* burst a cacheline */
749 static int mpsc_alloc_ring_mem(struct mpsc_port_info
*pi
)
753 pr_debug("mpsc_alloc_ring_mem[%d]: Allocating ring mem\n",
756 if (!pi
->dma_region
) {
757 if (!dma_supported(pi
->port
.dev
, 0xffffffff)) {
758 printk(KERN_ERR
"MPSC: Inadequate DMA support\n");
760 } else if ((pi
->dma_region
= dma_alloc_noncoherent(pi
->port
.dev
,
762 &pi
->dma_region_p
, GFP_KERNEL
))
764 printk(KERN_ERR
"MPSC: Can't alloc Desc region\n");
772 static void mpsc_free_ring_mem(struct mpsc_port_info
*pi
)
774 pr_debug("mpsc_free_ring_mem[%d]: Freeing ring mem\n", pi
->port
.line
);
776 if (pi
->dma_region
) {
777 dma_free_noncoherent(pi
->port
.dev
, MPSC_DMA_ALLOC_SIZE
,
778 pi
->dma_region
, pi
->dma_region_p
);
779 pi
->dma_region
= NULL
;
780 pi
->dma_region_p
= (dma_addr_t
)NULL
;
784 static void mpsc_init_rings(struct mpsc_port_info
*pi
)
786 struct mpsc_rx_desc
*rxre
;
787 struct mpsc_tx_desc
*txre
;
792 pr_debug("mpsc_init_rings[%d]: Initializing rings\n", pi
->port
.line
);
794 BUG_ON(pi
->dma_region
== NULL
);
796 memset(pi
->dma_region
, 0, MPSC_DMA_ALLOC_SIZE
);
799 * Descriptors & buffers are multiples of cacheline size and must be
802 dp
= ALIGN((u32
)pi
->dma_region
, dma_get_cache_alignment());
803 dp_p
= ALIGN((u32
)pi
->dma_region_p
, dma_get_cache_alignment());
806 * Partition dma region into rx ring descriptor, rx buffers,
807 * tx ring descriptors, and tx buffers.
812 dp_p
+= MPSC_RXR_SIZE
;
815 pi
->rxb_p
= (u8
*)dp_p
;
817 dp_p
+= MPSC_RXB_SIZE
;
824 dp_p
+= MPSC_TXR_SIZE
;
827 pi
->txb_p
= (u8
*)dp_p
;
832 /* Init rx ring descriptors */
838 for (i
= 0; i
< MPSC_RXR_ENTRIES
; i
++) {
839 rxre
= (struct mpsc_rx_desc
*)dp
;
841 rxre
->bufsize
= cpu_to_be16(MPSC_RXBE_SIZE
);
842 rxre
->bytecnt
= cpu_to_be16(0);
843 rxre
->cmdstat
= cpu_to_be32(SDMA_DESC_CMDSTAT_O
844 | SDMA_DESC_CMDSTAT_EI
| SDMA_DESC_CMDSTAT_F
845 | SDMA_DESC_CMDSTAT_L
);
846 rxre
->link
= cpu_to_be32(dp_p
+ MPSC_RXRE_SIZE
);
847 rxre
->buf_ptr
= cpu_to_be32(bp_p
);
849 dp
+= MPSC_RXRE_SIZE
;
850 dp_p
+= MPSC_RXRE_SIZE
;
851 bp
+= MPSC_RXBE_SIZE
;
852 bp_p
+= MPSC_RXBE_SIZE
;
854 rxre
->link
= cpu_to_be32(pi
->rxr_p
); /* Wrap last back to first */
856 /* Init tx ring descriptors */
862 for (i
= 0; i
< MPSC_TXR_ENTRIES
; i
++) {
863 txre
= (struct mpsc_tx_desc
*)dp
;
865 txre
->link
= cpu_to_be32(dp_p
+ MPSC_TXRE_SIZE
);
866 txre
->buf_ptr
= cpu_to_be32(bp_p
);
868 dp
+= MPSC_TXRE_SIZE
;
869 dp_p
+= MPSC_TXRE_SIZE
;
870 bp
+= MPSC_TXBE_SIZE
;
871 bp_p
+= MPSC_TXBE_SIZE
;
873 txre
->link
= cpu_to_be32(pi
->txr_p
); /* Wrap last back to first */
875 dma_cache_sync(pi
->port
.dev
, (void *)pi
->dma_region
,
876 MPSC_DMA_ALLOC_SIZE
, DMA_BIDIRECTIONAL
);
877 #if defined(CONFIG_PPC32) && !defined(CONFIG_NOT_COHERENT_CACHE)
878 if (pi
->cache_mgmt
) /* GT642[46]0 Res #COMM-2 */
879 flush_dcache_range((ulong
)pi
->dma_region
,
880 (ulong
)pi
->dma_region
881 + MPSC_DMA_ALLOC_SIZE
);
887 static void mpsc_uninit_rings(struct mpsc_port_info
*pi
)
889 pr_debug("mpsc_uninit_rings[%d]: Uninitializing rings\n",pi
->port
.line
);
891 BUG_ON(pi
->dma_region
== NULL
);
907 static int mpsc_make_ready(struct mpsc_port_info
*pi
)
911 pr_debug("mpsc_make_ready[%d]: Making cltr ready\n", pi
->port
.line
);
915 if ((rc
= mpsc_alloc_ring_mem(pi
)))
925 ******************************************************************************
927 * Interrupt Handling Routines
929 ******************************************************************************
932 static int mpsc_rx_intr(struct mpsc_port_info
*pi
)
934 struct mpsc_rx_desc
*rxre
;
935 struct tty_struct
*tty
= pi
->port
.info
->tty
;
936 u32 cmdstat
, bytes_in
, i
;
939 char flag
= TTY_NORMAL
;
941 pr_debug("mpsc_rx_intr[%d]: Handling Rx intr\n", pi
->port
.line
);
943 rxre
= (struct mpsc_rx_desc
*)(pi
->rxr
+ (pi
->rxr_posn
*MPSC_RXRE_SIZE
));
945 dma_cache_sync(pi
->port
.dev
, (void *)rxre
, MPSC_RXRE_SIZE
,
947 #if defined(CONFIG_PPC32) && !defined(CONFIG_NOT_COHERENT_CACHE)
948 if (pi
->cache_mgmt
) /* GT642[46]0 Res #COMM-2 */
949 invalidate_dcache_range((ulong
)rxre
,
950 (ulong
)rxre
+ MPSC_RXRE_SIZE
);
954 * Loop through Rx descriptors handling ones that have been completed.
956 while (!((cmdstat
= be32_to_cpu(rxre
->cmdstat
))
957 & SDMA_DESC_CMDSTAT_O
)) {
958 bytes_in
= be16_to_cpu(rxre
->bytecnt
);
960 /* Following use of tty struct directly is deprecated */
961 if (unlikely(tty_buffer_request_room(tty
, bytes_in
)
963 if (tty
->low_latency
)
964 tty_flip_buffer_push(tty
);
966 * If this failed then we will throw away the bytes
967 * but must do so to clear interrupts.
971 bp
= pi
->rxb
+ (pi
->rxr_posn
* MPSC_RXBE_SIZE
);
972 dma_cache_sync(pi
->port
.dev
, (void *)bp
, MPSC_RXBE_SIZE
,
974 #if defined(CONFIG_PPC32) && !defined(CONFIG_NOT_COHERENT_CACHE)
975 if (pi
->cache_mgmt
) /* GT642[46]0 Res #COMM-2 */
976 invalidate_dcache_range((ulong
)bp
,
977 (ulong
)bp
+ MPSC_RXBE_SIZE
);
981 * Other than for parity error, the manual provides little
982 * info on what data will be in a frame flagged by any of
983 * these errors. For parity error, it is the last byte in
984 * the buffer that had the error. As for the rest, I guess
985 * we'll assume there is no data in the buffer.
986 * If there is...it gets lost.
988 if (unlikely(cmdstat
& (SDMA_DESC_CMDSTAT_BR
989 | SDMA_DESC_CMDSTAT_FR
990 | SDMA_DESC_CMDSTAT_OR
))) {
992 pi
->port
.icount
.rx
++;
994 if (cmdstat
& SDMA_DESC_CMDSTAT_BR
) { /* Break */
995 pi
->port
.icount
.brk
++;
997 if (uart_handle_break(&pi
->port
))
999 } else if (cmdstat
& SDMA_DESC_CMDSTAT_FR
) {
1000 pi
->port
.icount
.frame
++;
1001 } else if (cmdstat
& SDMA_DESC_CMDSTAT_OR
) {
1002 pi
->port
.icount
.overrun
++;
1005 cmdstat
&= pi
->port
.read_status_mask
;
1007 if (cmdstat
& SDMA_DESC_CMDSTAT_BR
)
1009 else if (cmdstat
& SDMA_DESC_CMDSTAT_FR
)
1011 else if (cmdstat
& SDMA_DESC_CMDSTAT_OR
)
1013 else if (cmdstat
& SDMA_DESC_CMDSTAT_PE
)
1017 if (uart_handle_sysrq_char(&pi
->port
, *bp
)) {
1023 if ((unlikely(cmdstat
& (SDMA_DESC_CMDSTAT_BR
1024 | SDMA_DESC_CMDSTAT_FR
1025 | SDMA_DESC_CMDSTAT_OR
)))
1026 && !(cmdstat
& pi
->port
.ignore_status_mask
)) {
1027 tty_insert_flip_char(tty
, *bp
, flag
);
1029 for (i
=0; i
<bytes_in
; i
++)
1030 tty_insert_flip_char(tty
, *bp
++, TTY_NORMAL
);
1032 pi
->port
.icount
.rx
+= bytes_in
;
1036 rxre
->bytecnt
= cpu_to_be16(0);
1038 rxre
->cmdstat
= cpu_to_be32(SDMA_DESC_CMDSTAT_O
1039 | SDMA_DESC_CMDSTAT_EI
| SDMA_DESC_CMDSTAT_F
1040 | SDMA_DESC_CMDSTAT_L
);
1042 dma_cache_sync(pi
->port
.dev
, (void *)rxre
, MPSC_RXRE_SIZE
,
1044 #if defined(CONFIG_PPC32) && !defined(CONFIG_NOT_COHERENT_CACHE)
1045 if (pi
->cache_mgmt
) /* GT642[46]0 Res #COMM-2 */
1046 flush_dcache_range((ulong
)rxre
,
1047 (ulong
)rxre
+ MPSC_RXRE_SIZE
);
1050 /* Advance to next descriptor */
1051 pi
->rxr_posn
= (pi
->rxr_posn
+ 1) & (MPSC_RXR_ENTRIES
- 1);
1052 rxre
= (struct mpsc_rx_desc
*)
1053 (pi
->rxr
+ (pi
->rxr_posn
* MPSC_RXRE_SIZE
));
1054 dma_cache_sync(pi
->port
.dev
, (void *)rxre
, MPSC_RXRE_SIZE
,
1056 #if defined(CONFIG_PPC32) && !defined(CONFIG_NOT_COHERENT_CACHE)
1057 if (pi
->cache_mgmt
) /* GT642[46]0 Res #COMM-2 */
1058 invalidate_dcache_range((ulong
)rxre
,
1059 (ulong
)rxre
+ MPSC_RXRE_SIZE
);
1064 /* Restart rx engine, if its stopped */
1065 if ((readl(pi
->sdma_base
+ SDMA_SDCM
) & SDMA_SDCM_ERD
) == 0)
1068 tty_flip_buffer_push(tty
);
1072 static void mpsc_setup_tx_desc(struct mpsc_port_info
*pi
, u32 count
, u32 intr
)
1074 struct mpsc_tx_desc
*txre
;
1076 txre
= (struct mpsc_tx_desc
*)(pi
->txr
1077 + (pi
->txr_head
* MPSC_TXRE_SIZE
));
1079 txre
->bytecnt
= cpu_to_be16(count
);
1080 txre
->shadow
= txre
->bytecnt
;
1081 wmb(); /* ensure cmdstat is last field updated */
1082 txre
->cmdstat
= cpu_to_be32(SDMA_DESC_CMDSTAT_O
| SDMA_DESC_CMDSTAT_F
1083 | SDMA_DESC_CMDSTAT_L
1084 | ((intr
) ? SDMA_DESC_CMDSTAT_EI
: 0));
1086 dma_cache_sync(pi
->port
.dev
, (void *)txre
, MPSC_TXRE_SIZE
,
1088 #if defined(CONFIG_PPC32) && !defined(CONFIG_NOT_COHERENT_CACHE)
1089 if (pi
->cache_mgmt
) /* GT642[46]0 Res #COMM-2 */
1090 flush_dcache_range((ulong
)txre
,
1091 (ulong
)txre
+ MPSC_TXRE_SIZE
);
1095 static void mpsc_copy_tx_data(struct mpsc_port_info
*pi
)
1097 struct circ_buf
*xmit
= &pi
->port
.info
->xmit
;
1101 /* Make sure the desc ring isn't full */
1102 while (CIRC_CNT(pi
->txr_head
, pi
->txr_tail
, MPSC_TXR_ENTRIES
)
1103 < (MPSC_TXR_ENTRIES
- 1)) {
1104 if (pi
->port
.x_char
) {
1106 * Ideally, we should use the TCS field in
1107 * CHR_1 to put the x_char out immediately but
1108 * errata prevents us from being able to read
1109 * CHR_2 to know that its safe to write to
1110 * CHR_1. Instead, just put it in-band with
1111 * all the other Tx data.
1113 bp
= pi
->txb
+ (pi
->txr_head
* MPSC_TXBE_SIZE
);
1114 *bp
= pi
->port
.x_char
;
1115 pi
->port
.x_char
= 0;
1117 } else if (!uart_circ_empty(xmit
)
1118 && !uart_tx_stopped(&pi
->port
)) {
1119 i
= min((u32
)MPSC_TXBE_SIZE
,
1120 (u32
)uart_circ_chars_pending(xmit
));
1121 i
= min(i
, (u32
)CIRC_CNT_TO_END(xmit
->head
, xmit
->tail
,
1123 bp
= pi
->txb
+ (pi
->txr_head
* MPSC_TXBE_SIZE
);
1124 memcpy(bp
, &xmit
->buf
[xmit
->tail
], i
);
1125 xmit
->tail
= (xmit
->tail
+ i
) & (UART_XMIT_SIZE
- 1);
1127 if (uart_circ_chars_pending(xmit
) < WAKEUP_CHARS
)
1128 uart_write_wakeup(&pi
->port
);
1129 } else { /* All tx data copied into ring bufs */
1133 dma_cache_sync(pi
->port
.dev
, (void *)bp
, MPSC_TXBE_SIZE
,
1135 #if defined(CONFIG_PPC32) && !defined(CONFIG_NOT_COHERENT_CACHE)
1136 if (pi
->cache_mgmt
) /* GT642[46]0 Res #COMM-2 */
1137 flush_dcache_range((ulong
)bp
,
1138 (ulong
)bp
+ MPSC_TXBE_SIZE
);
1140 mpsc_setup_tx_desc(pi
, i
, 1);
1142 /* Advance to next descriptor */
1143 pi
->txr_head
= (pi
->txr_head
+ 1) & (MPSC_TXR_ENTRIES
- 1);
1147 static int mpsc_tx_intr(struct mpsc_port_info
*pi
)
1149 struct mpsc_tx_desc
*txre
;
1151 unsigned long iflags
;
1153 spin_lock_irqsave(&pi
->tx_lock
, iflags
);
1155 if (!mpsc_sdma_tx_active(pi
)) {
1156 txre
= (struct mpsc_tx_desc
*)(pi
->txr
1157 + (pi
->txr_tail
* MPSC_TXRE_SIZE
));
1159 dma_cache_sync(pi
->port
.dev
, (void *)txre
, MPSC_TXRE_SIZE
,
1161 #if defined(CONFIG_PPC32) && !defined(CONFIG_NOT_COHERENT_CACHE)
1162 if (pi
->cache_mgmt
) /* GT642[46]0 Res #COMM-2 */
1163 invalidate_dcache_range((ulong
)txre
,
1164 (ulong
)txre
+ MPSC_TXRE_SIZE
);
1167 while (!(be32_to_cpu(txre
->cmdstat
) & SDMA_DESC_CMDSTAT_O
)) {
1169 pi
->port
.icount
.tx
+= be16_to_cpu(txre
->bytecnt
);
1170 pi
->txr_tail
= (pi
->txr_tail
+1) & (MPSC_TXR_ENTRIES
-1);
1172 /* If no more data to tx, fall out of loop */
1173 if (pi
->txr_head
== pi
->txr_tail
)
1176 txre
= (struct mpsc_tx_desc
*)(pi
->txr
1177 + (pi
->txr_tail
* MPSC_TXRE_SIZE
));
1178 dma_cache_sync(pi
->port
.dev
, (void *)txre
,
1179 MPSC_TXRE_SIZE
, DMA_FROM_DEVICE
);
1180 #if defined(CONFIG_PPC32) && !defined(CONFIG_NOT_COHERENT_CACHE)
1181 if (pi
->cache_mgmt
) /* GT642[46]0 Res #COMM-2 */
1182 invalidate_dcache_range((ulong
)txre
,
1183 (ulong
)txre
+ MPSC_TXRE_SIZE
);
1187 mpsc_copy_tx_data(pi
);
1188 mpsc_sdma_start_tx(pi
); /* start next desc if ready */
1191 spin_unlock_irqrestore(&pi
->tx_lock
, iflags
);
1196 * This is the driver's interrupt handler. To avoid a race, we first clear
1197 * the interrupt, then handle any completed Rx/Tx descriptors. When done
1198 * handling those descriptors, we restart the Rx/Tx engines if they're stopped.
1200 static irqreturn_t
mpsc_sdma_intr(int irq
, void *dev_id
)
1202 struct mpsc_port_info
*pi
= dev_id
;
1206 pr_debug("mpsc_sdma_intr[%d]: SDMA Interrupt Received\n",pi
->port
.line
);
1208 spin_lock_irqsave(&pi
->port
.lock
, iflags
);
1209 mpsc_sdma_intr_ack(pi
);
1210 if (mpsc_rx_intr(pi
))
1212 if (mpsc_tx_intr(pi
))
1214 spin_unlock_irqrestore(&pi
->port
.lock
, iflags
);
1216 pr_debug("mpsc_sdma_intr[%d]: SDMA Interrupt Handled\n", pi
->port
.line
);
1221 ******************************************************************************
1223 * serial_core.c Interface routines
1225 ******************************************************************************
1227 static uint
mpsc_tx_empty(struct uart_port
*port
)
1229 struct mpsc_port_info
*pi
= (struct mpsc_port_info
*)port
;
1233 spin_lock_irqsave(&pi
->port
.lock
, iflags
);
1234 rc
= mpsc_sdma_tx_active(pi
) ? 0 : TIOCSER_TEMT
;
1235 spin_unlock_irqrestore(&pi
->port
.lock
, iflags
);
1240 static void mpsc_set_mctrl(struct uart_port
*port
, uint mctrl
)
1242 /* Have no way to set modem control lines AFAICT */
1245 static uint
mpsc_get_mctrl(struct uart_port
*port
)
1247 struct mpsc_port_info
*pi
= (struct mpsc_port_info
*)port
;
1250 status
= (pi
->mirror_regs
) ? pi
->MPSC_CHR_10_m
1251 : readl(pi
->mpsc_base
+ MPSC_CHR_10
);
1255 mflags
|= TIOCM_CTS
;
1257 mflags
|= TIOCM_CAR
;
1259 return mflags
| TIOCM_DSR
; /* No way to tell if DSR asserted */
1262 static void mpsc_stop_tx(struct uart_port
*port
)
1264 struct mpsc_port_info
*pi
= (struct mpsc_port_info
*)port
;
1266 pr_debug("mpsc_stop_tx[%d]\n", port
->line
);
1271 static void mpsc_start_tx(struct uart_port
*port
)
1273 struct mpsc_port_info
*pi
= (struct mpsc_port_info
*)port
;
1274 unsigned long iflags
;
1276 spin_lock_irqsave(&pi
->tx_lock
, iflags
);
1279 mpsc_copy_tx_data(pi
);
1280 mpsc_sdma_start_tx(pi
);
1282 spin_unlock_irqrestore(&pi
->tx_lock
, iflags
);
1284 pr_debug("mpsc_start_tx[%d]\n", port
->line
);
1287 static void mpsc_start_rx(struct mpsc_port_info
*pi
)
1289 pr_debug("mpsc_start_rx[%d]: Starting...\n", pi
->port
.line
);
1292 mpsc_enter_hunt(pi
);
1293 mpsc_sdma_cmd(pi
, SDMA_SDCM_ERD
);
1297 static void mpsc_stop_rx(struct uart_port
*port
)
1299 struct mpsc_port_info
*pi
= (struct mpsc_port_info
*)port
;
1301 pr_debug("mpsc_stop_rx[%d]: Stopping...\n", port
->line
);
1303 if (pi
->mirror_regs
) {
1304 writel(pi
->MPSC_CHR_2_m
| MPSC_CHR_2_RA
,
1305 pi
->mpsc_base
+ MPSC_CHR_2
);
1306 /* Erratum prevents reading CHR_2 so just delay for a while */
1309 writel(readl(pi
->mpsc_base
+ MPSC_CHR_2
) | MPSC_CHR_2_RA
,
1310 pi
->mpsc_base
+ MPSC_CHR_2
);
1312 while (readl(pi
->mpsc_base
+ MPSC_CHR_2
) & MPSC_CHR_2_RA
)
1316 mpsc_sdma_cmd(pi
, SDMA_SDCM_AR
);
1319 static void mpsc_enable_ms(struct uart_port
*port
)
1323 static void mpsc_break_ctl(struct uart_port
*port
, int ctl
)
1325 struct mpsc_port_info
*pi
= (struct mpsc_port_info
*)port
;
1329 v
= ctl
? 0x00ff0000 : 0;
1331 spin_lock_irqsave(&pi
->port
.lock
, flags
);
1332 if (pi
->mirror_regs
)
1333 pi
->MPSC_CHR_1_m
= v
;
1334 writel(v
, pi
->mpsc_base
+ MPSC_CHR_1
);
1335 spin_unlock_irqrestore(&pi
->port
.lock
, flags
);
1338 static int mpsc_startup(struct uart_port
*port
)
1340 struct mpsc_port_info
*pi
= (struct mpsc_port_info
*)port
;
1344 pr_debug("mpsc_startup[%d]: Starting up MPSC, irq: %d\n",
1345 port
->line
, pi
->port
.irq
);
1347 if ((rc
= mpsc_make_ready(pi
)) == 0) {
1348 /* Setup IRQ handler */
1349 mpsc_sdma_intr_ack(pi
);
1351 /* If irq's are shared, need to set flag */
1352 if (mpsc_ports
[0].port
.irq
== mpsc_ports
[1].port
.irq
)
1355 if (request_irq(pi
->port
.irq
, mpsc_sdma_intr
, flag
,
1357 printk(KERN_ERR
"MPSC: Can't get SDMA IRQ %d\n",
1360 mpsc_sdma_intr_unmask(pi
, 0xf);
1361 mpsc_sdma_set_rx_ring(pi
, (struct mpsc_rx_desc
*)(pi
->rxr_p
1362 + (pi
->rxr_posn
* MPSC_RXRE_SIZE
)));
1368 static void mpsc_shutdown(struct uart_port
*port
)
1370 struct mpsc_port_info
*pi
= (struct mpsc_port_info
*)port
;
1372 pr_debug("mpsc_shutdown[%d]: Shutting down MPSC\n", port
->line
);
1375 free_irq(pi
->port
.irq
, pi
);
1378 static void mpsc_set_termios(struct uart_port
*port
, struct ktermios
*termios
,
1379 struct ktermios
*old
)
1381 struct mpsc_port_info
*pi
= (struct mpsc_port_info
*)port
;
1384 u32 chr_bits
, stop_bits
, par
;
1386 pi
->c_iflag
= termios
->c_iflag
;
1387 pi
->c_cflag
= termios
->c_cflag
;
1389 switch (termios
->c_cflag
& CSIZE
) {
1391 chr_bits
= MPSC_MPCR_CL_5
;
1394 chr_bits
= MPSC_MPCR_CL_6
;
1397 chr_bits
= MPSC_MPCR_CL_7
;
1401 chr_bits
= MPSC_MPCR_CL_8
;
1405 if (termios
->c_cflag
& CSTOPB
)
1406 stop_bits
= MPSC_MPCR_SBL_2
;
1408 stop_bits
= MPSC_MPCR_SBL_1
;
1410 par
= MPSC_CHR_2_PAR_EVEN
;
1411 if (termios
->c_cflag
& PARENB
)
1412 if (termios
->c_cflag
& PARODD
)
1413 par
= MPSC_CHR_2_PAR_ODD
;
1415 if (termios
->c_cflag
& CMSPAR
) {
1416 if (termios
->c_cflag
& PARODD
)
1417 par
= MPSC_CHR_2_PAR_MARK
;
1419 par
= MPSC_CHR_2_PAR_SPACE
;
1423 baud
= uart_get_baud_rate(port
, termios
, old
, 0, port
->uartclk
);
1425 spin_lock_irqsave(&pi
->port
.lock
, flags
);
1427 uart_update_timeout(port
, termios
->c_cflag
, baud
);
1429 mpsc_set_char_length(pi
, chr_bits
);
1430 mpsc_set_stop_bit_length(pi
, stop_bits
);
1431 mpsc_set_parity(pi
, par
);
1432 mpsc_set_baudrate(pi
, baud
);
1434 /* Characters/events to read */
1435 pi
->port
.read_status_mask
= SDMA_DESC_CMDSTAT_OR
;
1437 if (termios
->c_iflag
& INPCK
)
1438 pi
->port
.read_status_mask
|= SDMA_DESC_CMDSTAT_PE
1439 | SDMA_DESC_CMDSTAT_FR
;
1441 if (termios
->c_iflag
& (BRKINT
| PARMRK
))
1442 pi
->port
.read_status_mask
|= SDMA_DESC_CMDSTAT_BR
;
1444 /* Characters/events to ignore */
1445 pi
->port
.ignore_status_mask
= 0;
1447 if (termios
->c_iflag
& IGNPAR
)
1448 pi
->port
.ignore_status_mask
|= SDMA_DESC_CMDSTAT_PE
1449 | SDMA_DESC_CMDSTAT_FR
;
1451 if (termios
->c_iflag
& IGNBRK
) {
1452 pi
->port
.ignore_status_mask
|= SDMA_DESC_CMDSTAT_BR
;
1454 if (termios
->c_iflag
& IGNPAR
)
1455 pi
->port
.ignore_status_mask
|= SDMA_DESC_CMDSTAT_OR
;
1458 if ((termios
->c_cflag
& CREAD
)) {
1459 if (!pi
->rcv_data
) {
1463 } else if (pi
->rcv_data
) {
1468 spin_unlock_irqrestore(&pi
->port
.lock
, flags
);
1471 static const char *mpsc_type(struct uart_port
*port
)
1473 pr_debug("mpsc_type[%d]: port type: %s\n", port
->line
,MPSC_DRIVER_NAME
);
1474 return MPSC_DRIVER_NAME
;
1477 static int mpsc_request_port(struct uart_port
*port
)
1479 /* Should make chip/platform specific call */
1483 static void mpsc_release_port(struct uart_port
*port
)
1485 struct mpsc_port_info
*pi
= (struct mpsc_port_info
*)port
;
1488 mpsc_uninit_rings(pi
);
1489 mpsc_free_ring_mem(pi
);
1494 static void mpsc_config_port(struct uart_port
*port
, int flags
)
1498 static int mpsc_verify_port(struct uart_port
*port
, struct serial_struct
*ser
)
1500 struct mpsc_port_info
*pi
= (struct mpsc_port_info
*)port
;
1503 pr_debug("mpsc_verify_port[%d]: Verifying port data\n", pi
->port
.line
);
1505 if (ser
->type
!= PORT_UNKNOWN
&& ser
->type
!= PORT_MPSC
)
1507 else if (pi
->port
.irq
!= ser
->irq
)
1509 else if (ser
->io_type
!= SERIAL_IO_MEM
)
1511 else if (pi
->port
.uartclk
/ 16 != ser
->baud_base
) /* Not sure */
1513 else if ((void *)pi
->port
.mapbase
!= ser
->iomem_base
)
1515 else if (pi
->port
.iobase
!= ser
->port
)
1517 else if (ser
->hub6
!= 0)
1523 static struct uart_ops mpsc_pops
= {
1524 .tx_empty
= mpsc_tx_empty
,
1525 .set_mctrl
= mpsc_set_mctrl
,
1526 .get_mctrl
= mpsc_get_mctrl
,
1527 .stop_tx
= mpsc_stop_tx
,
1528 .start_tx
= mpsc_start_tx
,
1529 .stop_rx
= mpsc_stop_rx
,
1530 .enable_ms
= mpsc_enable_ms
,
1531 .break_ctl
= mpsc_break_ctl
,
1532 .startup
= mpsc_startup
,
1533 .shutdown
= mpsc_shutdown
,
1534 .set_termios
= mpsc_set_termios
,
1536 .release_port
= mpsc_release_port
,
1537 .request_port
= mpsc_request_port
,
1538 .config_port
= mpsc_config_port
,
1539 .verify_port
= mpsc_verify_port
,
1543 ******************************************************************************
1545 * Console Interface Routines
1547 ******************************************************************************
1550 #ifdef CONFIG_SERIAL_MPSC_CONSOLE
1551 static void mpsc_console_write(struct console
*co
, const char *s
, uint count
)
1553 struct mpsc_port_info
*pi
= &mpsc_ports
[co
->index
];
1554 u8
*bp
, *dp
, add_cr
= 0;
1556 unsigned long iflags
;
1558 spin_lock_irqsave(&pi
->tx_lock
, iflags
);
1560 while (pi
->txr_head
!= pi
->txr_tail
) {
1561 while (mpsc_sdma_tx_active(pi
))
1563 mpsc_sdma_intr_ack(pi
);
1567 while (mpsc_sdma_tx_active(pi
))
1571 bp
= dp
= pi
->txb
+ (pi
->txr_head
* MPSC_TXBE_SIZE
);
1573 for (i
= 0; i
< MPSC_TXBE_SIZE
; i
++) {
1583 if (*(s
++) == '\n') { /* add '\r' after '\n' */
1592 dma_cache_sync(pi
->port
.dev
, (void *)bp
, MPSC_TXBE_SIZE
,
1594 #if defined(CONFIG_PPC32) && !defined(CONFIG_NOT_COHERENT_CACHE)
1595 if (pi
->cache_mgmt
) /* GT642[46]0 Res #COMM-2 */
1596 flush_dcache_range((ulong
)bp
,
1597 (ulong
)bp
+ MPSC_TXBE_SIZE
);
1599 mpsc_setup_tx_desc(pi
, i
, 0);
1600 pi
->txr_head
= (pi
->txr_head
+ 1) & (MPSC_TXR_ENTRIES
- 1);
1601 mpsc_sdma_start_tx(pi
);
1603 while (mpsc_sdma_tx_active(pi
))
1606 pi
->txr_tail
= (pi
->txr_tail
+ 1) & (MPSC_TXR_ENTRIES
- 1);
1609 spin_unlock_irqrestore(&pi
->tx_lock
, iflags
);
1612 static int __init
mpsc_console_setup(struct console
*co
, char *options
)
1614 struct mpsc_port_info
*pi
;
1615 int baud
, bits
, parity
, flow
;
1617 pr_debug("mpsc_console_setup[%d]: options: %s\n", co
->index
, options
);
1619 if (co
->index
>= MPSC_NUM_CTLRS
)
1622 pi
= &mpsc_ports
[co
->index
];
1624 baud
= pi
->default_baud
;
1625 bits
= pi
->default_bits
;
1626 parity
= pi
->default_parity
;
1627 flow
= pi
->default_flow
;
1632 spin_lock_init(&pi
->port
.lock
); /* Temporary fix--copied from 8250.c */
1635 uart_parse_options(options
, &baud
, &parity
, &bits
, &flow
);
1637 return uart_set_options(&pi
->port
, co
, baud
, parity
, bits
, flow
);
1640 static struct console mpsc_console
= {
1641 .name
= MPSC_DEV_NAME
,
1642 .write
= mpsc_console_write
,
1643 .device
= uart_console_device
,
1644 .setup
= mpsc_console_setup
,
1645 .flags
= CON_PRINTBUFFER
,
1650 static int __init
mpsc_late_console_init(void)
1652 pr_debug("mpsc_late_console_init: Enter\n");
1654 if (!(mpsc_console
.flags
& CON_ENABLED
))
1655 register_console(&mpsc_console
);
1659 late_initcall(mpsc_late_console_init
);
1661 #define MPSC_CONSOLE &mpsc_console
1663 #define MPSC_CONSOLE NULL
1666 ******************************************************************************
1668 * Dummy Platform Driver to extract & map shared register regions
1670 ******************************************************************************
1672 static void mpsc_resource_err(char *s
)
1674 printk(KERN_WARNING
"MPSC: Platform device resource error in %s\n", s
);
1677 static int mpsc_shared_map_regs(struct platform_device
*pd
)
1681 if ((r
= platform_get_resource(pd
, IORESOURCE_MEM
,
1682 MPSC_ROUTING_BASE_ORDER
))
1683 && request_mem_region(r
->start
,
1684 MPSC_ROUTING_REG_BLOCK_SIZE
,
1685 "mpsc_routing_regs")) {
1686 mpsc_shared_regs
.mpsc_routing_base
= ioremap(r
->start
,
1687 MPSC_ROUTING_REG_BLOCK_SIZE
);
1688 mpsc_shared_regs
.mpsc_routing_base_p
= r
->start
;
1690 mpsc_resource_err("MPSC routing base");
1694 if ((r
= platform_get_resource(pd
, IORESOURCE_MEM
,
1695 MPSC_SDMA_INTR_BASE_ORDER
))
1696 && request_mem_region(r
->start
,
1697 MPSC_SDMA_INTR_REG_BLOCK_SIZE
,
1698 "sdma_intr_regs")) {
1699 mpsc_shared_regs
.sdma_intr_base
= ioremap(r
->start
,
1700 MPSC_SDMA_INTR_REG_BLOCK_SIZE
);
1701 mpsc_shared_regs
.sdma_intr_base_p
= r
->start
;
1703 iounmap(mpsc_shared_regs
.mpsc_routing_base
);
1704 release_mem_region(mpsc_shared_regs
.mpsc_routing_base_p
,
1705 MPSC_ROUTING_REG_BLOCK_SIZE
);
1706 mpsc_resource_err("SDMA intr base");
1713 static void mpsc_shared_unmap_regs(void)
1715 if (!mpsc_shared_regs
.mpsc_routing_base
) {
1716 iounmap(mpsc_shared_regs
.mpsc_routing_base
);
1717 release_mem_region(mpsc_shared_regs
.mpsc_routing_base_p
,
1718 MPSC_ROUTING_REG_BLOCK_SIZE
);
1720 if (!mpsc_shared_regs
.sdma_intr_base
) {
1721 iounmap(mpsc_shared_regs
.sdma_intr_base
);
1722 release_mem_region(mpsc_shared_regs
.sdma_intr_base_p
,
1723 MPSC_SDMA_INTR_REG_BLOCK_SIZE
);
1726 mpsc_shared_regs
.mpsc_routing_base
= NULL
;
1727 mpsc_shared_regs
.sdma_intr_base
= NULL
;
1729 mpsc_shared_regs
.mpsc_routing_base_p
= 0;
1730 mpsc_shared_regs
.sdma_intr_base_p
= 0;
1733 static int mpsc_shared_drv_probe(struct platform_device
*dev
)
1735 struct mpsc_shared_pdata
*pdata
;
1739 if (!(rc
= mpsc_shared_map_regs(dev
))) {
1740 pdata
= (struct mpsc_shared_pdata
*)
1741 dev
->dev
.platform_data
;
1743 mpsc_shared_regs
.MPSC_MRR_m
= pdata
->mrr_val
;
1744 mpsc_shared_regs
.MPSC_RCRR_m
= pdata
->rcrr_val
;
1745 mpsc_shared_regs
.MPSC_TCRR_m
= pdata
->tcrr_val
;
1746 mpsc_shared_regs
.SDMA_INTR_CAUSE_m
=
1747 pdata
->intr_cause_val
;
1748 mpsc_shared_regs
.SDMA_INTR_MASK_m
=
1749 pdata
->intr_mask_val
;
1758 static int mpsc_shared_drv_remove(struct platform_device
*dev
)
1763 mpsc_shared_unmap_regs();
1764 mpsc_shared_regs
.MPSC_MRR_m
= 0;
1765 mpsc_shared_regs
.MPSC_RCRR_m
= 0;
1766 mpsc_shared_regs
.MPSC_TCRR_m
= 0;
1767 mpsc_shared_regs
.SDMA_INTR_CAUSE_m
= 0;
1768 mpsc_shared_regs
.SDMA_INTR_MASK_m
= 0;
1775 static struct platform_driver mpsc_shared_driver
= {
1776 .probe
= mpsc_shared_drv_probe
,
1777 .remove
= mpsc_shared_drv_remove
,
1779 .name
= MPSC_SHARED_NAME
,
1784 ******************************************************************************
1786 * Driver Interface Routines
1788 ******************************************************************************
1790 static struct uart_driver mpsc_reg
= {
1791 .owner
= THIS_MODULE
,
1792 .driver_name
= MPSC_DRIVER_NAME
,
1793 .dev_name
= MPSC_DEV_NAME
,
1794 .major
= MPSC_MAJOR
,
1795 .minor
= MPSC_MINOR_START
,
1796 .nr
= MPSC_NUM_CTLRS
,
1797 .cons
= MPSC_CONSOLE
,
1800 static int mpsc_drv_map_regs(struct mpsc_port_info
*pi
,
1801 struct platform_device
*pd
)
1805 if ((r
= platform_get_resource(pd
, IORESOURCE_MEM
, MPSC_BASE_ORDER
))
1806 && request_mem_region(r
->start
, MPSC_REG_BLOCK_SIZE
,
1808 pi
->mpsc_base
= ioremap(r
->start
, MPSC_REG_BLOCK_SIZE
);
1809 pi
->mpsc_base_p
= r
->start
;
1811 mpsc_resource_err("MPSC base");
1815 if ((r
= platform_get_resource(pd
, IORESOURCE_MEM
,
1816 MPSC_SDMA_BASE_ORDER
))
1817 && request_mem_region(r
->start
,
1818 MPSC_SDMA_REG_BLOCK_SIZE
, "sdma_regs")) {
1819 pi
->sdma_base
= ioremap(r
->start
,MPSC_SDMA_REG_BLOCK_SIZE
);
1820 pi
->sdma_base_p
= r
->start
;
1822 mpsc_resource_err("SDMA base");
1823 if (pi
->mpsc_base
) {
1824 iounmap(pi
->mpsc_base
);
1825 pi
->mpsc_base
= NULL
;
1830 if ((r
= platform_get_resource(pd
,IORESOURCE_MEM
,MPSC_BRG_BASE_ORDER
))
1831 && request_mem_region(r
->start
,
1832 MPSC_BRG_REG_BLOCK_SIZE
, "brg_regs")) {
1833 pi
->brg_base
= ioremap(r
->start
, MPSC_BRG_REG_BLOCK_SIZE
);
1834 pi
->brg_base_p
= r
->start
;
1836 mpsc_resource_err("BRG base");
1837 if (pi
->mpsc_base
) {
1838 iounmap(pi
->mpsc_base
);
1839 pi
->mpsc_base
= NULL
;
1841 if (pi
->sdma_base
) {
1842 iounmap(pi
->sdma_base
);
1843 pi
->sdma_base
= NULL
;
1853 static void mpsc_drv_unmap_regs(struct mpsc_port_info
*pi
)
1855 if (!pi
->mpsc_base
) {
1856 iounmap(pi
->mpsc_base
);
1857 release_mem_region(pi
->mpsc_base_p
, MPSC_REG_BLOCK_SIZE
);
1859 if (!pi
->sdma_base
) {
1860 iounmap(pi
->sdma_base
);
1861 release_mem_region(pi
->sdma_base_p
, MPSC_SDMA_REG_BLOCK_SIZE
);
1863 if (!pi
->brg_base
) {
1864 iounmap(pi
->brg_base
);
1865 release_mem_region(pi
->brg_base_p
, MPSC_BRG_REG_BLOCK_SIZE
);
1868 pi
->mpsc_base
= NULL
;
1869 pi
->sdma_base
= NULL
;
1870 pi
->brg_base
= NULL
;
1872 pi
->mpsc_base_p
= 0;
1873 pi
->sdma_base_p
= 0;
1877 static void mpsc_drv_get_platform_data(struct mpsc_port_info
*pi
,
1878 struct platform_device
*pd
, int num
)
1880 struct mpsc_pdata
*pdata
;
1882 pdata
= (struct mpsc_pdata
*)pd
->dev
.platform_data
;
1884 pi
->port
.uartclk
= pdata
->brg_clk_freq
;
1885 pi
->port
.iotype
= UPIO_MEM
;
1886 pi
->port
.line
= num
;
1887 pi
->port
.type
= PORT_MPSC
;
1888 pi
->port
.fifosize
= MPSC_TXBE_SIZE
;
1889 pi
->port
.membase
= pi
->mpsc_base
;
1890 pi
->port
.mapbase
= (ulong
)pi
->mpsc_base
;
1891 pi
->port
.ops
= &mpsc_pops
;
1893 pi
->mirror_regs
= pdata
->mirror_regs
;
1894 pi
->cache_mgmt
= pdata
->cache_mgmt
;
1895 pi
->brg_can_tune
= pdata
->brg_can_tune
;
1896 pi
->brg_clk_src
= pdata
->brg_clk_src
;
1897 pi
->mpsc_max_idle
= pdata
->max_idle
;
1898 pi
->default_baud
= pdata
->default_baud
;
1899 pi
->default_bits
= pdata
->default_bits
;
1900 pi
->default_parity
= pdata
->default_parity
;
1901 pi
->default_flow
= pdata
->default_flow
;
1903 /* Initial values of mirrored regs */
1904 pi
->MPSC_CHR_1_m
= pdata
->chr_1_val
;
1905 pi
->MPSC_CHR_2_m
= pdata
->chr_2_val
;
1906 pi
->MPSC_CHR_10_m
= pdata
->chr_10_val
;
1907 pi
->MPSC_MPCR_m
= pdata
->mpcr_val
;
1908 pi
->BRG_BCR_m
= pdata
->bcr_val
;
1910 pi
->shared_regs
= &mpsc_shared_regs
;
1912 pi
->port
.irq
= platform_get_irq(pd
, 0);
1915 static int mpsc_drv_probe(struct platform_device
*dev
)
1917 struct mpsc_port_info
*pi
;
1920 pr_debug("mpsc_drv_probe: Adding MPSC %d\n", dev
->id
);
1922 if (dev
->id
< MPSC_NUM_CTLRS
) {
1923 pi
= &mpsc_ports
[dev
->id
];
1925 if (!(rc
= mpsc_drv_map_regs(pi
, dev
))) {
1926 mpsc_drv_get_platform_data(pi
, dev
, dev
->id
);
1928 if (!(rc
= mpsc_make_ready(pi
))) {
1929 spin_lock_init(&pi
->tx_lock
);
1930 if (!(rc
= uart_add_one_port(&mpsc_reg
,
1934 mpsc_release_port((struct uart_port
*)
1936 mpsc_drv_unmap_regs(pi
);
1939 mpsc_drv_unmap_regs(pi
);
1947 static int mpsc_drv_remove(struct platform_device
*dev
)
1949 pr_debug("mpsc_drv_exit: Removing MPSC %d\n", dev
->id
);
1951 if (dev
->id
< MPSC_NUM_CTLRS
) {
1952 uart_remove_one_port(&mpsc_reg
, &mpsc_ports
[dev
->id
].port
);
1953 mpsc_release_port((struct uart_port
*)
1954 &mpsc_ports
[dev
->id
].port
);
1955 mpsc_drv_unmap_regs(&mpsc_ports
[dev
->id
]);
1962 static struct platform_driver mpsc_driver
= {
1963 .probe
= mpsc_drv_probe
,
1964 .remove
= mpsc_drv_remove
,
1966 .name
= MPSC_CTLR_NAME
,
1967 .owner
= THIS_MODULE
,
1971 static int __init
mpsc_drv_init(void)
1975 printk(KERN_INFO
"Serial: MPSC driver $Revision: 1.00 $\n");
1977 memset(mpsc_ports
, 0, sizeof(mpsc_ports
));
1978 memset(&mpsc_shared_regs
, 0, sizeof(mpsc_shared_regs
));
1980 if (!(rc
= uart_register_driver(&mpsc_reg
))) {
1981 if (!(rc
= platform_driver_register(&mpsc_shared_driver
))) {
1982 if ((rc
= platform_driver_register(&mpsc_driver
))) {
1983 platform_driver_unregister(&mpsc_shared_driver
);
1984 uart_unregister_driver(&mpsc_reg
);
1987 uart_unregister_driver(&mpsc_reg
);
1994 static void __exit
mpsc_drv_exit(void)
1996 platform_driver_unregister(&mpsc_driver
);
1997 platform_driver_unregister(&mpsc_shared_driver
);
1998 uart_unregister_driver(&mpsc_reg
);
1999 memset(mpsc_ports
, 0, sizeof(mpsc_ports
));
2000 memset(&mpsc_shared_regs
, 0, sizeof(mpsc_shared_regs
));
2003 module_init(mpsc_drv_init
);
2004 module_exit(mpsc_drv_exit
);
2006 MODULE_AUTHOR("Mark A. Greer <mgreer@mvista.com>");
2007 MODULE_DESCRIPTION("Generic Marvell MPSC serial/UART driver $Revision: 1.00 $");
2008 MODULE_VERSION(MPSC_VERSION
);
2009 MODULE_LICENSE("GPL");
2010 MODULE_ALIAS_CHARDEV_MAJOR(MPSC_MAJOR
);
2011 MODULE_ALIAS("platform:" MPSC_CTLR_NAME
);