1 #ifndef _ASM_POWERPC_PCI_BRIDGE_H
2 #define _ASM_POWERPC_PCI_BRIDGE_H
6 #include <linux/list.h>
7 #include <linux/ioport.h>
12 struct pci_controller
;
15 * Structure of a PCI controller (host bridge)
17 struct pci_controller
{
21 struct list_head list_node
;
22 struct device
*parent
;
28 void __iomem
*io_base_virt
;
29 resource_size_t io_base_phys
;
31 /* Some machines (PReP) have a non 1:1 mapping of
32 * the PCI memory space in the CPU bus space
34 resource_size_t pci_mem_offset
;
37 volatile unsigned int __iomem
*cfg_addr
;
38 volatile void __iomem
*cfg_data
;
41 * Used for variants of PCI indirect handling and possible quirks:
42 * SET_CFG_TYPE - used on 4xx or any PHB that does explicit type0/1
43 * EXT_REG - provides access to PCI-e extended registers
44 * SURPRESS_PRIMARY_BUS - we surpress the setting of PCI_PRIMARY_BUS
45 * on Freescale PCI-e controllers since they used the PCI_PRIMARY_BUS
46 * to determine which bus number to match on when generating type0
48 * NO_PCIE_LINK - the Freescale PCI-e controllers have issues with
49 * hanging if we don't have link and try to do config cycles to
50 * anything but the PHB. Only allow talking to the PHB if this is
52 * BIG_ENDIAN - cfg_addr is a big endian register
54 #define PPC_INDIRECT_TYPE_SET_CFG_TYPE (0x00000001)
55 #define PPC_INDIRECT_TYPE_EXT_REG (0x00000002)
56 #define PPC_INDIRECT_TYPE_SURPRESS_PRIMARY_BUS (0x00000004)
57 #define PPC_INDIRECT_TYPE_NO_PCIE_LINK (0x00000008)
58 #define PPC_INDIRECT_TYPE_BIG_ENDIAN (0x00000010)
61 /* Currently, we limit ourselves to 1 IO range and 3 mem
62 * ranges since the common pci_bus structure can't handle more
64 struct resource io_resource
;
65 struct resource mem_resources
[3];
66 int global_number
; /* PCI domain number */
69 static inline struct pci_controller
*pci_bus_to_host(struct pci_bus
*bus
)
74 static inline int isa_vaddr_is_ioport(void __iomem
*address
)
76 /* No specific ISA handling on ppc32 at this stage, it
77 * all goes through PCI
82 /* These are used for config access before all the PCI probing
84 int early_read_config_byte(struct pci_controller
*hose
, int bus
, int dev_fn
,
86 int early_read_config_word(struct pci_controller
*hose
, int bus
, int dev_fn
,
88 int early_read_config_dword(struct pci_controller
*hose
, int bus
, int dev_fn
,
90 int early_write_config_byte(struct pci_controller
*hose
, int bus
, int dev_fn
,
92 int early_write_config_word(struct pci_controller
*hose
, int bus
, int dev_fn
,
94 int early_write_config_dword(struct pci_controller
*hose
, int bus
, int dev_fn
,
97 extern int early_find_capability(struct pci_controller
*hose
, int bus
,
100 extern void setup_indirect_pci(struct pci_controller
* hose
,
101 u32 cfg_addr
, u32 cfg_data
, u32 flags
);
102 extern void setup_grackle(struct pci_controller
*hose
);
103 extern void __init
update_bridge_resource(struct pci_dev
*dev
,
104 struct resource
*res
);
110 * This program is free software; you can redistribute it and/or
111 * modify it under the terms of the GNU General Public License
112 * as published by the Free Software Foundation; either version
113 * 2 of the License, or (at your option) any later version.
117 * Structure of a PCI controller (host bridge)
119 struct pci_controller
{
124 struct list_head list_node
;
125 struct device
*parent
;
130 void __iomem
*io_base_virt
;
132 resource_size_t io_base_phys
;
134 /* Some machines have a non 1:1 mapping of
135 * the PCI memory space in the CPU bus space
137 resource_size_t pci_mem_offset
;
138 unsigned long pci_io_size
;
141 volatile unsigned int __iomem
*cfg_addr
;
142 volatile void __iomem
*cfg_data
;
144 /* Currently, we limit ourselves to 1 IO range and 3 mem
145 * ranges since the common pci_bus structure can't handle more
147 struct resource io_resource
;
148 struct resource mem_resources
[3];
151 unsigned long dma_window_base_cur
;
152 unsigned long dma_window_size
;
158 * PCI stuff, for nodes representing PCI devices, pointed to
159 * by device_node->data.
161 struct pci_controller
;
165 int busno
; /* pci bus number */
166 int bussubno
; /* pci subordinate bus number */
167 int devfn
; /* pci device and function number */
168 int class_code
; /* pci device class */
170 struct pci_controller
*phb
; /* for pci devices */
171 struct iommu_table
*iommu_table
; /* for phb's or bridges */
172 struct pci_dev
*pcidev
; /* back-pointer to the pci device */
173 struct device_node
*node
; /* back-pointer to the device_node */
175 int pci_ext_config_space
; /* for pci devices */
178 int eeh_mode
; /* See eeh.h for possible EEH_MODEs */
180 int eeh_pe_config_addr
; /* new-style partition endpoint address */
181 int eeh_check_count
; /* # times driver ignored error */
182 int eeh_freeze_count
; /* # times this device froze up. */
183 int eeh_false_positives
; /* # times this device reported #ff's */
184 u32 config_space
[16]; /* saved PCI config space */
188 /* Get the pointer to a device_node's pci_dn */
189 #define PCI_DN(dn) ((struct pci_dn *) (dn)->data)
191 struct device_node
*fetch_dev_dn(struct pci_dev
*dev
);
193 /* Get a device_node from a pci_dev. This code must be fast except
194 * in the case where the sysdata is incorrect and needs to be fixed
195 * up (this will only happen once).
196 * In this case the sysdata will have been inherited from a PCI host
197 * bridge or a PCI-PCI bridge further up the tree, so it will point
198 * to a valid struct pci_dn, just not the one we want.
200 static inline struct device_node
*pci_device_to_OF_node(struct pci_dev
*dev
)
202 struct device_node
*dn
= dev
->sysdata
;
203 struct pci_dn
*pdn
= dn
->data
;
205 if (pdn
&& pdn
->devfn
== dev
->devfn
&& pdn
->busno
== dev
->bus
->number
)
206 return dn
; /* fast path. sysdata is good */
207 return fetch_dev_dn(dev
);
210 static inline int pci_device_from_OF_node(struct device_node
*np
,
215 *bus
= PCI_DN(np
)->busno
;
216 *devfn
= PCI_DN(np
)->devfn
;
220 static inline struct device_node
*pci_bus_to_OF_node(struct pci_bus
*bus
)
223 return pci_device_to_OF_node(bus
->self
);
225 return bus
->sysdata
; /* Must be root bus (PHB) */
228 /** Find the bus corresponding to the indicated device node */
229 struct pci_bus
* pcibios_find_pci_bus(struct device_node
*dn
);
231 /** Remove all of the PCI devices under this bus */
232 void pcibios_remove_pci_devices(struct pci_bus
*bus
);
234 /** Discover new pci devices under this bus, and add them */
235 void pcibios_add_pci_devices(struct pci_bus
* bus
);
236 void pcibios_fixup_new_pci_devices(struct pci_bus
*bus
, int fix_bus
);
238 extern int pcibios_remove_root_bus(struct pci_controller
*phb
);
240 static inline struct pci_controller
*pci_bus_to_host(struct pci_bus
*bus
)
242 struct device_node
*busdn
= bus
->sysdata
;
244 BUG_ON(busdn
== NULL
);
245 return PCI_DN(busdn
)->phb
;
248 extern void pcibios_free_controller(struct pci_controller
*phb
);
250 extern void isa_bridge_find_early(struct pci_controller
*hose
);
252 static inline int isa_vaddr_is_ioport(void __iomem
*address
)
254 /* Check if address hits the reserved legacy IO range */
255 unsigned long ea
= (unsigned long)address
;
256 return ea
>= ISA_IO_BASE
&& ea
< ISA_IO_END
;
259 extern int pcibios_unmap_io_space(struct pci_bus
*bus
);
260 extern int pcibios_map_io_space(struct pci_bus
*bus
);
262 /* Return values for ppc_md.pci_probe_mode function */
263 #define PCI_PROBE_NONE -1 /* Don't look at this bus at all */
264 #define PCI_PROBE_NORMAL 0 /* Do normal PCI probing */
265 #define PCI_PROBE_DEVTREE 1 /* Instantiate from device tree */
268 #define PHB_SET_NODE(PHB, NODE) ((PHB)->node = (NODE))
270 #define PHB_SET_NODE(PHB, NODE) ((PHB)->node = -1)
273 #endif /* CONFIG_PPC64 */
275 /* Get the PCI host controller for an OF device */
276 extern struct pci_controller
*
277 pci_find_hose_for_OF_device(struct device_node
* node
);
279 /* Fill up host controller resources from the OF node */
281 pci_process_bridge_OF_ranges(struct pci_controller
*hose
,
282 struct device_node
*dev
, int primary
);
284 /* Allocate a new PCI host bridge structure */
285 extern struct pci_controller
*
286 pcibios_alloc_controller(struct device_node
*dev
);
288 extern unsigned long pci_address_to_pio(phys_addr_t address
);
289 extern int pcibios_vaddr_is_ioport(void __iomem
*address
);
291 static inline unsigned long pci_address_to_pio(phys_addr_t address
)
293 return (unsigned long)-1;
295 static inline int pcibios_vaddr_is_ioport(void __iomem
*address
)
303 #endif /* __KERNEL__ */