2 * SL82C105/Winbond 553 IDE driver
6 * Drive tuning added from Rebel.com's kernel sources
7 * -- Russell King (15/11/98) linux@arm.linux.org.uk
9 * Merge in Russell's HW workarounds, fix various problems
10 * with the timing registers setup.
11 * -- Benjamin Herrenschmidt (01/11/03) benh@kernel.crashing.org
13 * Copyright (C) 2006-2007,2009 MontaVista Software, Inc. <source@mvista.com>
14 * Copyright (C) 2007 Bartlomiej Zolnierkiewicz
17 #include <linux/types.h>
18 #include <linux/module.h>
19 #include <linux/kernel.h>
20 #include <linux/pci.h>
21 #include <linux/ide.h>
25 #define DRV_NAME "sl82c105"
30 #define DBG(arg) printk arg
35 * SL82C105 PCI config register 0x40 bits.
37 #define CTRL_IDE_IRQB (1 << 30)
38 #define CTRL_IDE_IRQA (1 << 28)
39 #define CTRL_LEGIRQ (1 << 11)
40 #define CTRL_P1F16 (1 << 5)
41 #define CTRL_P1EN (1 << 4)
42 #define CTRL_P0F16 (1 << 1)
43 #define CTRL_P0EN (1 << 0)
46 * Convert a PIO mode and cycle time to the required on/off times
47 * for the interface. This has protection against runaway timings.
49 static unsigned int get_pio_timings(ide_drive_t
*drive
, u8 pio
)
51 struct ide_timing
*t
= ide_timing_find_mode(XFER_PIO_0
+ pio
);
52 unsigned int cmd_on
, cmd_off
;
55 cmd_on
= (t
->active
+ 29) / 30;
56 cmd_off
= (ide_pio_cycle_time(drive
, pio
) - 30 * cmd_on
+ 29) / 30;
64 if (ide_pio_need_iordy(drive
, pio
))
67 return (cmd_on
- 1) << 8 | (cmd_off
- 1) | iordy
;
71 * Configure the chipset for PIO mode.
73 static void sl82c105_set_pio_mode(ide_drive_t
*drive
, const u8 pio
)
75 struct pci_dev
*dev
= to_pci_dev(drive
->hwif
->dev
);
76 unsigned long timings
= (unsigned long)ide_get_drivedata(drive
);
77 int reg
= 0x44 + drive
->dn
* 4;
80 drv_ctrl
= get_pio_timings(drive
, pio
);
83 * Store the PIO timings so that we can restore them
84 * in case DMA will be turned off...
86 timings
&= 0xffff0000;
88 ide_set_drivedata(drive
, (void *)timings
);
90 pci_write_config_word(dev
, reg
, drv_ctrl
);
91 pci_read_config_word (dev
, reg
, &drv_ctrl
);
93 printk(KERN_DEBUG
"%s: selected %s (%dns) (%04X)\n", drive
->name
,
94 ide_xfer_verbose(pio
+ XFER_PIO_0
),
95 ide_pio_cycle_time(drive
, pio
), drv_ctrl
);
99 * Configure the chipset for DMA mode.
101 static void sl82c105_set_dma_mode(ide_drive_t
*drive
, const u8 speed
)
103 static u16 mwdma_timings
[] = {0x0707, 0x0201, 0x0200};
104 unsigned long timings
= (unsigned long)ide_get_drivedata(drive
);
107 DBG(("sl82c105_tune_chipset(drive:%s, speed:%s)\n",
108 drive
->name
, ide_xfer_verbose(speed
)));
110 drv_ctrl
= mwdma_timings
[speed
- XFER_MW_DMA_0
];
113 * Store the DMA timings so that we can actually program
114 * them when DMA will be turned on...
116 timings
&= 0x0000ffff;
117 timings
|= (unsigned long)drv_ctrl
<< 16;
118 ide_set_drivedata(drive
, (void *)timings
);
121 static int sl82c105_test_irq(ide_hwif_t
*hwif
)
123 struct pci_dev
*dev
= to_pci_dev(hwif
->dev
);
124 u32 val
, mask
= hwif
->channel
? CTRL_IDE_IRQB
: CTRL_IDE_IRQA
;
126 pci_read_config_dword(dev
, 0x40, &val
);
128 return (val
& mask
) ? 1 : 0;
132 * The SL82C105 holds off all IDE interrupts while in DMA mode until
133 * all DMA activity is completed. Sometimes this causes problems (eg,
134 * when the drive wants to report an error condition).
136 * 0x7e is a "chip testing" register. Bit 2 resets the DMA controller
137 * state machine. We need to kick this to work around various bugs.
139 static inline void sl82c105_reset_host(struct pci_dev
*dev
)
143 pci_read_config_word(dev
, 0x7e, &val
);
144 pci_write_config_word(dev
, 0x7e, val
| (1 << 2));
145 pci_write_config_word(dev
, 0x7e, val
& ~(1 << 2));
149 * If we get an IRQ timeout, it might be that the DMA state machine
150 * got confused. Fix from Todd Inglett. Details from Winbond.
152 * This function is called when the IDE timer expires, the drive
153 * indicates that it is READY, and we were waiting for DMA to complete.
155 static void sl82c105_dma_lost_irq(ide_drive_t
*drive
)
157 ide_hwif_t
*hwif
= drive
->hwif
;
158 struct pci_dev
*dev
= to_pci_dev(hwif
->dev
);
159 u32 val
, mask
= hwif
->channel
? CTRL_IDE_IRQB
: CTRL_IDE_IRQA
;
162 printk(KERN_WARNING
"sl82c105: lost IRQ, resetting host\n");
165 * Check the raw interrupt from the drive.
167 pci_read_config_dword(dev
, 0x40, &val
);
169 printk(KERN_INFO
"sl82c105: drive was requesting IRQ, "
170 "but host lost it\n");
173 * Was DMA enabled? If so, disable it - we're resetting the
174 * host. The IDE layer will be handling the drive for us.
176 dma_cmd
= inb(hwif
->dma_base
+ ATA_DMA_CMD
);
178 outb(dma_cmd
& ~1, hwif
->dma_base
+ ATA_DMA_CMD
);
179 printk(KERN_INFO
"sl82c105: DMA was enabled\n");
182 sl82c105_reset_host(dev
);
186 * ATAPI devices can cause the SL82C105 DMA state machine to go gaga.
187 * Winbond recommend that the DMA state machine is reset prior to
188 * setting the bus master DMA enable bit.
190 * The generic IDE core will have disabled the BMEN bit before this
191 * function is called.
193 static void sl82c105_dma_start(ide_drive_t
*drive
)
195 ide_hwif_t
*hwif
= drive
->hwif
;
196 struct pci_dev
*dev
= to_pci_dev(hwif
->dev
);
197 int reg
= 0x44 + drive
->dn
* 4;
199 DBG(("%s(drive:%s)\n", __func__
, drive
->name
));
201 pci_write_config_word(dev
, reg
,
202 (unsigned long)ide_get_drivedata(drive
) >> 16);
204 sl82c105_reset_host(dev
);
205 ide_dma_start(drive
);
208 static void sl82c105_dma_clear(ide_drive_t
*drive
)
210 struct pci_dev
*dev
= to_pci_dev(drive
->hwif
->dev
);
212 DBG(("sl82c105_dma_clear(drive:%s)\n", drive
->name
));
214 sl82c105_reset_host(dev
);
217 static int sl82c105_dma_end(ide_drive_t
*drive
)
219 struct pci_dev
*dev
= to_pci_dev(drive
->hwif
->dev
);
220 int reg
= 0x44 + drive
->dn
* 4;
223 DBG(("%s(drive:%s)\n", __func__
, drive
->name
));
225 ret
= ide_dma_end(drive
);
227 pci_write_config_word(dev
, reg
,
228 (unsigned long)ide_get_drivedata(drive
));
234 * ATA reset will clear the 16 bits mode in the control
235 * register, we need to reprogram it
237 static void sl82c105_resetproc(ide_drive_t
*drive
)
239 struct pci_dev
*dev
= to_pci_dev(drive
->hwif
->dev
);
242 DBG(("sl82c105_resetproc(drive:%s)\n", drive
->name
));
244 pci_read_config_dword(dev
, 0x40, &val
);
245 val
|= (CTRL_P1F16
| CTRL_P0F16
);
246 pci_write_config_dword(dev
, 0x40, val
);
250 * Return the revision of the Winbond bridge
251 * which this function is part of.
253 static u8
sl82c105_bridge_revision(struct pci_dev
*dev
)
255 struct pci_dev
*bridge
;
258 * The bridge should be part of the same device, but function 0.
260 bridge
= pci_get_bus_and_slot(dev
->bus
->number
,
261 PCI_DEVFN(PCI_SLOT(dev
->devfn
), 0));
266 * Make sure it is a Winbond 553 and is an ISA bridge.
268 if (bridge
->vendor
!= PCI_VENDOR_ID_WINBOND
||
269 bridge
->device
!= PCI_DEVICE_ID_WINBOND_83C553
||
270 bridge
->class >> 8 != PCI_CLASS_BRIDGE_ISA
) {
275 * We need to find function 0's revision, not function 1
279 return bridge
->revision
;
283 * Enable the PCI device
285 * --BenH: It's arch fixup code that should enable channels that
286 * have not been enabled by firmware. I decided we can still enable
287 * channel 0 here at least, but channel 1 has to be enabled by
288 * firmware or arch code. We still set both to 16 bits mode.
290 static int init_chipset_sl82c105(struct pci_dev
*dev
)
294 DBG(("init_chipset_sl82c105()\n"));
296 pci_read_config_dword(dev
, 0x40, &val
);
297 val
|= CTRL_P0EN
| CTRL_P0F16
| CTRL_P1F16
;
298 pci_write_config_dword(dev
, 0x40, val
);
303 static const struct ide_port_ops sl82c105_port_ops
= {
304 .set_pio_mode
= sl82c105_set_pio_mode
,
305 .set_dma_mode
= sl82c105_set_dma_mode
,
306 .resetproc
= sl82c105_resetproc
,
307 .test_irq
= sl82c105_test_irq
,
310 static const struct ide_dma_ops sl82c105_dma_ops
= {
311 .dma_host_set
= ide_dma_host_set
,
312 .dma_setup
= ide_dma_setup
,
313 .dma_start
= sl82c105_dma_start
,
314 .dma_end
= sl82c105_dma_end
,
315 .dma_test_irq
= ide_dma_test_irq
,
316 .dma_lost_irq
= sl82c105_dma_lost_irq
,
317 .dma_timer_expiry
= ide_dma_sff_timer_expiry
,
318 .dma_clear
= sl82c105_dma_clear
,
319 .dma_sff_read_status
= ide_dma_sff_read_status
,
322 static const struct ide_port_info sl82c105_chipset __devinitdata
= {
324 .init_chipset
= init_chipset_sl82c105
,
325 .enablebits
= {{0x40,0x01,0x01}, {0x40,0x10,0x10}},
326 .port_ops
= &sl82c105_port_ops
,
327 .dma_ops
= &sl82c105_dma_ops
,
328 .host_flags
= IDE_HFLAG_IO_32BIT
|
329 IDE_HFLAG_UNMASK_IRQS
|
330 IDE_HFLAG_SERIALIZE_DMA
|
331 IDE_HFLAG_NO_AUTODMA
,
332 .pio_mask
= ATA_PIO5
,
333 .mwdma_mask
= ATA_MWDMA2
,
336 static int __devinit
sl82c105_init_one(struct pci_dev
*dev
, const struct pci_device_id
*id
)
338 struct ide_port_info d
= sl82c105_chipset
;
339 u8 rev
= sl82c105_bridge_revision(dev
);
343 * Never ever EVER under any circumstances enable
344 * DMA when the bridge is this old.
346 printk(KERN_INFO DRV_NAME
": Winbond W83C553 bridge "
347 "revision %d, BM-DMA disabled\n", rev
);
350 d
.host_flags
&= ~IDE_HFLAG_SERIALIZE_DMA
;
353 return ide_pci_init_one(dev
, &d
, NULL
);
356 static const struct pci_device_id sl82c105_pci_tbl
[] = {
357 { PCI_VDEVICE(WINBOND
, PCI_DEVICE_ID_WINBOND_82C105
), 0 },
360 MODULE_DEVICE_TABLE(pci
, sl82c105_pci_tbl
);
362 static struct pci_driver sl82c105_pci_driver
= {
363 .name
= "W82C105_IDE",
364 .id_table
= sl82c105_pci_tbl
,
365 .probe
= sl82c105_init_one
,
366 .remove
= ide_pci_remove
,
367 .suspend
= ide_pci_suspend
,
368 .resume
= ide_pci_resume
,
371 static int __init
sl82c105_ide_init(void)
373 return ide_pci_register_driver(&sl82c105_pci_driver
);
376 static void __exit
sl82c105_ide_exit(void)
378 pci_unregister_driver(&sl82c105_pci_driver
);
381 module_init(sl82c105_ide_init
);
382 module_exit(sl82c105_ide_exit
);
384 MODULE_DESCRIPTION("PCI driver module for W82C105 IDE");
385 MODULE_LICENSE("GPL");