2 * pata_serverworks.c - Serverworks PATA for new ATA layer
9 * Copyright (C) 1998-2000 Michel Aubry
10 * Copyright (C) 1998-2000 Andrzej Krzysztofowicz
11 * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
12 * Portions copyright (c) 2001 Sun Microsystems
15 * RCC/ServerWorks IDE driver for Linux
17 * OSB4: `Open South Bridge' IDE Interface (fn 1)
18 * supports UDMA mode 2 (33 MB/s)
20 * CSB5: `Champion South Bridge' IDE Interface (fn 1)
21 * all revisions support UDMA mode 4 (66 MB/s)
22 * revision A2.0 and up support UDMA mode 5 (100 MB/s)
24 * *** The CSB5 does not provide ANY register ***
25 * *** to detect 80-conductor cable presence. ***
27 * CSB6: `Champion South Bridge' IDE Interface (optional: third channel)
30 * Available under NDA only. Errata info very hard to get.
33 #include <linux/kernel.h>
34 #include <linux/module.h>
35 #include <linux/pci.h>
36 #include <linux/init.h>
37 #include <linux/blkdev.h>
38 #include <linux/delay.h>
39 #include <scsi/scsi_host.h>
40 #include <linux/libata.h>
42 #define DRV_NAME "pata_serverworks"
43 #define DRV_VERSION "0.4.3"
45 #define SVWKS_CSB5_REVISION_NEW 0x92 /* min PCI_REVISION_ID for UDMA5 (A2.0) */
46 #define SVWKS_CSB6_REVISION 0xa0 /* min PCI_REVISION_ID for UDMA4 (A1.0) */
48 /* Seagate Barracuda ATA IV Family drives in UDMA mode 5
49 * can overrun their FIFOs when used with the CSB5 */
51 static const char *csb_bad_ata100
[] = {
60 * dell_cable - Dell serverworks cable detection
61 * @ap: ATA port to do cable detect
63 * Dell hide the 40/80 pin select for their interfaces in the top two
64 * bits of the subsystem ID.
67 static int dell_cable(struct ata_port
*ap
) {
68 struct pci_dev
*pdev
= to_pci_dev(ap
->host
->dev
);
70 if (pdev
->subsystem_device
& (1 << (ap
->port_no
+ 14)))
71 return ATA_CBL_PATA80
;
72 return ATA_CBL_PATA40
;
76 * sun_cable - Sun Cobalt 'Alpine' cable detection
77 * @ap: ATA port to do cable select
79 * Cobalt CSB5 IDE hides the 40/80pin in the top two bits of the
80 * subsystem ID the same as dell. We could use one function but we may
81 * need to extend the Dell one in future
84 static int sun_cable(struct ata_port
*ap
) {
85 struct pci_dev
*pdev
= to_pci_dev(ap
->host
->dev
);
87 if (pdev
->subsystem_device
& (1 << (ap
->port_no
+ 14)))
88 return ATA_CBL_PATA80
;
89 return ATA_CBL_PATA40
;
93 * osb4_cable - OSB4 cable detect
94 * @ap: ATA port to check
96 * The OSB4 isn't UDMA66 capable so this is easy
99 static int osb4_cable(struct ata_port
*ap
) {
100 return ATA_CBL_PATA40
;
104 * csb_cable - CSB5/6 cable detect
105 * @ap: ATA port to check
107 * Serverworks default arrangement is to use the drive side detection
111 static int csb_cable(struct ata_port
*ap
) {
112 return ATA_CBL_PATA_UNK
;
115 struct sv_cable_table
{
118 int (*cable_detect
)(struct ata_port
*ap
);
122 * Note that we don't copy the old serverworks code because the old
123 * code contains obvious mistakes
126 static struct sv_cable_table cable_detect
[] = {
127 { PCI_DEVICE_ID_SERVERWORKS_CSB5IDE
, PCI_VENDOR_ID_DELL
, dell_cable
},
128 { PCI_DEVICE_ID_SERVERWORKS_CSB6IDE
, PCI_VENDOR_ID_DELL
, dell_cable
},
129 { PCI_DEVICE_ID_SERVERWORKS_CSB5IDE
, PCI_VENDOR_ID_SUN
, sun_cable
},
130 { PCI_DEVICE_ID_SERVERWORKS_OSB4IDE
, PCI_ANY_ID
, osb4_cable
},
131 { PCI_DEVICE_ID_SERVERWORKS_CSB5IDE
, PCI_ANY_ID
, csb_cable
},
132 { PCI_DEVICE_ID_SERVERWORKS_CSB6IDE
, PCI_ANY_ID
, csb_cable
},
133 { PCI_DEVICE_ID_SERVERWORKS_CSB6IDE2
, PCI_ANY_ID
, csb_cable
},
134 { PCI_DEVICE_ID_SERVERWORKS_HT1000IDE
, PCI_ANY_ID
, csb_cable
},
139 * serverworks_cable_detect - cable detection
142 * Perform cable detection according to the device and subvendor
146 static int serverworks_cable_detect(struct ata_port
*ap
)
148 struct pci_dev
*pdev
= to_pci_dev(ap
->host
->dev
);
149 struct sv_cable_table
*cb
= cable_detect
;
152 if (cb
->device
== pdev
->device
&&
153 (cb
->subvendor
== pdev
->subsystem_vendor
||
154 cb
->subvendor
== PCI_ANY_ID
)) {
155 return cb
->cable_detect(ap
);
161 return -1; /* kill compiler warning */
165 * serverworks_is_csb - Check for CSB or OSB
166 * @pdev: PCI device to check
168 * Returns true if the device being checked is known to be a CSB
172 static u8
serverworks_is_csb(struct pci_dev
*pdev
)
174 switch (pdev
->device
) {
175 case PCI_DEVICE_ID_SERVERWORKS_CSB5IDE
:
176 case PCI_DEVICE_ID_SERVERWORKS_CSB6IDE
:
177 case PCI_DEVICE_ID_SERVERWORKS_CSB6IDE2
:
178 case PCI_DEVICE_ID_SERVERWORKS_HT1000IDE
:
187 * serverworks_osb4_filter - mode selection filter
189 * @mask: Mask of proposed modes
191 * Filter the offered modes for the device to apply controller
192 * specific rules. OSB4 requires no UDMA for disks due to a FIFO
196 static unsigned long serverworks_osb4_filter(struct ata_device
*adev
, unsigned long mask
)
198 if (adev
->class == ATA_DEV_ATA
)
199 mask
&= ~ATA_MASK_UDMA
;
200 return ata_bmdma_mode_filter(adev
, mask
);
205 * serverworks_csb_filter - mode selection filter
207 * @mask: Mask of proposed modes
209 * Check the blacklist and disable UDMA5 if matched
212 static unsigned long serverworks_csb_filter(struct ata_device
*adev
, unsigned long mask
)
215 char model_num
[ATA_ID_PROD_LEN
+ 1];
219 if (adev
->class != ATA_DEV_ATA
)
220 return ata_bmdma_mode_filter(adev
, mask
);
222 /* Actually do need to check */
223 ata_id_c_string(adev
->id
, model_num
, ATA_ID_PROD
, sizeof(model_num
));
225 for (i
= 0; (p
= csb_bad_ata100
[i
]) != NULL
; i
++) {
226 if (!strcmp(p
, model_num
))
227 mask
&= ~(0xE0 << ATA_SHIFT_UDMA
);
229 return ata_bmdma_mode_filter(adev
, mask
);
233 * serverworks_set_piomode - set initial PIO mode data
237 * Program the OSB4/CSB5 timing registers for PIO. The PIO register
238 * load is done as a simple lookup.
240 static void serverworks_set_piomode(struct ata_port
*ap
, struct ata_device
*adev
)
242 static const u8 pio_mode
[] = { 0x5d, 0x47, 0x34, 0x22, 0x20 };
243 int offset
= 1 + 2 * ap
->port_no
- adev
->devno
;
244 int devbits
= (2 * ap
->port_no
+ adev
->devno
) * 4;
246 struct pci_dev
*pdev
= to_pci_dev(ap
->host
->dev
);
247 int pio
= adev
->pio_mode
- XFER_PIO_0
;
249 pci_write_config_byte(pdev
, 0x40 + offset
, pio_mode
[pio
]);
251 /* The OSB4 just requires the timing but the CSB series want the
252 mode number as well */
253 if (serverworks_is_csb(pdev
)) {
254 pci_read_config_word(pdev
, 0x4A, &csb5_pio
);
255 csb5_pio
&= ~(0x0F << devbits
);
256 pci_write_config_byte(pdev
, 0x4A, csb5_pio
| (pio
<< devbits
));
261 * serverworks_set_dmamode - set initial DMA mode data
265 * Program the MWDMA/UDMA modes for the serverworks OSB4/CSB5
266 * chipset. The MWDMA mode values are pulled from a lookup table
267 * while the chipset uses mode number for UDMA.
270 static void serverworks_set_dmamode(struct ata_port
*ap
, struct ata_device
*adev
)
272 static const u8 dma_mode
[] = { 0x77, 0x21, 0x20 };
273 int offset
= 1 + 2 * ap
->port_no
- adev
->devno
;
274 int devbits
= 2 * ap
->port_no
+ adev
->devno
;
277 struct pci_dev
*pdev
= to_pci_dev(ap
->host
->dev
);
279 pci_read_config_byte(pdev
, 0x54, &ultra_cfg
);
280 pci_read_config_byte(pdev
, 0x56 + ap
->port_no
, &ultra
);
281 ultra
&= ~(0x0F << (adev
->devno
* 4));
283 if (adev
->dma_mode
>= XFER_UDMA_0
) {
284 pci_write_config_byte(pdev
, 0x44 + offset
, 0x20);
286 ultra
|= (adev
->dma_mode
- XFER_UDMA_0
)
287 << (adev
->devno
* 4);
288 ultra_cfg
|= (1 << devbits
);
290 pci_write_config_byte(pdev
, 0x44 + offset
,
291 dma_mode
[adev
->dma_mode
- XFER_MW_DMA_0
]);
292 ultra_cfg
&= ~(1 << devbits
);
294 pci_write_config_byte(pdev
, 0x56 + ap
->port_no
, ultra
);
295 pci_write_config_byte(pdev
, 0x54, ultra_cfg
);
298 static struct scsi_host_template serverworks_sht
= {
299 ATA_BMDMA_SHT(DRV_NAME
),
302 static struct ata_port_operations serverworks_osb4_port_ops
= {
303 .inherits
= &ata_bmdma_port_ops
,
304 .cable_detect
= serverworks_cable_detect
,
305 .mode_filter
= serverworks_osb4_filter
,
306 .set_piomode
= serverworks_set_piomode
,
307 .set_dmamode
= serverworks_set_dmamode
,
310 static struct ata_port_operations serverworks_csb_port_ops
= {
311 .inherits
= &serverworks_osb4_port_ops
,
312 .mode_filter
= serverworks_csb_filter
,
315 static int serverworks_fixup_osb4(struct pci_dev
*pdev
)
318 struct pci_dev
*isa_dev
= pci_get_device(PCI_VENDOR_ID_SERVERWORKS
,
319 PCI_DEVICE_ID_SERVERWORKS_OSB4
, NULL
);
321 pci_read_config_dword(isa_dev
, 0x64, ®
);
322 reg
&= ~0x00002000; /* disable 600ns interrupt mask */
323 if (!(reg
& 0x00004000))
324 printk(KERN_DEBUG DRV_NAME
": UDMA not BIOS enabled.\n");
325 reg
|= 0x00004000; /* enable UDMA/33 support */
326 pci_write_config_dword(isa_dev
, 0x64, reg
);
327 pci_dev_put(isa_dev
);
330 printk(KERN_WARNING
"ata_serverworks: Unable to find bridge.\n");
334 static int serverworks_fixup_csb(struct pci_dev
*pdev
)
338 /* Third Channel Test */
339 if (!(PCI_FUNC(pdev
->devfn
) & 1)) {
340 struct pci_dev
* findev
= NULL
;
342 findev
= pci_get_device(PCI_VENDOR_ID_SERVERWORKS
,
343 PCI_DEVICE_ID_SERVERWORKS_CSB5
, NULL
);
345 pci_read_config_dword(findev
, 0x4C, ®4c
);
346 reg4c
&= ~0x000007FF;
349 pci_write_config_dword(findev
, 0x4C, reg4c
);
353 struct pci_dev
* findev
= NULL
;
356 findev
= pci_get_device(PCI_VENDOR_ID_SERVERWORKS
,
357 PCI_DEVICE_ID_SERVERWORKS_CSB6
, NULL
);
359 pci_read_config_byte(findev
, 0x41, ®41
);
361 pci_write_config_byte(findev
, 0x41, reg41
);
365 /* setup the UDMA Control register
367 * 1. clear bit 6 to enable DMA
368 * 2. enable DMA modes with bits 0-1
372 * 11 : udma2/udma4/udma5
374 pci_read_config_byte(pdev
, 0x5A, &btr
);
376 if (!(PCI_FUNC(pdev
->devfn
) & 1))
379 btr
|= (pdev
->revision
>= SVWKS_CSB5_REVISION_NEW
) ? 0x3 : 0x2;
380 pci_write_config_byte(pdev
, 0x5A, btr
);
385 static void serverworks_fixup_ht1000(struct pci_dev
*pdev
)
388 /* Setup HT1000 SouthBridge Controller - Single Channel Only */
389 pci_read_config_byte(pdev
, 0x5A, &btr
);
392 pci_write_config_byte(pdev
, 0x5A, btr
);
396 static int serverworks_init_one(struct pci_dev
*pdev
, const struct pci_device_id
*id
)
398 static const struct ata_port_info info
[4] = {
400 .flags
= ATA_FLAG_SLAVE_POSS
,
401 .pio_mask
= ATA_PIO4
,
402 .mwdma_mask
= ATA_MWDMA2
,
403 .udma_mask
= ATA_UDMA2
,
404 .port_ops
= &serverworks_osb4_port_ops
405 }, { /* OSB4 no UDMA */
406 .flags
= ATA_FLAG_SLAVE_POSS
,
407 .pio_mask
= ATA_PIO4
,
408 .mwdma_mask
= ATA_MWDMA2
,
410 .port_ops
= &serverworks_osb4_port_ops
412 .flags
= ATA_FLAG_SLAVE_POSS
,
413 .pio_mask
= ATA_PIO4
,
414 .mwdma_mask
= ATA_MWDMA2
,
415 .udma_mask
= ATA_UDMA4
,
416 .port_ops
= &serverworks_csb_port_ops
417 }, { /* CSB5 - later revisions*/
418 .flags
= ATA_FLAG_SLAVE_POSS
,
419 .pio_mask
= ATA_PIO4
,
420 .mwdma_mask
= ATA_MWDMA2
,
421 .udma_mask
= ATA_UDMA5
,
422 .port_ops
= &serverworks_csb_port_ops
425 const struct ata_port_info
*ppi
[] = { &info
[id
->driver_data
], NULL
};
428 rc
= pcim_enable_device(pdev
);
432 /* Force master latency timer to 64 PCI clocks */
433 pci_write_config_byte(pdev
, PCI_LATENCY_TIMER
, 0x40);
435 /* OSB4 : South Bridge and IDE */
436 if (pdev
->device
== PCI_DEVICE_ID_SERVERWORKS_OSB4IDE
) {
437 /* Select non UDMA capable OSB4 if we can't do fixups */
438 if ( serverworks_fixup_osb4(pdev
) < 0)
441 /* setup CSB5/CSB6 : South Bridge and IDE option RAID */
442 else if ((pdev
->device
== PCI_DEVICE_ID_SERVERWORKS_CSB5IDE
) ||
443 (pdev
->device
== PCI_DEVICE_ID_SERVERWORKS_CSB6IDE
) ||
444 (pdev
->device
== PCI_DEVICE_ID_SERVERWORKS_CSB6IDE2
)) {
446 /* If the returned btr is the newer revision then
447 select the right info block */
448 if (serverworks_fixup_csb(pdev
) == 3)
451 /* Is this the 3rd channel CSB6 IDE ? */
452 if (pdev
->device
== PCI_DEVICE_ID_SERVERWORKS_CSB6IDE2
)
453 ppi
[1] = &ata_dummy_port_info
;
456 else if (pdev
->device
== PCI_DEVICE_ID_SERVERWORKS_HT1000IDE
)
457 serverworks_fixup_ht1000(pdev
);
459 if (pdev
->device
== PCI_DEVICE_ID_SERVERWORKS_CSB5IDE
)
460 ata_pci_bmdma_clear_simplex(pdev
);
462 return ata_pci_sff_init_one(pdev
, ppi
, &serverworks_sht
, NULL
);
466 static int serverworks_reinit_one(struct pci_dev
*pdev
)
468 struct ata_host
*host
= dev_get_drvdata(&pdev
->dev
);
471 rc
= ata_pci_device_do_resume(pdev
);
475 /* Force master latency timer to 64 PCI clocks */
476 pci_write_config_byte(pdev
, PCI_LATENCY_TIMER
, 0x40);
478 switch (pdev
->device
) {
479 case PCI_DEVICE_ID_SERVERWORKS_OSB4IDE
:
480 serverworks_fixup_osb4(pdev
);
482 case PCI_DEVICE_ID_SERVERWORKS_CSB5IDE
:
483 ata_pci_bmdma_clear_simplex(pdev
);
485 case PCI_DEVICE_ID_SERVERWORKS_CSB6IDE
:
486 case PCI_DEVICE_ID_SERVERWORKS_CSB6IDE2
:
487 serverworks_fixup_csb(pdev
);
489 case PCI_DEVICE_ID_SERVERWORKS_HT1000IDE
:
490 serverworks_fixup_ht1000(pdev
);
494 ata_host_resume(host
);
499 static const struct pci_device_id serverworks
[] = {
500 { PCI_VDEVICE(SERVERWORKS
, PCI_DEVICE_ID_SERVERWORKS_OSB4IDE
), 0},
501 { PCI_VDEVICE(SERVERWORKS
, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE
), 2},
502 { PCI_VDEVICE(SERVERWORKS
, PCI_DEVICE_ID_SERVERWORKS_CSB6IDE
), 2},
503 { PCI_VDEVICE(SERVERWORKS
, PCI_DEVICE_ID_SERVERWORKS_CSB6IDE2
), 2},
504 { PCI_VDEVICE(SERVERWORKS
, PCI_DEVICE_ID_SERVERWORKS_HT1000IDE
), 2},
509 static struct pci_driver serverworks_pci_driver
= {
511 .id_table
= serverworks
,
512 .probe
= serverworks_init_one
,
513 .remove
= ata_pci_remove_one
,
515 .suspend
= ata_pci_device_suspend
,
516 .resume
= serverworks_reinit_one
,
520 static int __init
serverworks_init(void)
522 return pci_register_driver(&serverworks_pci_driver
);
525 static void __exit
serverworks_exit(void)
527 pci_unregister_driver(&serverworks_pci_driver
);
530 MODULE_AUTHOR("Alan Cox");
531 MODULE_DESCRIPTION("low-level driver for Serverworks OSB4/CSB5/CSB6");
532 MODULE_LICENSE("GPL");
533 MODULE_DEVICE_TABLE(pci
, serverworks
);
534 MODULE_VERSION(DRV_VERSION
);
536 module_init(serverworks_init
);
537 module_exit(serverworks_exit
);