2 * x86 SMP booting functions
4 * (c) 1995 Alan Cox, Building #3 <alan@redhat.com>
5 * (c) 1998, 1999, 2000 Ingo Molnar <mingo@redhat.com>
6 * Copyright 2001 Andi Kleen, SuSE Labs.
8 * Much of the core SMP work is based on previous work by Thomas Radke, to
9 * whom a great many thanks are extended.
11 * Thanks to Intel for making available several different Pentium,
12 * Pentium Pro and Pentium-II/Xeon MP machines.
13 * Original development of Linux SMP code supported by Caldera.
15 * This code is released under the GNU General Public License version 2 or
19 * Felix Koop : NR_CPUS used properly
20 * Jose Renau : Handle single CPU case.
21 * Alan Cox : By repeated request 8) - Total BogoMIPS report.
22 * Greg Wright : Fix for kernel stacks panic.
23 * Erich Boleyn : MP v1.4 and additional changes.
24 * Matthias Sattler : Changes for 2.1 kernel map.
25 * Michel Lespinasse : Changes for 2.1 kernel map.
26 * Michael Chastain : Change trampoline.S to gnu as.
27 * Alan Cox : Dumb bug: 'B' step PPro's are fine
28 * Ingo Molnar : Added APIC timers, based on code
30 * Ingo Molnar : various cleanups and rewrites
31 * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
32 * Maciej W. Rozycki : Bits for genuine 82489DX APICs
33 * Andi Kleen : Changed for SMP boot into long mode.
34 * Martin J. Bligh : Added support for multi-quad systems
35 * Dave Jones : Report invalid combinations of Athlon CPUs.
36 * Rusty Russell : Hacked into shape for new "hotplug" boot process.
37 * Andi Kleen : Converted to new state machine.
38 * Ashok Raj : CPU hotplug support
39 * Glauber Costa : i386 and x86_64 integration
42 #include <linux/init.h>
43 #include <linux/smp.h>
44 #include <linux/module.h>
45 #include <linux/sched.h>
46 #include <linux/percpu.h>
47 #include <linux/bootmem.h>
48 #include <linux/err.h>
49 #include <linux/nmi.h>
56 #include <asm/trampoline.h>
59 #include <asm/pgtable.h>
60 #include <asm/tlbflush.h>
64 #include <asm/genapic.h>
65 #include <linux/mc146818rtc.h>
67 #include <mach_apic.h>
68 #include <mach_wakecpu.h>
69 #include <smpboot_hooks.h>
72 * FIXME: For x86_64, those are defined in other files. But moving them here,
73 * would make the setup areas dependent on smp, which is a loss. When we
74 * integrate apic between arches, we can probably do a better job, but
75 * right now, they'll stay here -- glommer
78 /* which logical CPU number maps to which CPU (physical APIC ID) */
79 u16 x86_cpu_to_apicid_init
[NR_CPUS
] __initdata
=
80 { [0 ... NR_CPUS
-1] = BAD_APICID
};
81 void *x86_cpu_to_apicid_early_ptr
;
83 u16 x86_bios_cpu_apicid_init
[NR_CPUS
] __initdata
84 = { [0 ... NR_CPUS
-1] = BAD_APICID
};
85 void *x86_bios_cpu_apicid_early_ptr
;
88 u8 apicid_2_node
[MAX_APICID
];
89 static int low_mappings
;
92 /* State of each CPU */
93 DEFINE_PER_CPU(int, cpu_state
) = { 0 };
95 /* Store all idle threads, this can be reused instead of creating
96 * a new thread. Also avoids complicated thread destroy functionality
99 #ifdef CONFIG_HOTPLUG_CPU
101 * Needed only for CONFIG_HOTPLUG_CPU because __cpuinitdata is
102 * removed after init for !CONFIG_HOTPLUG_CPU.
104 static DEFINE_PER_CPU(struct task_struct
*, idle_thread_array
);
105 #define get_idle_for_cpu(x) (per_cpu(idle_thread_array, x))
106 #define set_idle_for_cpu(x, p) (per_cpu(idle_thread_array, x) = (p))
108 struct task_struct
*idle_thread_array
[NR_CPUS
] __cpuinitdata
;
109 #define get_idle_for_cpu(x) (idle_thread_array[(x)])
110 #define set_idle_for_cpu(x, p) (idle_thread_array[(x)] = (p))
113 /* Number of siblings per CPU package */
114 int smp_num_siblings
= 1;
115 EXPORT_SYMBOL(smp_num_siblings
);
117 /* Last level cache ID of each logical CPU */
118 DEFINE_PER_CPU(u16
, cpu_llc_id
) = BAD_APICID
;
120 /* bitmap of online cpus */
121 cpumask_t cpu_online_map __read_mostly
;
122 EXPORT_SYMBOL(cpu_online_map
);
124 cpumask_t cpu_callin_map
;
125 cpumask_t cpu_callout_map
;
126 cpumask_t cpu_possible_map
;
127 EXPORT_SYMBOL(cpu_possible_map
);
129 /* representing HT siblings of each logical CPU */
130 DEFINE_PER_CPU(cpumask_t
, cpu_sibling_map
);
131 EXPORT_PER_CPU_SYMBOL(cpu_sibling_map
);
133 /* representing HT and core siblings of each logical CPU */
134 DEFINE_PER_CPU(cpumask_t
, cpu_core_map
);
135 EXPORT_PER_CPU_SYMBOL(cpu_core_map
);
137 /* Per CPU bogomips and other parameters */
138 DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86
, cpu_info
);
139 EXPORT_PER_CPU_SYMBOL(cpu_info
);
141 static atomic_t init_deasserted
;
143 static int boot_cpu_logical_apicid
;
145 /* representing cpus for which sibling maps can be computed */
146 static cpumask_t cpu_sibling_setup_map
;
148 /* Set if we find a B stepping CPU */
149 int __cpuinitdata smp_b_stepping
;
151 #if defined(CONFIG_NUMA) && defined(CONFIG_X86_32)
153 /* which logical CPUs are on which nodes */
154 cpumask_t node_to_cpumask_map
[MAX_NUMNODES
] __read_mostly
=
155 { [0 ... MAX_NUMNODES
-1] = CPU_MASK_NONE
};
156 EXPORT_SYMBOL(node_to_cpumask_map
);
157 /* which node each logical CPU is on */
158 int cpu_to_node_map
[NR_CPUS
] __read_mostly
= { [0 ... NR_CPUS
-1] = 0 };
159 EXPORT_SYMBOL(cpu_to_node_map
);
161 /* set up a mapping between cpu and node. */
162 static void map_cpu_to_node(int cpu
, int node
)
164 printk(KERN_INFO
"Mapping cpu %d to node %d\n", cpu
, node
);
165 cpu_set(cpu
, node_to_cpumask_map
[node
]);
166 cpu_to_node_map
[cpu
] = node
;
169 /* undo a mapping between cpu and node. */
170 static void unmap_cpu_to_node(int cpu
)
174 printk(KERN_INFO
"Unmapping cpu %d from all nodes\n", cpu
);
175 for (node
= 0; node
< MAX_NUMNODES
; node
++)
176 cpu_clear(cpu
, node_to_cpumask_map
[node
]);
177 cpu_to_node_map
[cpu
] = 0;
179 #else /* !(CONFIG_NUMA && CONFIG_X86_32) */
180 #define map_cpu_to_node(cpu, node) ({})
181 #define unmap_cpu_to_node(cpu) ({})
185 u8 cpu_2_logical_apicid
[NR_CPUS
] __read_mostly
=
186 { [0 ... NR_CPUS
-1] = BAD_APICID
};
188 static void map_cpu_to_logical_apicid(void)
190 int cpu
= smp_processor_id();
191 int apicid
= logical_smp_processor_id();
192 int node
= apicid_to_node(apicid
);
194 if (!node_online(node
))
195 node
= first_online_node
;
197 cpu_2_logical_apicid
[cpu
] = apicid
;
198 map_cpu_to_node(cpu
, node
);
201 static void unmap_cpu_to_logical_apicid(int cpu
)
203 cpu_2_logical_apicid
[cpu
] = BAD_APICID
;
204 unmap_cpu_to_node(cpu
);
207 #define unmap_cpu_to_logical_apicid(cpu) do {} while (0)
208 #define map_cpu_to_logical_apicid() do {} while (0)
212 * Report back to the Boot Processor.
215 static void __cpuinit
smp_callin(void)
218 unsigned long timeout
;
221 * If waken up by an INIT in an 82489DX configuration
222 * we may get here before an INIT-deassert IPI reaches
223 * our local APIC. We have to wait for the IPI or we'll
224 * lock up on an APIC access.
226 wait_for_init_deassert(&init_deasserted
);
229 * (This works even if the APIC is not enabled.)
231 phys_id
= GET_APIC_ID(read_apic_id());
232 cpuid
= smp_processor_id();
233 if (cpu_isset(cpuid
, cpu_callin_map
)) {
234 panic("%s: phys CPU#%d, CPU#%d already present??\n", __func__
,
237 Dprintk("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid
, phys_id
);
240 * STARTUP IPIs are fragile beasts as they might sometimes
241 * trigger some glue motherboard logic. Complete APIC bus
242 * silence for 1 second, this overestimates the time the
243 * boot CPU is spending to send the up to 2 STARTUP IPIs
244 * by a factor of two. This should be enough.
248 * Waiting 2s total for startup (udelay is not yet working)
250 timeout
= jiffies
+ 2*HZ
;
251 while (time_before(jiffies
, timeout
)) {
253 * Has the boot CPU finished it's STARTUP sequence?
255 if (cpu_isset(cpuid
, cpu_callout_map
))
260 if (!time_before(jiffies
, timeout
)) {
261 panic("%s: CPU%d started up but did not get a callout!\n",
266 * the boot CPU has finished the init stage and is spinning
267 * on callin_map until we finish. We are free to set up this
268 * CPU, first the APIC. (this is probably redundant on most
272 Dprintk("CALLIN, before setup_local_APIC().\n");
273 smp_callin_clear_local_apic();
275 end_local_APIC_setup();
276 map_cpu_to_logical_apicid();
281 * Need to enable IRQs because it can take longer and then
282 * the NMI watchdog might kill us.
287 Dprintk("Stack at about %p\n", &cpuid
);
290 * Save our processor parameters
292 smp_store_cpu_info(cpuid
);
295 * Allow the master to continue.
297 cpu_set(cpuid
, cpu_callin_map
);
301 * Activate a secondary processor.
303 static void __cpuinit
start_secondary(void *unused
)
306 * Don't put *anything* before cpu_init(), SMP booting is too
307 * fragile that we want to limit the things done here to the
308 * most necessary things.
317 /* otherwise gcc will move up smp_processor_id before the cpu_init */
320 * Check TSC synchronization with the BP:
322 check_tsc_sync_target();
324 if (nmi_watchdog
== NMI_IO_APIC
) {
325 disable_8259A_irq(0);
326 enable_NMI_through_LVT0();
336 /* This must be done before setting cpu_online_map */
337 set_cpu_sibling_map(raw_smp_processor_id());
341 * We need to hold call_lock, so there is no inconsistency
342 * between the time smp_call_function() determines number of
343 * IPI recipients, and the time when the determination is made
344 * for which cpus receive the IPI. Holding this
345 * lock helps us to not include this cpu in a currently in progress
346 * smp_call_function().
348 lock_ipi_call_lock();
350 spin_lock(&vector_lock
);
352 /* Setup the per cpu irq handling data structures */
353 __setup_vector_irq(smp_processor_id());
355 * Allow the master to continue.
357 spin_unlock(&vector_lock
);
359 cpu_set(smp_processor_id(), cpu_online_map
);
360 unlock_ipi_call_lock();
361 per_cpu(cpu_state
, smp_processor_id()) = CPU_ONLINE
;
363 setup_secondary_clock();
371 * Everything has been set up for the secondary
372 * CPUs - they just need to reload everything
373 * from the task structure
374 * This function must not return.
376 void __devinit
initialize_secondary(void)
379 * We don't actually need to load the full TSS,
380 * basically just the stack pointer and the ip.
387 :"m" (current
->thread
.sp
), "m" (current
->thread
.ip
));
391 static void __cpuinit
smp_apply_quirks(struct cpuinfo_x86
*c
)
395 * Mask B, Pentium, but not Pentium MMX
397 if (c
->x86_vendor
== X86_VENDOR_INTEL
&&
399 c
->x86_mask
>= 1 && c
->x86_mask
<= 4 &&
402 * Remember we have B step Pentia with bugs
407 * Certain Athlons might work (for various values of 'work') in SMP
408 * but they are not certified as MP capable.
410 if ((c
->x86_vendor
== X86_VENDOR_AMD
) && (c
->x86
== 6)) {
412 if (num_possible_cpus() == 1)
415 /* Athlon 660/661 is valid. */
416 if ((c
->x86_model
== 6) && ((c
->x86_mask
== 0) ||
420 /* Duron 670 is valid */
421 if ((c
->x86_model
== 7) && (c
->x86_mask
== 0))
425 * Athlon 662, Duron 671, and Athlon >model 7 have capability
426 * bit. It's worth noting that the A5 stepping (662) of some
427 * Athlon XP's have the MP bit set.
428 * See http://www.heise.de/newsticker/data/jow-18.10.01-000 for
431 if (((c
->x86_model
== 6) && (c
->x86_mask
>= 2)) ||
432 ((c
->x86_model
== 7) && (c
->x86_mask
>= 1)) ||
437 /* If we get here, not a certified SMP capable AMD system. */
438 add_taint(TAINT_UNSAFE_SMP
);
446 static void __cpuinit
smp_checks(void)
449 printk(KERN_WARNING
"WARNING: SMP operation may be unreliable"
450 "with B stepping processors.\n");
453 * Don't taint if we are running SMP kernel on a single non-MP
456 if (tainted
& TAINT_UNSAFE_SMP
) {
457 if (num_online_cpus())
458 printk(KERN_INFO
"WARNING: This combination of AMD"
459 "processors is not suitable for SMP.\n");
461 tainted
&= ~TAINT_UNSAFE_SMP
;
466 * The bootstrap kernel entry code has set these up. Save them for
470 void __cpuinit
smp_store_cpu_info(int id
)
472 struct cpuinfo_x86
*c
= &cpu_data(id
);
477 identify_secondary_cpu(c
);
482 void __cpuinit
set_cpu_sibling_map(int cpu
)
485 struct cpuinfo_x86
*c
= &cpu_data(cpu
);
487 cpu_set(cpu
, cpu_sibling_setup_map
);
489 if (smp_num_siblings
> 1) {
490 for_each_cpu_mask(i
, cpu_sibling_setup_map
) {
491 if (c
->phys_proc_id
== cpu_data(i
).phys_proc_id
&&
492 c
->cpu_core_id
== cpu_data(i
).cpu_core_id
) {
493 cpu_set(i
, per_cpu(cpu_sibling_map
, cpu
));
494 cpu_set(cpu
, per_cpu(cpu_sibling_map
, i
));
495 cpu_set(i
, per_cpu(cpu_core_map
, cpu
));
496 cpu_set(cpu
, per_cpu(cpu_core_map
, i
));
497 cpu_set(i
, c
->llc_shared_map
);
498 cpu_set(cpu
, cpu_data(i
).llc_shared_map
);
502 cpu_set(cpu
, per_cpu(cpu_sibling_map
, cpu
));
505 cpu_set(cpu
, c
->llc_shared_map
);
507 if (current_cpu_data
.x86_max_cores
== 1) {
508 per_cpu(cpu_core_map
, cpu
) = per_cpu(cpu_sibling_map
, cpu
);
513 for_each_cpu_mask(i
, cpu_sibling_setup_map
) {
514 if (per_cpu(cpu_llc_id
, cpu
) != BAD_APICID
&&
515 per_cpu(cpu_llc_id
, cpu
) == per_cpu(cpu_llc_id
, i
)) {
516 cpu_set(i
, c
->llc_shared_map
);
517 cpu_set(cpu
, cpu_data(i
).llc_shared_map
);
519 if (c
->phys_proc_id
== cpu_data(i
).phys_proc_id
) {
520 cpu_set(i
, per_cpu(cpu_core_map
, cpu
));
521 cpu_set(cpu
, per_cpu(cpu_core_map
, i
));
523 * Does this new cpu bringup a new core?
525 if (cpus_weight(per_cpu(cpu_sibling_map
, cpu
)) == 1) {
527 * for each core in package, increment
528 * the booted_cores for this new cpu
530 if (first_cpu(per_cpu(cpu_sibling_map
, i
)) == i
)
533 * increment the core count for all
534 * the other cpus in this package
537 cpu_data(i
).booted_cores
++;
538 } else if (i
!= cpu
&& !c
->booted_cores
)
539 c
->booted_cores
= cpu_data(i
).booted_cores
;
544 /* maps the cpu to the sched domain representing multi-core */
545 cpumask_t
cpu_coregroup_map(int cpu
)
547 struct cpuinfo_x86
*c
= &cpu_data(cpu
);
549 * For perf, we return last level cache shared map.
550 * And for power savings, we return cpu_core_map
552 if (sched_mc_power_savings
|| sched_smt_power_savings
)
553 return per_cpu(cpu_core_map
, cpu
);
555 return c
->llc_shared_map
;
558 static void impress_friends(void)
561 unsigned long bogosum
= 0;
563 * Allow the user to impress friends.
565 Dprintk("Before bogomips.\n");
566 for_each_possible_cpu(cpu
)
567 if (cpu_isset(cpu
, cpu_callout_map
))
568 bogosum
+= cpu_data(cpu
).loops_per_jiffy
;
570 "Total of %d processors activated (%lu.%02lu BogoMIPS).\n",
573 (bogosum
/(5000/HZ
))%100);
575 Dprintk("Before bogocount - setting activated=1.\n");
578 static inline void __inquire_remote_apic(int apicid
)
580 unsigned i
, regs
[] = { APIC_ID
>> 4, APIC_LVR
>> 4, APIC_SPIV
>> 4 };
581 char *names
[] = { "ID", "VERSION", "SPIV" };
585 printk(KERN_INFO
"Inquiring remote APIC #%d...\n", apicid
);
587 for (i
= 0; i
< ARRAY_SIZE(regs
); i
++) {
588 printk(KERN_INFO
"... APIC #%d %s: ", apicid
, names
[i
]);
593 status
= safe_apic_wait_icr_idle();
596 "a previous APIC delivery may have failed\n");
598 apic_write_around(APIC_ICR2
, SET_APIC_DEST_FIELD(apicid
));
599 apic_write_around(APIC_ICR
, APIC_DM_REMRD
| regs
[i
]);
604 status
= apic_read(APIC_ICR
) & APIC_ICR_RR_MASK
;
605 } while (status
== APIC_ICR_RR_INPROG
&& timeout
++ < 1000);
608 case APIC_ICR_RR_VALID
:
609 status
= apic_read(APIC_RRR
);
610 printk(KERN_CONT
"%08x\n", status
);
613 printk(KERN_CONT
"failed\n");
618 #ifdef WAKE_SECONDARY_VIA_NMI
620 * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
621 * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
622 * won't ... remember to clear down the APIC, etc later.
625 wakeup_secondary_cpu(int logical_apicid
, unsigned long start_eip
)
627 unsigned long send_status
, accept_status
= 0;
631 apic_write_around(APIC_ICR2
, SET_APIC_DEST_FIELD(logical_apicid
));
633 /* Boot on the stack */
634 /* Kick the second */
635 apic_write_around(APIC_ICR
, APIC_DM_NMI
| APIC_DEST_LOGICAL
);
637 Dprintk("Waiting for send to finish...\n");
638 send_status
= safe_apic_wait_icr_idle();
641 * Give the other CPU some time to accept the IPI.
645 * Due to the Pentium erratum 3AP.
647 maxlvt
= lapic_get_maxlvt();
649 apic_read_around(APIC_SPIV
);
650 apic_write(APIC_ESR
, 0);
652 accept_status
= (apic_read(APIC_ESR
) & 0xEF);
653 Dprintk("NMI sent.\n");
656 printk(KERN_ERR
"APIC never delivered???\n");
658 printk(KERN_ERR
"APIC delivery error (%lx).\n", accept_status
);
660 return (send_status
| accept_status
);
662 #endif /* WAKE_SECONDARY_VIA_NMI */
664 #ifdef WAKE_SECONDARY_VIA_INIT
666 wakeup_secondary_cpu(int phys_apicid
, unsigned long start_eip
)
668 unsigned long send_status
, accept_status
= 0;
669 int maxlvt
, num_starts
, j
;
671 if (get_uv_system_type() == UV_NON_UNIQUE_APIC
) {
672 send_status
= uv_wakeup_secondary(phys_apicid
, start_eip
);
673 atomic_set(&init_deasserted
, 1);
678 * Be paranoid about clearing APIC errors.
680 if (APIC_INTEGRATED(apic_version
[phys_apicid
])) {
681 apic_read_around(APIC_SPIV
);
682 apic_write(APIC_ESR
, 0);
686 Dprintk("Asserting INIT.\n");
689 * Turn INIT on target chip
691 apic_write_around(APIC_ICR2
, SET_APIC_DEST_FIELD(phys_apicid
));
696 apic_write_around(APIC_ICR
, APIC_INT_LEVELTRIG
| APIC_INT_ASSERT
699 Dprintk("Waiting for send to finish...\n");
700 send_status
= safe_apic_wait_icr_idle();
704 Dprintk("Deasserting INIT.\n");
707 apic_write_around(APIC_ICR2
, SET_APIC_DEST_FIELD(phys_apicid
));
710 apic_write_around(APIC_ICR
, APIC_INT_LEVELTRIG
| APIC_DM_INIT
);
712 Dprintk("Waiting for send to finish...\n");
713 send_status
= safe_apic_wait_icr_idle();
716 atomic_set(&init_deasserted
, 1);
719 * Should we send STARTUP IPIs ?
721 * Determine this based on the APIC version.
722 * If we don't have an integrated APIC, don't send the STARTUP IPIs.
724 if (APIC_INTEGRATED(apic_version
[phys_apicid
]))
730 * Paravirt / VMI wants a startup IPI hook here to set up the
731 * target processor state.
733 startup_ipi_hook(phys_apicid
, (unsigned long) start_secondary
,
735 (unsigned long)init_rsp
);
737 (unsigned long)stack_start
.sp
);
741 * Run STARTUP IPI loop.
743 Dprintk("#startup loops: %d.\n", num_starts
);
745 maxlvt
= lapic_get_maxlvt();
747 for (j
= 1; j
<= num_starts
; j
++) {
748 Dprintk("Sending STARTUP #%d.\n", j
);
749 apic_read_around(APIC_SPIV
);
750 apic_write(APIC_ESR
, 0);
752 Dprintk("After apic_write.\n");
759 apic_write_around(APIC_ICR2
, SET_APIC_DEST_FIELD(phys_apicid
));
761 /* Boot on the stack */
762 /* Kick the second */
763 apic_write_around(APIC_ICR
, APIC_DM_STARTUP
764 | (start_eip
>> 12));
767 * Give the other CPU some time to accept the IPI.
771 Dprintk("Startup point 1.\n");
773 Dprintk("Waiting for send to finish...\n");
774 send_status
= safe_apic_wait_icr_idle();
777 * Give the other CPU some time to accept the IPI.
781 * Due to the Pentium erratum 3AP.
784 apic_read_around(APIC_SPIV
);
785 apic_write(APIC_ESR
, 0);
787 accept_status
= (apic_read(APIC_ESR
) & 0xEF);
788 if (send_status
|| accept_status
)
791 Dprintk("After Startup.\n");
794 printk(KERN_ERR
"APIC never delivered???\n");
796 printk(KERN_ERR
"APIC delivery error (%lx).\n", accept_status
);
798 return (send_status
| accept_status
);
800 #endif /* WAKE_SECONDARY_VIA_INIT */
803 struct work_struct work
;
804 struct task_struct
*idle
;
805 struct completion done
;
809 static void __cpuinit
do_fork_idle(struct work_struct
*work
)
811 struct create_idle
*c_idle
=
812 container_of(work
, struct create_idle
, work
);
814 c_idle
->idle
= fork_idle(c_idle
->cpu
);
815 complete(&c_idle
->done
);
818 static int __cpuinit
do_boot_cpu(int apicid
, int cpu
)
820 * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
821 * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
822 * Returns zero if CPU booted OK, else error code from wakeup_secondary_cpu.
825 unsigned long boot_error
= 0;
827 unsigned long start_ip
;
828 unsigned short nmi_high
= 0, nmi_low
= 0;
829 struct create_idle c_idle
= {
831 .done
= COMPLETION_INITIALIZER_ONSTACK(c_idle
.done
),
833 INIT_WORK(&c_idle
.work
, do_fork_idle
);
835 /* allocate memory for gdts of secondary cpus. Hotplug is considered */
836 if (!cpu_gdt_descr
[cpu
].address
&&
837 !(cpu_gdt_descr
[cpu
].address
= get_zeroed_page(GFP_KERNEL
))) {
838 printk(KERN_ERR
"Failed to allocate GDT for CPU %d\n", cpu
);
842 /* Allocate node local memory for AP pdas */
843 if (cpu_pda(cpu
) == &boot_cpu_pda
[cpu
]) {
844 struct x8664_pda
*newpda
, *pda
;
845 int node
= cpu_to_node(cpu
);
847 newpda
= kmalloc_node(sizeof(struct x8664_pda
), GFP_ATOMIC
,
850 memcpy(newpda
, pda
, sizeof(struct x8664_pda
));
851 cpu_pda(cpu
) = newpda
;
854 "Could not allocate node local PDA for CPU %d on node %d\n",
859 alternatives_smp_switch(1);
861 c_idle
.idle
= get_idle_for_cpu(cpu
);
864 * We can't use kernel_thread since we must avoid to
865 * reschedule the child.
868 c_idle
.idle
->thread
.sp
= (unsigned long) (((struct pt_regs
*)
869 (THREAD_SIZE
+ task_stack_page(c_idle
.idle
))) - 1);
870 init_idle(c_idle
.idle
, cpu
);
874 if (!keventd_up() || current_is_keventd())
875 c_idle
.work
.func(&c_idle
.work
);
877 schedule_work(&c_idle
.work
);
878 wait_for_completion(&c_idle
.done
);
881 if (IS_ERR(c_idle
.idle
)) {
882 printk("failed fork for CPU %d\n", cpu
);
883 return PTR_ERR(c_idle
.idle
);
886 set_idle_for_cpu(cpu
, c_idle
.idle
);
889 per_cpu(current_task
, cpu
) = c_idle
.idle
;
891 early_gdt_descr
.address
= (unsigned long)get_cpu_gdt_table(cpu
);
892 c_idle
.idle
->thread
.ip
= (unsigned long) start_secondary
;
893 /* Stack for startup_32 can be just as for start_secondary onwards */
894 stack_start
.sp
= (void *) c_idle
.idle
->thread
.sp
;
897 cpu_pda(cpu
)->pcurrent
= c_idle
.idle
;
898 init_rsp
= c_idle
.idle
->thread
.sp
;
899 load_sp0(&per_cpu(init_tss
, cpu
), &c_idle
.idle
->thread
);
900 initial_code
= (unsigned long)start_secondary
;
901 clear_tsk_thread_flag(c_idle
.idle
, TIF_FORK
);
904 /* start_ip had better be page-aligned! */
905 start_ip
= setup_trampoline();
907 /* So we see what's up */
908 printk(KERN_INFO
"Booting processor %d/%d ip %lx\n",
909 cpu
, apicid
, start_ip
);
912 * This grunge runs the startup process for
913 * the targeted processor.
916 atomic_set(&init_deasserted
, 0);
918 if (get_uv_system_type() != UV_NON_UNIQUE_APIC
) {
920 Dprintk("Setting warm reset code and vector.\n");
922 store_NMI_vector(&nmi_high
, &nmi_low
);
924 smpboot_setup_warm_reset_vector(start_ip
);
926 * Be paranoid about clearing APIC errors.
928 apic_write(APIC_ESR
, 0);
933 * Starting actual IPI sequence...
935 boot_error
= wakeup_secondary_cpu(apicid
, start_ip
);
939 * allow APs to start initializing.
941 Dprintk("Before Callout %d.\n", cpu
);
942 cpu_set(cpu
, cpu_callout_map
);
943 Dprintk("After Callout %d.\n", cpu
);
946 * Wait 5s total for a response
948 for (timeout
= 0; timeout
< 50000; timeout
++) {
949 if (cpu_isset(cpu
, cpu_callin_map
))
950 break; /* It has booted */
954 if (cpu_isset(cpu
, cpu_callin_map
)) {
955 /* number CPUs logically, starting from 1 (BSP is 0) */
957 printk(KERN_INFO
"CPU%d: ", cpu
);
958 print_cpu_info(&cpu_data(cpu
));
959 Dprintk("CPU has booted.\n");
962 if (*((volatile unsigned char *)trampoline_base
)
964 /* trampoline started but...? */
965 printk(KERN_ERR
"Stuck ??\n");
967 /* trampoline code not run */
968 printk(KERN_ERR
"Not responding.\n");
969 if (get_uv_system_type() != UV_NON_UNIQUE_APIC
)
970 inquire_remote_apic(apicid
);
975 /* Try to put things back the way they were before ... */
976 unmap_cpu_to_logical_apicid(cpu
);
978 clear_node_cpumask(cpu
); /* was set by numa_add_cpu */
980 cpu_clear(cpu
, cpu_callout_map
); /* was set by do_boot_cpu() */
981 cpu_clear(cpu
, cpu_initialized
); /* was set by cpu_init() */
982 cpu_clear(cpu
, cpu_possible_map
);
983 cpu_clear(cpu
, cpu_present_map
);
984 per_cpu(x86_cpu_to_apicid
, cpu
) = BAD_APICID
;
987 /* mark "stuck" area as not stuck */
988 *((volatile unsigned long *)trampoline_base
) = 0;
991 * Cleanup possible dangling ends...
993 smpboot_restore_warm_reset_vector();
998 int __cpuinit
native_cpu_up(unsigned int cpu
)
1000 int apicid
= cpu_present_to_apicid(cpu
);
1001 unsigned long flags
;
1004 WARN_ON(irqs_disabled());
1006 Dprintk("++++++++++++++++++++=_---CPU UP %u\n", cpu
);
1008 if (apicid
== BAD_APICID
|| apicid
== boot_cpu_physical_apicid
||
1009 !physid_isset(apicid
, phys_cpu_present_map
)) {
1010 printk(KERN_ERR
"%s: bad cpu %d\n", __func__
, cpu
);
1015 * Already booted CPU?
1017 if (cpu_isset(cpu
, cpu_callin_map
)) {
1018 Dprintk("do_boot_cpu %d Already started\n", cpu
);
1023 * Save current MTRR state in case it was changed since early boot
1024 * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
1028 per_cpu(cpu_state
, cpu
) = CPU_UP_PREPARE
;
1030 #ifdef CONFIG_X86_32
1031 /* init low mem mapping */
1032 clone_pgd_range(swapper_pg_dir
, swapper_pg_dir
+ KERNEL_PGD_BOUNDARY
,
1033 min_t(unsigned long, KERNEL_PGD_PTRS
, KERNEL_PGD_BOUNDARY
));
1037 err
= do_boot_cpu(apicid
, cpu
);
1042 err
= do_boot_cpu(apicid
, cpu
);
1045 Dprintk("do_boot_cpu failed %d\n", err
);
1050 * Check TSC synchronization with the AP (keep irqs disabled
1053 local_irq_save(flags
);
1054 check_tsc_sync_source(cpu
);
1055 local_irq_restore(flags
);
1057 while (!cpu_online(cpu
)) {
1059 touch_nmi_watchdog();
1066 * Fall back to non SMP mode after errors.
1068 * RED-PEN audit/test this more. I bet there is more state messed up here.
1070 static __init
void disable_smp(void)
1072 cpu_present_map
= cpumask_of_cpu(0);
1073 cpu_possible_map
= cpumask_of_cpu(0);
1074 #ifdef CONFIG_X86_32
1075 smpboot_clear_io_apic_irqs();
1077 if (smp_found_config
)
1078 phys_cpu_present_map
=
1079 physid_mask_of_physid(boot_cpu_physical_apicid
);
1081 phys_cpu_present_map
= physid_mask_of_physid(0);
1082 map_cpu_to_logical_apicid();
1083 cpu_set(0, per_cpu(cpu_sibling_map
, 0));
1084 cpu_set(0, per_cpu(cpu_core_map
, 0));
1088 * Various sanity checks.
1090 static int __init
smp_sanity_check(unsigned max_cpus
)
1093 if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map
)) {
1094 printk(KERN_WARNING
"weird, boot CPU (#%d) not listed"
1095 "by the BIOS.\n", hard_smp_processor_id());
1096 physid_set(hard_smp_processor_id(), phys_cpu_present_map
);
1100 * If we couldn't find an SMP configuration at boot time,
1101 * get out of here now!
1103 if (!smp_found_config
&& !acpi_lapic
) {
1105 printk(KERN_NOTICE
"SMP motherboard not detected.\n");
1107 if (APIC_init_uniprocessor())
1108 printk(KERN_NOTICE
"Local APIC not detected."
1109 " Using dummy APIC emulation.\n");
1114 * Should not be necessary because the MP table should list the boot
1115 * CPU too, but we do it for the sake of robustness anyway.
1117 if (!check_phys_apicid_present(boot_cpu_physical_apicid
)) {
1119 "weird, boot CPU (#%d) not listed by the BIOS.\n",
1120 boot_cpu_physical_apicid
);
1121 physid_set(hard_smp_processor_id(), phys_cpu_present_map
);
1126 * If we couldn't find a local APIC, then get out of here now!
1128 if (APIC_INTEGRATED(apic_version
[boot_cpu_physical_apicid
]) &&
1130 printk(KERN_ERR
"BIOS bug, local APIC #%d not detected!...\n",
1131 boot_cpu_physical_apicid
);
1132 printk(KERN_ERR
"... forcing use of dummy APIC emulation."
1133 "(tell your hw vendor)\n");
1134 smpboot_clear_io_apic();
1138 verify_local_APIC();
1141 * If SMP should be disabled, then really disable it!
1144 printk(KERN_INFO
"SMP mode deactivated,"
1145 "forcing use of dummy APIC emulation.\n");
1146 smpboot_clear_io_apic();
1147 #ifdef CONFIG_X86_32
1151 end_local_APIC_setup();
1158 static void __init
smp_cpu_index_default(void)
1161 struct cpuinfo_x86
*c
;
1163 for_each_possible_cpu(i
) {
1165 /* mark all to hotplug */
1166 c
->cpu_index
= NR_CPUS
;
1171 * Prepare for SMP bootup. The MP table or ACPI has been read
1172 * earlier. Just do some sanity checking here and enable APIC mode.
1174 void __init
native_smp_prepare_cpus(unsigned int max_cpus
)
1176 nmi_watchdog_default();
1177 smp_cpu_index_default();
1178 current_cpu_data
= boot_cpu_data
;
1179 cpu_callin_map
= cpumask_of_cpu(0);
1182 * Setup boot CPU information
1184 smp_store_cpu_info(0); /* Final full version of the data */
1185 boot_cpu_logical_apicid
= logical_smp_processor_id();
1186 current_thread_info()->cpu
= 0; /* needed? */
1187 set_cpu_sibling_map(0);
1189 if (smp_sanity_check(max_cpus
) < 0) {
1190 printk(KERN_INFO
"SMP disabled\n");
1196 if (GET_APIC_ID(read_apic_id()) != boot_cpu_physical_apicid
) {
1197 panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
1198 GET_APIC_ID(read_apic_id()), boot_cpu_physical_apicid
);
1199 /* Or can we switch back to PIC here? */
1203 #ifdef CONFIG_X86_32
1207 * Switch from PIC to APIC mode.
1211 #ifdef CONFIG_X86_64
1213 * Enable IO APIC before setting up error vector
1215 if (!skip_ioapic_setup
&& nr_ioapics
)
1218 end_local_APIC_setup();
1220 map_cpu_to_logical_apicid();
1222 setup_portio_remap();
1224 smpboot_setup_io_apic();
1226 * Set up local APIC timer on boot CPU.
1229 printk(KERN_INFO
"CPU%d: ", 0);
1230 print_cpu_info(&cpu_data(0));
1234 * Early setup to make printk work.
1236 void __init
native_smp_prepare_boot_cpu(void)
1238 int me
= smp_processor_id();
1239 #ifdef CONFIG_X86_32
1241 switch_to_new_gdt();
1243 /* already set me in cpu_online_map in boot_cpu_init() */
1244 cpu_set(me
, cpu_callout_map
);
1245 per_cpu(cpu_state
, me
) = CPU_ONLINE
;
1248 void __init
native_smp_cpus_done(unsigned int max_cpus
)
1250 Dprintk("Boot done.\n");
1254 #ifdef CONFIG_X86_IO_APIC
1255 setup_ioapic_dest();
1257 check_nmi_watchdog();
1260 #ifdef CONFIG_HOTPLUG_CPU
1262 # ifdef CONFIG_X86_32
1263 void cpu_exit_clear(void)
1265 int cpu
= raw_smp_processor_id();
1272 cpu_clear(cpu
, cpu_callout_map
);
1273 cpu_clear(cpu
, cpu_callin_map
);
1275 unmap_cpu_to_logical_apicid(cpu
);
1277 # endif /* CONFIG_X86_32 */
1279 static void remove_siblinginfo(int cpu
)
1282 struct cpuinfo_x86
*c
= &cpu_data(cpu
);
1284 for_each_cpu_mask(sibling
, per_cpu(cpu_core_map
, cpu
)) {
1285 cpu_clear(cpu
, per_cpu(cpu_core_map
, sibling
));
1287 * last thread sibling in this cpu core going down
1289 if (cpus_weight(per_cpu(cpu_sibling_map
, cpu
)) == 1)
1290 cpu_data(sibling
).booted_cores
--;
1293 for_each_cpu_mask(sibling
, per_cpu(cpu_sibling_map
, cpu
))
1294 cpu_clear(cpu
, per_cpu(cpu_sibling_map
, sibling
));
1295 cpus_clear(per_cpu(cpu_sibling_map
, cpu
));
1296 cpus_clear(per_cpu(cpu_core_map
, cpu
));
1297 c
->phys_proc_id
= 0;
1299 cpu_clear(cpu
, cpu_sibling_setup_map
);
1302 static int additional_cpus __initdata
= -1;
1304 static __init
int setup_additional_cpus(char *s
)
1306 return s
&& get_option(&s
, &additional_cpus
) ? 0 : -EINVAL
;
1308 early_param("additional_cpus", setup_additional_cpus
);
1311 * cpu_possible_map should be static, it cannot change as cpu's
1312 * are onlined, or offlined. The reason is per-cpu data-structures
1313 * are allocated by some modules at init time, and dont expect to
1314 * do this dynamically on cpu arrival/departure.
1315 * cpu_present_map on the other hand can change dynamically.
1316 * In case when cpu_hotplug is not compiled, then we resort to current
1317 * behaviour, which is cpu_possible == cpu_present.
1320 * Three ways to find out the number of additional hotplug CPUs:
1321 * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
1322 * - The user can overwrite it with additional_cpus=NUM
1323 * - Otherwise don't reserve additional CPUs.
1324 * We do this because additional CPUs waste a lot of memory.
1327 __init
void prefill_possible_map(void)
1332 if (additional_cpus
== -1) {
1333 if (disabled_cpus
> 0)
1334 additional_cpus
= disabled_cpus
;
1336 additional_cpus
= 0;
1338 possible
= num_processors
+ additional_cpus
;
1339 if (possible
> NR_CPUS
)
1342 printk(KERN_INFO
"SMP: Allowing %d CPUs, %d hotplug CPUs\n",
1343 possible
, max_t(int, possible
- num_processors
, 0));
1345 for (i
= 0; i
< possible
; i
++)
1346 cpu_set(i
, cpu_possible_map
);
1349 static void __ref
remove_cpu_from_maps(int cpu
)
1351 cpu_clear(cpu
, cpu_online_map
);
1352 #ifdef CONFIG_X86_64
1353 cpu_clear(cpu
, cpu_callout_map
);
1354 cpu_clear(cpu
, cpu_callin_map
);
1355 /* was set by cpu_init() */
1356 clear_bit(cpu
, (unsigned long *)&cpu_initialized
);
1357 clear_node_cpumask(cpu
);
1361 int __cpu_disable(void)
1363 int cpu
= smp_processor_id();
1366 * Perhaps use cpufreq to drop frequency, but that could go
1367 * into generic code.
1369 * We won't take down the boot processor on i386 due to some
1370 * interrupts only being able to be serviced by the BSP.
1371 * Especially so if we're not using an IOAPIC -zwane
1376 if (nmi_watchdog
== NMI_LOCAL_APIC
)
1377 stop_apic_nmi_watchdog(NULL
);
1382 * Allow any queued timer interrupts to get serviced
1383 * This is only a temporary solution until we cleanup
1384 * fixup_irqs as we do for IA64.
1389 local_irq_disable();
1390 remove_siblinginfo(cpu
);
1392 /* It's now safe to remove this processor from the online map */
1393 remove_cpu_from_maps(cpu
);
1394 fixup_irqs(cpu_online_map
);
1398 void __cpu_die(unsigned int cpu
)
1400 /* We don't do anything here: idle task is faking death itself. */
1403 for (i
= 0; i
< 10; i
++) {
1404 /* They ack this in play_dead by setting CPU_DEAD */
1405 if (per_cpu(cpu_state
, cpu
) == CPU_DEAD
) {
1406 printk(KERN_INFO
"CPU %d is now offline\n", cpu
);
1407 if (1 == num_online_cpus())
1408 alternatives_smp_switch(0);
1413 printk(KERN_ERR
"CPU %u didn't die...\n", cpu
);
1415 #else /* ... !CONFIG_HOTPLUG_CPU */
1416 int __cpu_disable(void)
1421 void __cpu_die(unsigned int cpu
)
1423 /* We said "no" in __cpu_disable */
1429 * If the BIOS enumerates physical processors before logical,
1430 * maxcpus=N at enumeration-time can be used to disable HT.
1432 static int __init
parse_maxcpus(char *arg
)
1434 extern unsigned int maxcpus
;
1436 maxcpus
= simple_strtoul(arg
, NULL
, 0);
1439 early_param("maxcpus", parse_maxcpus
);