Merge branch 'x86/asm' into x86/mm
[linux-2.6/mini2440.git] / arch / x86 / kernel / smpboot.c
blob9ce666387f37c7a12b00eca4a0ccb3c7617d7f8a
1 /*
2 * x86 SMP booting functions
4 * (c) 1995 Alan Cox, Building #3 <alan@lxorguk.ukuu.org.uk>
5 * (c) 1998, 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
6 * Copyright 2001 Andi Kleen, SuSE Labs.
8 * Much of the core SMP work is based on previous work by Thomas Radke, to
9 * whom a great many thanks are extended.
11 * Thanks to Intel for making available several different Pentium,
12 * Pentium Pro and Pentium-II/Xeon MP machines.
13 * Original development of Linux SMP code supported by Caldera.
15 * This code is released under the GNU General Public License version 2 or
16 * later.
18 * Fixes
19 * Felix Koop : NR_CPUS used properly
20 * Jose Renau : Handle single CPU case.
21 * Alan Cox : By repeated request 8) - Total BogoMIPS report.
22 * Greg Wright : Fix for kernel stacks panic.
23 * Erich Boleyn : MP v1.4 and additional changes.
24 * Matthias Sattler : Changes for 2.1 kernel map.
25 * Michel Lespinasse : Changes for 2.1 kernel map.
26 * Michael Chastain : Change trampoline.S to gnu as.
27 * Alan Cox : Dumb bug: 'B' step PPro's are fine
28 * Ingo Molnar : Added APIC timers, based on code
29 * from Jose Renau
30 * Ingo Molnar : various cleanups and rewrites
31 * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
32 * Maciej W. Rozycki : Bits for genuine 82489DX APICs
33 * Andi Kleen : Changed for SMP boot into long mode.
34 * Martin J. Bligh : Added support for multi-quad systems
35 * Dave Jones : Report invalid combinations of Athlon CPUs.
36 * Rusty Russell : Hacked into shape for new "hotplug" boot process.
37 * Andi Kleen : Converted to new state machine.
38 * Ashok Raj : CPU hotplug support
39 * Glauber Costa : i386 and x86_64 integration
42 #include <linux/init.h>
43 #include <linux/smp.h>
44 #include <linux/module.h>
45 #include <linux/sched.h>
46 #include <linux/percpu.h>
47 #include <linux/bootmem.h>
48 #include <linux/err.h>
49 #include <linux/nmi.h>
51 #include <asm/acpi.h>
52 #include <asm/desc.h>
53 #include <asm/nmi.h>
54 #include <asm/irq.h>
55 #include <asm/idle.h>
56 #include <asm/trampoline.h>
57 #include <asm/cpu.h>
58 #include <asm/numa.h>
59 #include <asm/pgtable.h>
60 #include <asm/tlbflush.h>
61 #include <asm/mtrr.h>
62 #include <asm/vmi.h>
63 #include <asm/apic.h>
64 #include <asm/setup.h>
65 #include <asm/uv/uv.h>
66 #include <linux/mc146818rtc.h>
68 #include <asm/smpboot_hooks.h>
70 #ifdef CONFIG_X86_32
71 u8 apicid_2_node[MAX_APICID];
72 static int low_mappings;
73 #endif
75 /* State of each CPU */
76 DEFINE_PER_CPU(int, cpu_state) = { 0 };
78 /* Store all idle threads, this can be reused instead of creating
79 * a new thread. Also avoids complicated thread destroy functionality
80 * for idle threads.
82 #ifdef CONFIG_HOTPLUG_CPU
84 * Needed only for CONFIG_HOTPLUG_CPU because __cpuinitdata is
85 * removed after init for !CONFIG_HOTPLUG_CPU.
87 static DEFINE_PER_CPU(struct task_struct *, idle_thread_array);
88 #define get_idle_for_cpu(x) (per_cpu(idle_thread_array, x))
89 #define set_idle_for_cpu(x, p) (per_cpu(idle_thread_array, x) = (p))
90 #else
91 static struct task_struct *idle_thread_array[NR_CPUS] __cpuinitdata ;
92 #define get_idle_for_cpu(x) (idle_thread_array[(x)])
93 #define set_idle_for_cpu(x, p) (idle_thread_array[(x)] = (p))
94 #endif
96 /* Number of siblings per CPU package */
97 int smp_num_siblings = 1;
98 EXPORT_SYMBOL(smp_num_siblings);
100 /* Last level cache ID of each logical CPU */
101 DEFINE_PER_CPU(u16, cpu_llc_id) = BAD_APICID;
103 /* representing HT siblings of each logical CPU */
104 DEFINE_PER_CPU(cpumask_t, cpu_sibling_map);
105 EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);
107 /* representing HT and core siblings of each logical CPU */
108 DEFINE_PER_CPU(cpumask_t, cpu_core_map);
109 EXPORT_PER_CPU_SYMBOL(cpu_core_map);
111 /* Per CPU bogomips and other parameters */
112 DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
113 EXPORT_PER_CPU_SYMBOL(cpu_info);
115 static atomic_t init_deasserted;
118 /* Set if we find a B stepping CPU */
119 static int __cpuinitdata smp_b_stepping;
121 #if defined(CONFIG_NUMA) && defined(CONFIG_X86_32)
123 /* which logical CPUs are on which nodes */
124 cpumask_t node_to_cpumask_map[MAX_NUMNODES] __read_mostly =
125 { [0 ... MAX_NUMNODES-1] = CPU_MASK_NONE };
126 EXPORT_SYMBOL(node_to_cpumask_map);
127 /* which node each logical CPU is on */
128 int cpu_to_node_map[NR_CPUS] __read_mostly = { [0 ... NR_CPUS-1] = 0 };
129 EXPORT_SYMBOL(cpu_to_node_map);
131 /* set up a mapping between cpu and node. */
132 static void map_cpu_to_node(int cpu, int node)
134 printk(KERN_INFO "Mapping cpu %d to node %d\n", cpu, node);
135 cpumask_set_cpu(cpu, &node_to_cpumask_map[node]);
136 cpu_to_node_map[cpu] = node;
139 /* undo a mapping between cpu and node. */
140 static void unmap_cpu_to_node(int cpu)
142 int node;
144 printk(KERN_INFO "Unmapping cpu %d from all nodes\n", cpu);
145 for (node = 0; node < MAX_NUMNODES; node++)
146 cpumask_clear_cpu(cpu, &node_to_cpumask_map[node]);
147 cpu_to_node_map[cpu] = 0;
149 #else /* !(CONFIG_NUMA && CONFIG_X86_32) */
150 #define map_cpu_to_node(cpu, node) ({})
151 #define unmap_cpu_to_node(cpu) ({})
152 #endif
154 #ifdef CONFIG_X86_32
155 static int boot_cpu_logical_apicid;
157 u8 cpu_2_logical_apicid[NR_CPUS] __read_mostly =
158 { [0 ... NR_CPUS-1] = BAD_APICID };
160 static void map_cpu_to_logical_apicid(void)
162 int cpu = smp_processor_id();
163 int apicid = logical_smp_processor_id();
164 int node = apic->apicid_to_node(apicid);
166 if (!node_online(node))
167 node = first_online_node;
169 cpu_2_logical_apicid[cpu] = apicid;
170 map_cpu_to_node(cpu, node);
173 void numa_remove_cpu(int cpu)
175 cpu_2_logical_apicid[cpu] = BAD_APICID;
176 unmap_cpu_to_node(cpu);
178 #else
179 #define map_cpu_to_logical_apicid() do {} while (0)
180 #endif
183 * Report back to the Boot Processor.
184 * Running on AP.
186 static void __cpuinit smp_callin(void)
188 int cpuid, phys_id;
189 unsigned long timeout;
192 * If waken up by an INIT in an 82489DX configuration
193 * we may get here before an INIT-deassert IPI reaches
194 * our local APIC. We have to wait for the IPI or we'll
195 * lock up on an APIC access.
197 if (apic->wait_for_init_deassert)
198 apic->wait_for_init_deassert(&init_deasserted);
201 * (This works even if the APIC is not enabled.)
203 phys_id = read_apic_id();
204 cpuid = smp_processor_id();
205 if (cpumask_test_cpu(cpuid, cpu_callin_mask)) {
206 panic("%s: phys CPU#%d, CPU#%d already present??\n", __func__,
207 phys_id, cpuid);
209 pr_debug("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
212 * STARTUP IPIs are fragile beasts as they might sometimes
213 * trigger some glue motherboard logic. Complete APIC bus
214 * silence for 1 second, this overestimates the time the
215 * boot CPU is spending to send the up to 2 STARTUP IPIs
216 * by a factor of two. This should be enough.
220 * Waiting 2s total for startup (udelay is not yet working)
222 timeout = jiffies + 2*HZ;
223 while (time_before(jiffies, timeout)) {
225 * Has the boot CPU finished it's STARTUP sequence?
227 if (cpumask_test_cpu(cpuid, cpu_callout_mask))
228 break;
229 cpu_relax();
232 if (!time_before(jiffies, timeout)) {
233 panic("%s: CPU%d started up but did not get a callout!\n",
234 __func__, cpuid);
238 * the boot CPU has finished the init stage and is spinning
239 * on callin_map until we finish. We are free to set up this
240 * CPU, first the APIC. (this is probably redundant on most
241 * boards)
244 pr_debug("CALLIN, before setup_local_APIC().\n");
245 if (apic->smp_callin_clear_local_apic)
246 apic->smp_callin_clear_local_apic();
247 setup_local_APIC();
248 end_local_APIC_setup();
249 map_cpu_to_logical_apicid();
251 notify_cpu_starting(cpuid);
253 * Get our bogomips.
255 * Need to enable IRQs because it can take longer and then
256 * the NMI watchdog might kill us.
258 local_irq_enable();
259 calibrate_delay();
260 local_irq_disable();
261 pr_debug("Stack at about %p\n", &cpuid);
264 * Save our processor parameters
266 smp_store_cpu_info(cpuid);
269 * Allow the master to continue.
271 cpumask_set_cpu(cpuid, cpu_callin_mask);
274 static int __cpuinitdata unsafe_smp;
277 * Activate a secondary processor.
279 notrace static void __cpuinit start_secondary(void *unused)
282 * Don't put *anything* before cpu_init(), SMP booting is too
283 * fragile that we want to limit the things done here to the
284 * most necessary things.
286 vmi_bringup();
287 cpu_init();
288 preempt_disable();
289 smp_callin();
291 /* otherwise gcc will move up smp_processor_id before the cpu_init */
292 barrier();
294 * Check TSC synchronization with the BP:
296 check_tsc_sync_target();
298 if (nmi_watchdog == NMI_IO_APIC) {
299 disable_8259A_irq(0);
300 enable_NMI_through_LVT0();
301 enable_8259A_irq(0);
304 #ifdef CONFIG_X86_32
305 while (low_mappings)
306 cpu_relax();
307 __flush_tlb_all();
308 #endif
310 /* This must be done before setting cpu_online_map */
311 set_cpu_sibling_map(raw_smp_processor_id());
312 wmb();
315 * We need to hold call_lock, so there is no inconsistency
316 * between the time smp_call_function() determines number of
317 * IPI recipients, and the time when the determination is made
318 * for which cpus receive the IPI. Holding this
319 * lock helps us to not include this cpu in a currently in progress
320 * smp_call_function().
322 * We need to hold vector_lock so there the set of online cpus
323 * does not change while we are assigning vectors to cpus. Holding
324 * this lock ensures we don't half assign or remove an irq from a cpu.
326 ipi_call_lock();
327 lock_vector_lock();
328 __setup_vector_irq(smp_processor_id());
329 set_cpu_online(smp_processor_id(), true);
330 unlock_vector_lock();
331 ipi_call_unlock();
332 per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
334 /* enable local interrupts */
335 local_irq_enable();
337 setup_secondary_clock();
339 wmb();
340 cpu_idle();
343 static void __cpuinit smp_apply_quirks(struct cpuinfo_x86 *c)
346 * Mask B, Pentium, but not Pentium MMX
348 if (c->x86_vendor == X86_VENDOR_INTEL &&
349 c->x86 == 5 &&
350 c->x86_mask >= 1 && c->x86_mask <= 4 &&
351 c->x86_model <= 3)
353 * Remember we have B step Pentia with bugs
355 smp_b_stepping = 1;
358 * Certain Athlons might work (for various values of 'work') in SMP
359 * but they are not certified as MP capable.
361 if ((c->x86_vendor == X86_VENDOR_AMD) && (c->x86 == 6)) {
363 if (num_possible_cpus() == 1)
364 goto valid_k7;
366 /* Athlon 660/661 is valid. */
367 if ((c->x86_model == 6) && ((c->x86_mask == 0) ||
368 (c->x86_mask == 1)))
369 goto valid_k7;
371 /* Duron 670 is valid */
372 if ((c->x86_model == 7) && (c->x86_mask == 0))
373 goto valid_k7;
376 * Athlon 662, Duron 671, and Athlon >model 7 have capability
377 * bit. It's worth noting that the A5 stepping (662) of some
378 * Athlon XP's have the MP bit set.
379 * See http://www.heise.de/newsticker/data/jow-18.10.01-000 for
380 * more.
382 if (((c->x86_model == 6) && (c->x86_mask >= 2)) ||
383 ((c->x86_model == 7) && (c->x86_mask >= 1)) ||
384 (c->x86_model > 7))
385 if (cpu_has_mp)
386 goto valid_k7;
388 /* If we get here, not a certified SMP capable AMD system. */
389 unsafe_smp = 1;
392 valid_k7:
396 static void __cpuinit smp_checks(void)
398 if (smp_b_stepping)
399 printk(KERN_WARNING "WARNING: SMP operation may be unreliable"
400 "with B stepping processors.\n");
403 * Don't taint if we are running SMP kernel on a single non-MP
404 * approved Athlon
406 if (unsafe_smp && num_online_cpus() > 1) {
407 printk(KERN_INFO "WARNING: This combination of AMD"
408 "processors is not suitable for SMP.\n");
409 add_taint(TAINT_UNSAFE_SMP);
414 * The bootstrap kernel entry code has set these up. Save them for
415 * a given CPU
418 void __cpuinit smp_store_cpu_info(int id)
420 struct cpuinfo_x86 *c = &cpu_data(id);
422 *c = boot_cpu_data;
423 c->cpu_index = id;
424 if (id != 0)
425 identify_secondary_cpu(c);
426 smp_apply_quirks(c);
430 void __cpuinit set_cpu_sibling_map(int cpu)
432 int i;
433 struct cpuinfo_x86 *c = &cpu_data(cpu);
435 cpumask_set_cpu(cpu, cpu_sibling_setup_mask);
437 if (smp_num_siblings > 1) {
438 for_each_cpu(i, cpu_sibling_setup_mask) {
439 struct cpuinfo_x86 *o = &cpu_data(i);
441 if (c->phys_proc_id == o->phys_proc_id &&
442 c->cpu_core_id == o->cpu_core_id) {
443 cpumask_set_cpu(i, cpu_sibling_mask(cpu));
444 cpumask_set_cpu(cpu, cpu_sibling_mask(i));
445 cpumask_set_cpu(i, cpu_core_mask(cpu));
446 cpumask_set_cpu(cpu, cpu_core_mask(i));
447 cpumask_set_cpu(i, &c->llc_shared_map);
448 cpumask_set_cpu(cpu, &o->llc_shared_map);
451 } else {
452 cpumask_set_cpu(cpu, cpu_sibling_mask(cpu));
455 cpumask_set_cpu(cpu, &c->llc_shared_map);
457 if (current_cpu_data.x86_max_cores == 1) {
458 cpumask_copy(cpu_core_mask(cpu), cpu_sibling_mask(cpu));
459 c->booted_cores = 1;
460 return;
463 for_each_cpu(i, cpu_sibling_setup_mask) {
464 if (per_cpu(cpu_llc_id, cpu) != BAD_APICID &&
465 per_cpu(cpu_llc_id, cpu) == per_cpu(cpu_llc_id, i)) {
466 cpumask_set_cpu(i, &c->llc_shared_map);
467 cpumask_set_cpu(cpu, &cpu_data(i).llc_shared_map);
469 if (c->phys_proc_id == cpu_data(i).phys_proc_id) {
470 cpumask_set_cpu(i, cpu_core_mask(cpu));
471 cpumask_set_cpu(cpu, cpu_core_mask(i));
473 * Does this new cpu bringup a new core?
475 if (cpumask_weight(cpu_sibling_mask(cpu)) == 1) {
477 * for each core in package, increment
478 * the booted_cores for this new cpu
480 if (cpumask_first(cpu_sibling_mask(i)) == i)
481 c->booted_cores++;
483 * increment the core count for all
484 * the other cpus in this package
486 if (i != cpu)
487 cpu_data(i).booted_cores++;
488 } else if (i != cpu && !c->booted_cores)
489 c->booted_cores = cpu_data(i).booted_cores;
494 /* maps the cpu to the sched domain representing multi-core */
495 const struct cpumask *cpu_coregroup_mask(int cpu)
497 struct cpuinfo_x86 *c = &cpu_data(cpu);
499 * For perf, we return last level cache shared map.
500 * And for power savings, we return cpu_core_map
502 if (sched_mc_power_savings || sched_smt_power_savings)
503 return cpu_core_mask(cpu);
504 else
505 return &c->llc_shared_map;
508 cpumask_t cpu_coregroup_map(int cpu)
510 return *cpu_coregroup_mask(cpu);
513 static void impress_friends(void)
515 int cpu;
516 unsigned long bogosum = 0;
518 * Allow the user to impress friends.
520 pr_debug("Before bogomips.\n");
521 for_each_possible_cpu(cpu)
522 if (cpumask_test_cpu(cpu, cpu_callout_mask))
523 bogosum += cpu_data(cpu).loops_per_jiffy;
524 printk(KERN_INFO
525 "Total of %d processors activated (%lu.%02lu BogoMIPS).\n",
526 num_online_cpus(),
527 bogosum/(500000/HZ),
528 (bogosum/(5000/HZ))%100);
530 pr_debug("Before bogocount - setting activated=1.\n");
533 void __inquire_remote_apic(int apicid)
535 unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
536 char *names[] = { "ID", "VERSION", "SPIV" };
537 int timeout;
538 u32 status;
540 printk(KERN_INFO "Inquiring remote APIC 0x%x...\n", apicid);
542 for (i = 0; i < ARRAY_SIZE(regs); i++) {
543 printk(KERN_INFO "... APIC 0x%x %s: ", apicid, names[i]);
546 * Wait for idle.
548 status = safe_apic_wait_icr_idle();
549 if (status)
550 printk(KERN_CONT
551 "a previous APIC delivery may have failed\n");
553 apic_icr_write(APIC_DM_REMRD | regs[i], apicid);
555 timeout = 0;
556 do {
557 udelay(100);
558 status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
559 } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
561 switch (status) {
562 case APIC_ICR_RR_VALID:
563 status = apic_read(APIC_RRR);
564 printk(KERN_CONT "%08x\n", status);
565 break;
566 default:
567 printk(KERN_CONT "failed\n");
573 * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
574 * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
575 * won't ... remember to clear down the APIC, etc later.
577 int __devinit
578 wakeup_secondary_cpu_via_nmi(int logical_apicid, unsigned long start_eip)
580 unsigned long send_status, accept_status = 0;
581 int maxlvt;
583 /* Target chip */
584 /* Boot on the stack */
585 /* Kick the second */
586 apic_icr_write(APIC_DM_NMI | apic->dest_logical, logical_apicid);
588 pr_debug("Waiting for send to finish...\n");
589 send_status = safe_apic_wait_icr_idle();
592 * Give the other CPU some time to accept the IPI.
594 udelay(200);
595 if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
596 maxlvt = lapic_get_maxlvt();
597 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
598 apic_write(APIC_ESR, 0);
599 accept_status = (apic_read(APIC_ESR) & 0xEF);
601 pr_debug("NMI sent.\n");
603 if (send_status)
604 printk(KERN_ERR "APIC never delivered???\n");
605 if (accept_status)
606 printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
608 return (send_status | accept_status);
611 int __devinit
612 wakeup_secondary_cpu_via_init(int phys_apicid, unsigned long start_eip)
614 unsigned long send_status, accept_status = 0;
615 int maxlvt, num_starts, j;
617 if (get_uv_system_type() == UV_NON_UNIQUE_APIC) {
618 send_status = uv_wakeup_secondary(phys_apicid, start_eip);
619 atomic_set(&init_deasserted, 1);
620 return send_status;
623 maxlvt = lapic_get_maxlvt();
626 * Be paranoid about clearing APIC errors.
628 if (APIC_INTEGRATED(apic_version[phys_apicid])) {
629 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
630 apic_write(APIC_ESR, 0);
631 apic_read(APIC_ESR);
634 pr_debug("Asserting INIT.\n");
637 * Turn INIT on target chip
640 * Send IPI
642 apic_icr_write(APIC_INT_LEVELTRIG | APIC_INT_ASSERT | APIC_DM_INIT,
643 phys_apicid);
645 pr_debug("Waiting for send to finish...\n");
646 send_status = safe_apic_wait_icr_idle();
648 mdelay(10);
650 pr_debug("Deasserting INIT.\n");
652 /* Target chip */
653 /* Send IPI */
654 apic_icr_write(APIC_INT_LEVELTRIG | APIC_DM_INIT, phys_apicid);
656 pr_debug("Waiting for send to finish...\n");
657 send_status = safe_apic_wait_icr_idle();
659 mb();
660 atomic_set(&init_deasserted, 1);
663 * Should we send STARTUP IPIs ?
665 * Determine this based on the APIC version.
666 * If we don't have an integrated APIC, don't send the STARTUP IPIs.
668 if (APIC_INTEGRATED(apic_version[phys_apicid]))
669 num_starts = 2;
670 else
671 num_starts = 0;
674 * Paravirt / VMI wants a startup IPI hook here to set up the
675 * target processor state.
677 startup_ipi_hook(phys_apicid, (unsigned long) start_secondary,
678 (unsigned long)stack_start.sp);
681 * Run STARTUP IPI loop.
683 pr_debug("#startup loops: %d.\n", num_starts);
685 for (j = 1; j <= num_starts; j++) {
686 pr_debug("Sending STARTUP #%d.\n", j);
687 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
688 apic_write(APIC_ESR, 0);
689 apic_read(APIC_ESR);
690 pr_debug("After apic_write.\n");
693 * STARTUP IPI
696 /* Target chip */
697 /* Boot on the stack */
698 /* Kick the second */
699 apic_icr_write(APIC_DM_STARTUP | (start_eip >> 12),
700 phys_apicid);
703 * Give the other CPU some time to accept the IPI.
705 udelay(300);
707 pr_debug("Startup point 1.\n");
709 pr_debug("Waiting for send to finish...\n");
710 send_status = safe_apic_wait_icr_idle();
713 * Give the other CPU some time to accept the IPI.
715 udelay(200);
716 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
717 apic_write(APIC_ESR, 0);
718 accept_status = (apic_read(APIC_ESR) & 0xEF);
719 if (send_status || accept_status)
720 break;
722 pr_debug("After Startup.\n");
724 if (send_status)
725 printk(KERN_ERR "APIC never delivered???\n");
726 if (accept_status)
727 printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
729 return (send_status | accept_status);
732 struct create_idle {
733 struct work_struct work;
734 struct task_struct *idle;
735 struct completion done;
736 int cpu;
739 static void __cpuinit do_fork_idle(struct work_struct *work)
741 struct create_idle *c_idle =
742 container_of(work, struct create_idle, work);
744 c_idle->idle = fork_idle(c_idle->cpu);
745 complete(&c_idle->done);
749 * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
750 * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
751 * Returns zero if CPU booted OK, else error code from ->wakeup_cpu.
753 static int __cpuinit do_boot_cpu(int apicid, int cpu)
755 unsigned long boot_error = 0;
756 unsigned long start_ip;
757 int timeout;
758 struct create_idle c_idle = {
759 .cpu = cpu,
760 .done = COMPLETION_INITIALIZER_ONSTACK(c_idle.done),
763 INIT_WORK(&c_idle.work, do_fork_idle);
765 alternatives_smp_switch(1);
767 c_idle.idle = get_idle_for_cpu(cpu);
770 * We can't use kernel_thread since we must avoid to
771 * reschedule the child.
773 if (c_idle.idle) {
774 c_idle.idle->thread.sp = (unsigned long) (((struct pt_regs *)
775 (THREAD_SIZE + task_stack_page(c_idle.idle))) - 1);
776 init_idle(c_idle.idle, cpu);
777 goto do_rest;
780 if (!keventd_up() || current_is_keventd())
781 c_idle.work.func(&c_idle.work);
782 else {
783 schedule_work(&c_idle.work);
784 wait_for_completion(&c_idle.done);
787 if (IS_ERR(c_idle.idle)) {
788 printk("failed fork for CPU %d\n", cpu);
789 return PTR_ERR(c_idle.idle);
792 set_idle_for_cpu(cpu, c_idle.idle);
793 do_rest:
794 per_cpu(current_task, cpu) = c_idle.idle;
795 #ifdef CONFIG_X86_32
796 /* Stack for startup_32 can be just as for start_secondary onwards */
797 irq_ctx_init(cpu);
798 #else
799 clear_tsk_thread_flag(c_idle.idle, TIF_FORK);
800 initial_gs = per_cpu_offset(cpu);
801 per_cpu(kernel_stack, cpu) =
802 (unsigned long)task_stack_page(c_idle.idle) -
803 KERNEL_STACK_OFFSET + THREAD_SIZE;
804 #endif
805 early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
806 initial_code = (unsigned long)start_secondary;
807 stack_start.sp = (void *) c_idle.idle->thread.sp;
809 /* start_ip had better be page-aligned! */
810 start_ip = setup_trampoline();
812 /* So we see what's up */
813 printk(KERN_INFO "Booting processor %d APIC 0x%x ip 0x%lx\n",
814 cpu, apicid, start_ip);
817 * This grunge runs the startup process for
818 * the targeted processor.
821 atomic_set(&init_deasserted, 0);
823 if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
825 pr_debug("Setting warm reset code and vector.\n");
827 smpboot_setup_warm_reset_vector(start_ip);
829 * Be paranoid about clearing APIC errors.
831 if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
832 apic_write(APIC_ESR, 0);
833 apic_read(APIC_ESR);
838 * Starting actual IPI sequence...
840 boot_error = apic->wakeup_cpu(apicid, start_ip);
842 if (!boot_error) {
844 * allow APs to start initializing.
846 pr_debug("Before Callout %d.\n", cpu);
847 cpumask_set_cpu(cpu, cpu_callout_mask);
848 pr_debug("After Callout %d.\n", cpu);
851 * Wait 5s total for a response
853 for (timeout = 0; timeout < 50000; timeout++) {
854 if (cpumask_test_cpu(cpu, cpu_callin_mask))
855 break; /* It has booted */
856 udelay(100);
859 if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
860 /* number CPUs logically, starting from 1 (BSP is 0) */
861 pr_debug("OK.\n");
862 printk(KERN_INFO "CPU%d: ", cpu);
863 print_cpu_info(&cpu_data(cpu));
864 pr_debug("CPU has booted.\n");
865 } else {
866 boot_error = 1;
867 if (*((volatile unsigned char *)trampoline_base)
868 == 0xA5)
869 /* trampoline started but...? */
870 printk(KERN_ERR "Stuck ??\n");
871 else
872 /* trampoline code not run */
873 printk(KERN_ERR "Not responding.\n");
874 if (apic->inquire_remote_apic)
875 apic->inquire_remote_apic(apicid);
879 if (boot_error) {
880 /* Try to put things back the way they were before ... */
881 numa_remove_cpu(cpu); /* was set by numa_add_cpu */
883 /* was set by do_boot_cpu() */
884 cpumask_clear_cpu(cpu, cpu_callout_mask);
886 /* was set by cpu_init() */
887 cpumask_clear_cpu(cpu, cpu_initialized_mask);
889 set_cpu_present(cpu, false);
890 per_cpu(x86_cpu_to_apicid, cpu) = BAD_APICID;
893 /* mark "stuck" area as not stuck */
894 *((volatile unsigned long *)trampoline_base) = 0;
897 * Cleanup possible dangling ends...
899 smpboot_restore_warm_reset_vector();
901 return boot_error;
904 int __cpuinit native_cpu_up(unsigned int cpu)
906 int apicid = apic->cpu_present_to_apicid(cpu);
907 unsigned long flags;
908 int err;
910 WARN_ON(irqs_disabled());
912 pr_debug("++++++++++++++++++++=_---CPU UP %u\n", cpu);
914 if (apicid == BAD_APICID || apicid == boot_cpu_physical_apicid ||
915 !physid_isset(apicid, phys_cpu_present_map)) {
916 printk(KERN_ERR "%s: bad cpu %d\n", __func__, cpu);
917 return -EINVAL;
921 * Already booted CPU?
923 if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
924 pr_debug("do_boot_cpu %d Already started\n", cpu);
925 return -ENOSYS;
929 * Save current MTRR state in case it was changed since early boot
930 * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
932 mtrr_save_state();
934 per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
936 #ifdef CONFIG_X86_32
937 /* init low mem mapping */
938 clone_pgd_range(swapper_pg_dir, swapper_pg_dir + KERNEL_PGD_BOUNDARY,
939 min_t(unsigned long, KERNEL_PGD_PTRS, KERNEL_PGD_BOUNDARY));
940 flush_tlb_all();
941 low_mappings = 1;
943 err = do_boot_cpu(apicid, cpu);
945 zap_low_mappings();
946 low_mappings = 0;
947 #else
948 err = do_boot_cpu(apicid, cpu);
949 #endif
950 if (err) {
951 pr_debug("do_boot_cpu failed %d\n", err);
952 return -EIO;
956 * Check TSC synchronization with the AP (keep irqs disabled
957 * while doing so):
959 local_irq_save(flags);
960 check_tsc_sync_source(cpu);
961 local_irq_restore(flags);
963 while (!cpu_online(cpu)) {
964 cpu_relax();
965 touch_nmi_watchdog();
968 return 0;
972 * Fall back to non SMP mode after errors.
974 * RED-PEN audit/test this more. I bet there is more state messed up here.
976 static __init void disable_smp(void)
978 /* use the read/write pointers to the present and possible maps */
979 cpumask_copy(&cpu_present_map, cpumask_of(0));
980 cpumask_copy(&cpu_possible_map, cpumask_of(0));
981 smpboot_clear_io_apic_irqs();
983 if (smp_found_config)
984 physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
985 else
986 physid_set_mask_of_physid(0, &phys_cpu_present_map);
987 map_cpu_to_logical_apicid();
988 cpumask_set_cpu(0, cpu_sibling_mask(0));
989 cpumask_set_cpu(0, cpu_core_mask(0));
993 * Various sanity checks.
995 static int __init smp_sanity_check(unsigned max_cpus)
997 preempt_disable();
999 #if !defined(CONFIG_X86_BIGSMP) && defined(CONFIG_X86_32)
1000 if (def_to_bigsmp && nr_cpu_ids > 8) {
1001 unsigned int cpu;
1002 unsigned nr;
1004 printk(KERN_WARNING
1005 "More than 8 CPUs detected - skipping them.\n"
1006 "Use CONFIG_X86_BIGSMP.\n");
1008 nr = 0;
1009 for_each_present_cpu(cpu) {
1010 if (nr >= 8)
1011 set_cpu_present(cpu, false);
1012 nr++;
1015 nr = 0;
1016 for_each_possible_cpu(cpu) {
1017 if (nr >= 8)
1018 set_cpu_possible(cpu, false);
1019 nr++;
1022 nr_cpu_ids = 8;
1024 #endif
1026 if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map)) {
1027 printk(KERN_WARNING
1028 "weird, boot CPU (#%d) not listed by the BIOS.\n",
1029 hard_smp_processor_id());
1031 physid_set(hard_smp_processor_id(), phys_cpu_present_map);
1035 * If we couldn't find an SMP configuration at boot time,
1036 * get out of here now!
1038 if (!smp_found_config && !acpi_lapic) {
1039 preempt_enable();
1040 printk(KERN_NOTICE "SMP motherboard not detected.\n");
1041 disable_smp();
1042 if (APIC_init_uniprocessor())
1043 printk(KERN_NOTICE "Local APIC not detected."
1044 " Using dummy APIC emulation.\n");
1045 return -1;
1049 * Should not be necessary because the MP table should list the boot
1050 * CPU too, but we do it for the sake of robustness anyway.
1052 if (!apic->check_phys_apicid_present(boot_cpu_physical_apicid)) {
1053 printk(KERN_NOTICE
1054 "weird, boot CPU (#%d) not listed by the BIOS.\n",
1055 boot_cpu_physical_apicid);
1056 physid_set(hard_smp_processor_id(), phys_cpu_present_map);
1058 preempt_enable();
1061 * If we couldn't find a local APIC, then get out of here now!
1063 if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) &&
1064 !cpu_has_apic) {
1065 printk(KERN_ERR "BIOS bug, local APIC #%d not detected!...\n",
1066 boot_cpu_physical_apicid);
1067 printk(KERN_ERR "... forcing use of dummy APIC emulation."
1068 "(tell your hw vendor)\n");
1069 smpboot_clear_io_apic();
1070 arch_disable_smp_support();
1071 return -1;
1074 verify_local_APIC();
1077 * If SMP should be disabled, then really disable it!
1079 if (!max_cpus) {
1080 printk(KERN_INFO "SMP mode deactivated.\n");
1081 smpboot_clear_io_apic();
1083 localise_nmi_watchdog();
1085 connect_bsp_APIC();
1086 setup_local_APIC();
1087 end_local_APIC_setup();
1088 return -1;
1091 return 0;
1094 static void __init smp_cpu_index_default(void)
1096 int i;
1097 struct cpuinfo_x86 *c;
1099 for_each_possible_cpu(i) {
1100 c = &cpu_data(i);
1101 /* mark all to hotplug */
1102 c->cpu_index = nr_cpu_ids;
1107 * Prepare for SMP bootup. The MP table or ACPI has been read
1108 * earlier. Just do some sanity checking here and enable APIC mode.
1110 void __init native_smp_prepare_cpus(unsigned int max_cpus)
1112 preempt_disable();
1113 smp_cpu_index_default();
1114 current_cpu_data = boot_cpu_data;
1115 cpumask_copy(cpu_callin_mask, cpumask_of(0));
1116 mb();
1118 * Setup boot CPU information
1120 smp_store_cpu_info(0); /* Final full version of the data */
1121 #ifdef CONFIG_X86_32
1122 boot_cpu_logical_apicid = logical_smp_processor_id();
1123 #endif
1124 current_thread_info()->cpu = 0; /* needed? */
1125 set_cpu_sibling_map(0);
1127 enable_IR_x2apic();
1128 #ifdef CONFIG_X86_64
1129 default_setup_apic_routing();
1130 #endif
1132 if (smp_sanity_check(max_cpus) < 0) {
1133 printk(KERN_INFO "SMP disabled\n");
1134 disable_smp();
1135 goto out;
1138 preempt_disable();
1139 if (read_apic_id() != boot_cpu_physical_apicid) {
1140 panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
1141 read_apic_id(), boot_cpu_physical_apicid);
1142 /* Or can we switch back to PIC here? */
1144 preempt_enable();
1146 connect_bsp_APIC();
1149 * Switch from PIC to APIC mode.
1151 setup_local_APIC();
1154 * Enable IO APIC before setting up error vector
1156 if (!skip_ioapic_setup && nr_ioapics)
1157 enable_IO_APIC();
1159 end_local_APIC_setup();
1161 map_cpu_to_logical_apicid();
1163 if (apic->setup_portio_remap)
1164 apic->setup_portio_remap();
1166 smpboot_setup_io_apic();
1168 * Set up local APIC timer on boot CPU.
1171 printk(KERN_INFO "CPU%d: ", 0);
1172 print_cpu_info(&cpu_data(0));
1173 setup_boot_clock();
1175 if (is_uv_system())
1176 uv_system_init();
1177 out:
1178 preempt_enable();
1181 * Early setup to make printk work.
1183 void __init native_smp_prepare_boot_cpu(void)
1185 int me = smp_processor_id();
1186 switch_to_new_gdt(me);
1187 /* already set me in cpu_online_mask in boot_cpu_init() */
1188 cpumask_set_cpu(me, cpu_callout_mask);
1189 per_cpu(cpu_state, me) = CPU_ONLINE;
1192 void __init native_smp_cpus_done(unsigned int max_cpus)
1194 pr_debug("Boot done.\n");
1196 impress_friends();
1197 smp_checks();
1198 #ifdef CONFIG_X86_IO_APIC
1199 setup_ioapic_dest();
1200 #endif
1201 check_nmi_watchdog();
1204 static int __initdata setup_possible_cpus = -1;
1205 static int __init _setup_possible_cpus(char *str)
1207 get_option(&str, &setup_possible_cpus);
1208 return 0;
1210 early_param("possible_cpus", _setup_possible_cpus);
1214 * cpu_possible_map should be static, it cannot change as cpu's
1215 * are onlined, or offlined. The reason is per-cpu data-structures
1216 * are allocated by some modules at init time, and dont expect to
1217 * do this dynamically on cpu arrival/departure.
1218 * cpu_present_map on the other hand can change dynamically.
1219 * In case when cpu_hotplug is not compiled, then we resort to current
1220 * behaviour, which is cpu_possible == cpu_present.
1221 * - Ashok Raj
1223 * Three ways to find out the number of additional hotplug CPUs:
1224 * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
1225 * - The user can overwrite it with possible_cpus=NUM
1226 * - Otherwise don't reserve additional CPUs.
1227 * We do this because additional CPUs waste a lot of memory.
1228 * -AK
1230 __init void prefill_possible_map(void)
1232 int i, possible;
1234 /* no processor from mptable or madt */
1235 if (!num_processors)
1236 num_processors = 1;
1238 if (setup_possible_cpus == -1)
1239 possible = num_processors + disabled_cpus;
1240 else
1241 possible = setup_possible_cpus;
1243 total_cpus = max_t(int, possible, num_processors + disabled_cpus);
1245 if (possible > CONFIG_NR_CPUS) {
1246 printk(KERN_WARNING
1247 "%d Processors exceeds NR_CPUS limit of %d\n",
1248 possible, CONFIG_NR_CPUS);
1249 possible = CONFIG_NR_CPUS;
1252 printk(KERN_INFO "SMP: Allowing %d CPUs, %d hotplug CPUs\n",
1253 possible, max_t(int, possible - num_processors, 0));
1255 for (i = 0; i < possible; i++)
1256 set_cpu_possible(i, true);
1258 nr_cpu_ids = possible;
1261 #ifdef CONFIG_HOTPLUG_CPU
1263 static void remove_siblinginfo(int cpu)
1265 int sibling;
1266 struct cpuinfo_x86 *c = &cpu_data(cpu);
1268 for_each_cpu(sibling, cpu_core_mask(cpu)) {
1269 cpumask_clear_cpu(cpu, cpu_core_mask(sibling));
1271 * last thread sibling in this cpu core going down
1273 if (cpumask_weight(cpu_sibling_mask(cpu)) == 1)
1274 cpu_data(sibling).booted_cores--;
1277 for_each_cpu(sibling, cpu_sibling_mask(cpu))
1278 cpumask_clear_cpu(cpu, cpu_sibling_mask(sibling));
1279 cpumask_clear(cpu_sibling_mask(cpu));
1280 cpumask_clear(cpu_core_mask(cpu));
1281 c->phys_proc_id = 0;
1282 c->cpu_core_id = 0;
1283 cpumask_clear_cpu(cpu, cpu_sibling_setup_mask);
1286 static void __ref remove_cpu_from_maps(int cpu)
1288 set_cpu_online(cpu, false);
1289 cpumask_clear_cpu(cpu, cpu_callout_mask);
1290 cpumask_clear_cpu(cpu, cpu_callin_mask);
1291 /* was set by cpu_init() */
1292 cpumask_clear_cpu(cpu, cpu_initialized_mask);
1293 numa_remove_cpu(cpu);
1296 void cpu_disable_common(void)
1298 int cpu = smp_processor_id();
1300 * HACK:
1301 * Allow any queued timer interrupts to get serviced
1302 * This is only a temporary solution until we cleanup
1303 * fixup_irqs as we do for IA64.
1305 local_irq_enable();
1306 mdelay(1);
1308 local_irq_disable();
1309 remove_siblinginfo(cpu);
1311 /* It's now safe to remove this processor from the online map */
1312 lock_vector_lock();
1313 remove_cpu_from_maps(cpu);
1314 unlock_vector_lock();
1315 fixup_irqs();
1318 int native_cpu_disable(void)
1320 int cpu = smp_processor_id();
1323 * Perhaps use cpufreq to drop frequency, but that could go
1324 * into generic code.
1326 * We won't take down the boot processor on i386 due to some
1327 * interrupts only being able to be serviced by the BSP.
1328 * Especially so if we're not using an IOAPIC -zwane
1330 if (cpu == 0)
1331 return -EBUSY;
1333 if (nmi_watchdog == NMI_LOCAL_APIC)
1334 stop_apic_nmi_watchdog(NULL);
1335 clear_local_APIC();
1337 cpu_disable_common();
1338 return 0;
1341 void native_cpu_die(unsigned int cpu)
1343 /* We don't do anything here: idle task is faking death itself. */
1344 unsigned int i;
1346 for (i = 0; i < 10; i++) {
1347 /* They ack this in play_dead by setting CPU_DEAD */
1348 if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
1349 printk(KERN_INFO "CPU %d is now offline\n", cpu);
1350 if (1 == num_online_cpus())
1351 alternatives_smp_switch(0);
1352 return;
1354 msleep(100);
1356 printk(KERN_ERR "CPU %u didn't die...\n", cpu);
1359 void play_dead_common(void)
1361 idle_task_exit();
1362 reset_lazy_tlbstate();
1363 irq_ctx_exit(raw_smp_processor_id());
1364 c1e_remove_cpu(raw_smp_processor_id());
1366 mb();
1367 /* Ack it */
1368 __get_cpu_var(cpu_state) = CPU_DEAD;
1371 * With physical CPU hotplug, we should halt the cpu
1373 local_irq_disable();
1376 void native_play_dead(void)
1378 play_dead_common();
1379 wbinvd_halt();
1382 #else /* ... !CONFIG_HOTPLUG_CPU */
1383 int native_cpu_disable(void)
1385 return -ENOSYS;
1388 void native_cpu_die(unsigned int cpu)
1390 /* We said "no" in __cpu_disable */
1391 BUG();
1394 void native_play_dead(void)
1396 BUG();
1399 #endif