2 * pata_amd.c - AMD PATA for new ATA layer
3 * (C) 2005-2006 Red Hat Inc
4 * Alan Cox <alan@redhat.com>
6 * Based on pata-sil680. Errata information is taken from data sheets
7 * and the amd74xx.c driver by Vojtech Pavlik. Nvidia SATA devices are
8 * claimed by sata-nv.c.
11 * Variable system clock when/if it makes sense
12 * Power management on ports
15 * Documentation publically available.
18 #include <linux/kernel.h>
19 #include <linux/module.h>
20 #include <linux/pci.h>
21 #include <linux/init.h>
22 #include <linux/blkdev.h>
23 #include <linux/delay.h>
24 #include <scsi/scsi_host.h>
25 #include <linux/libata.h>
27 #define DRV_NAME "pata_amd"
28 #define DRV_VERSION "0.3.9"
31 * timing_setup - shared timing computation and load
32 * @ap: ATA port being set up
33 * @adev: drive being configured
34 * @offset: port offset
35 * @speed: target speed
36 * @clock: clock multiplier (number of times 33MHz for this part)
38 * Perform the actual timing set up for Nvidia or AMD PATA devices.
39 * The actual devices vary so they all call into this helper function
40 * providing the clock multipler and offset (because AMD and Nvidia put
41 * the ports at different locations).
44 static void timing_setup(struct ata_port
*ap
, struct ata_device
*adev
, int offset
, int speed
, int clock
)
46 static const unsigned char amd_cyc2udma
[] = {
47 6, 6, 5, 4, 0, 1, 1, 2, 2, 3, 3, 3, 3, 3, 3, 7
50 struct pci_dev
*pdev
= to_pci_dev(ap
->host
->dev
);
51 struct ata_device
*peer
= ata_dev_pair(adev
);
52 int dn
= ap
->port_no
* 2 + adev
->devno
;
53 struct ata_timing at
, apeer
;
55 const int amd_clock
= 33333; /* KHz. */
58 T
= 1000000000 / amd_clock
;
59 UT
= T
/ min_t(int, max_t(int, clock
, 1), 2);
61 if (ata_timing_compute(adev
, speed
, &at
, T
, UT
) < 0) {
62 dev_printk(KERN_ERR
, &pdev
->dev
, "unknown mode %d.\n", speed
);
67 /* This may be over conservative */
69 ata_timing_compute(peer
, peer
->dma_mode
, &apeer
, T
, UT
);
70 ata_timing_merge(&apeer
, &at
, &at
, ATA_TIMING_8BIT
);
72 ata_timing_compute(peer
, peer
->pio_mode
, &apeer
, T
, UT
);
73 ata_timing_merge(&apeer
, &at
, &at
, ATA_TIMING_8BIT
);
76 if (speed
== XFER_UDMA_5
&& amd_clock
<= 33333) at
.udma
= 1;
77 if (speed
== XFER_UDMA_6
&& amd_clock
<= 33333) at
.udma
= 15;
80 * Now do the setup work
83 /* Configure the address set up timing */
84 pci_read_config_byte(pdev
, offset
+ 0x0C, &t
);
85 t
= (t
& ~(3 << ((3 - dn
) << 1))) | ((FIT(at
.setup
, 1, 4) - 1) << ((3 - dn
) << 1));
86 pci_write_config_byte(pdev
, offset
+ 0x0C , t
);
88 /* Configure the 8bit I/O timing */
89 pci_write_config_byte(pdev
, offset
+ 0x0E + (1 - (dn
>> 1)),
90 ((FIT(at
.act8b
, 1, 16) - 1) << 4) | (FIT(at
.rec8b
, 1, 16) - 1));
93 pci_write_config_byte(pdev
, offset
+ 0x08 + (3 - dn
),
94 ((FIT(at
.active
, 1, 16) - 1) << 4) | (FIT(at
.recover
, 1, 16) - 1));
98 t
= at
.udma
? (0xc0 | (FIT(at
.udma
, 2, 5) - 2)) : 0x03;
102 t
= at
.udma
? (0xc0 | amd_cyc2udma
[FIT(at
.udma
, 2, 10)]) : 0x03;
106 t
= at
.udma
? (0xc0 | amd_cyc2udma
[FIT(at
.udma
, 1, 10)]) : 0x03;
110 t
= at
.udma
? (0xc0 | amd_cyc2udma
[FIT(at
.udma
, 1, 15)]) : 0x03;
118 pci_write_config_byte(pdev
, offset
+ 0x10 + (3 - dn
), t
);
122 * amd_pre_reset - perform reset handling
124 * @deadline: deadline jiffies for the operation
126 * Reset sequence checking enable bits to see which ports are
130 static int amd_pre_reset(struct ata_link
*link
, unsigned long deadline
)
132 static const struct pci_bits amd_enable_bits
[] = {
133 { 0x40, 1, 0x02, 0x02 },
134 { 0x40, 1, 0x01, 0x01 }
137 struct ata_port
*ap
= link
->ap
;
138 struct pci_dev
*pdev
= to_pci_dev(ap
->host
->dev
);
140 if (!pci_test_config_bits(pdev
, &amd_enable_bits
[ap
->port_no
]))
143 return ata_std_prereset(link
, deadline
);
146 static void amd_error_handler(struct ata_port
*ap
)
148 return ata_bmdma_drive_eh(ap
, amd_pre_reset
,
149 ata_std_softreset
, NULL
,
153 static int amd_cable_detect(struct ata_port
*ap
)
155 static const u32 bitmask
[2] = {0x03, 0x0C};
156 struct pci_dev
*pdev
= to_pci_dev(ap
->host
->dev
);
159 pci_read_config_byte(pdev
, 0x42, &ata66
);
160 if (ata66
& bitmask
[ap
->port_no
])
161 return ATA_CBL_PATA80
;
162 return ATA_CBL_PATA40
;
166 * amd33_set_piomode - set initial PIO mode data
170 * Program the AMD registers for PIO mode.
173 static void amd33_set_piomode(struct ata_port
*ap
, struct ata_device
*adev
)
175 timing_setup(ap
, adev
, 0x40, adev
->pio_mode
, 1);
178 static void amd66_set_piomode(struct ata_port
*ap
, struct ata_device
*adev
)
180 timing_setup(ap
, adev
, 0x40, adev
->pio_mode
, 2);
183 static void amd100_set_piomode(struct ata_port
*ap
, struct ata_device
*adev
)
185 timing_setup(ap
, adev
, 0x40, adev
->pio_mode
, 3);
188 static void amd133_set_piomode(struct ata_port
*ap
, struct ata_device
*adev
)
190 timing_setup(ap
, adev
, 0x40, adev
->pio_mode
, 4);
194 * amd33_set_dmamode - set initial DMA mode data
198 * Program the MWDMA/UDMA modes for the AMD and Nvidia
202 static void amd33_set_dmamode(struct ata_port
*ap
, struct ata_device
*adev
)
204 timing_setup(ap
, adev
, 0x40, adev
->dma_mode
, 1);
207 static void amd66_set_dmamode(struct ata_port
*ap
, struct ata_device
*adev
)
209 timing_setup(ap
, adev
, 0x40, adev
->dma_mode
, 2);
212 static void amd100_set_dmamode(struct ata_port
*ap
, struct ata_device
*adev
)
214 timing_setup(ap
, adev
, 0x40, adev
->dma_mode
, 3);
217 static void amd133_set_dmamode(struct ata_port
*ap
, struct ata_device
*adev
)
219 timing_setup(ap
, adev
, 0x40, adev
->dma_mode
, 4);
224 * nv_probe_init - cable detection
227 * Perform cable detection. The BIOS stores this in PCI config
231 static int nv_pre_reset(struct ata_link
*link
, unsigned long deadline
)
233 static const struct pci_bits nv_enable_bits
[] = {
234 { 0x50, 1, 0x02, 0x02 },
235 { 0x50, 1, 0x01, 0x01 }
238 struct ata_port
*ap
= link
->ap
;
239 struct pci_dev
*pdev
= to_pci_dev(ap
->host
->dev
);
241 if (!pci_test_config_bits(pdev
, &nv_enable_bits
[ap
->port_no
]))
244 return ata_std_prereset(link
, deadline
);
247 static void nv_error_handler(struct ata_port
*ap
)
249 ata_bmdma_drive_eh(ap
, nv_pre_reset
,
250 ata_std_softreset
, NULL
,
254 static int nv_cable_detect(struct ata_port
*ap
)
256 static const u8 bitmask
[2] = {0x03, 0x0C};
257 struct pci_dev
*pdev
= to_pci_dev(ap
->host
->dev
);
262 pci_read_config_byte(pdev
, 0x52, &ata66
);
263 if (ata66
& bitmask
[ap
->port_no
])
264 cbl
= ATA_CBL_PATA80
;
266 cbl
= ATA_CBL_PATA40
;
268 /* We now have to double check because the Nvidia boxes BIOS
269 doesn't always set the cable bits but does set mode bits */
270 pci_read_config_word(pdev
, 0x62 - 2 * ap
->port_no
, &udma
);
271 if ((udma
& 0xC4) == 0xC4 || (udma
& 0xC400) == 0xC400)
272 cbl
= ATA_CBL_PATA80
;
273 /* And a triple check across suspend/resume with ACPI around */
274 if (ata_acpi_cbl_80wire(ap
))
275 cbl
= ATA_CBL_PATA80
;
280 * nv100_set_piomode - set initial PIO mode data
284 * Program the AMD registers for PIO mode.
287 static void nv100_set_piomode(struct ata_port
*ap
, struct ata_device
*adev
)
289 timing_setup(ap
, adev
, 0x50, adev
->pio_mode
, 3);
292 static void nv133_set_piomode(struct ata_port
*ap
, struct ata_device
*adev
)
294 timing_setup(ap
, adev
, 0x50, adev
->pio_mode
, 4);
298 * nv100_set_dmamode - set initial DMA mode data
302 * Program the MWDMA/UDMA modes for the AMD and Nvidia
306 static void nv100_set_dmamode(struct ata_port
*ap
, struct ata_device
*adev
)
308 timing_setup(ap
, adev
, 0x50, adev
->dma_mode
, 3);
311 static void nv133_set_dmamode(struct ata_port
*ap
, struct ata_device
*adev
)
313 timing_setup(ap
, adev
, 0x50, adev
->dma_mode
, 4);
316 static struct scsi_host_template amd_sht
= {
317 .module
= THIS_MODULE
,
319 .ioctl
= ata_scsi_ioctl
,
320 .queuecommand
= ata_scsi_queuecmd
,
321 .can_queue
= ATA_DEF_QUEUE
,
322 .this_id
= ATA_SHT_THIS_ID
,
323 .sg_tablesize
= LIBATA_MAX_PRD
,
324 .cmd_per_lun
= ATA_SHT_CMD_PER_LUN
,
325 .emulated
= ATA_SHT_EMULATED
,
326 .use_clustering
= ATA_SHT_USE_CLUSTERING
,
327 .proc_name
= DRV_NAME
,
328 .dma_boundary
= ATA_DMA_BOUNDARY
,
329 .slave_configure
= ata_scsi_slave_config
,
330 .slave_destroy
= ata_scsi_slave_destroy
,
331 .bios_param
= ata_std_bios_param
,
334 static struct ata_port_operations amd33_port_ops
= {
335 .set_piomode
= amd33_set_piomode
,
336 .set_dmamode
= amd33_set_dmamode
,
337 .mode_filter
= ata_pci_default_filter
,
338 .tf_load
= ata_tf_load
,
339 .tf_read
= ata_tf_read
,
340 .check_status
= ata_check_status
,
341 .exec_command
= ata_exec_command
,
342 .dev_select
= ata_std_dev_select
,
344 .freeze
= ata_bmdma_freeze
,
345 .thaw
= ata_bmdma_thaw
,
346 .error_handler
= amd_error_handler
,
347 .post_internal_cmd
= ata_bmdma_post_internal_cmd
,
348 .cable_detect
= ata_cable_40wire
,
350 .bmdma_setup
= ata_bmdma_setup
,
351 .bmdma_start
= ata_bmdma_start
,
352 .bmdma_stop
= ata_bmdma_stop
,
353 .bmdma_status
= ata_bmdma_status
,
355 .qc_prep
= ata_qc_prep
,
356 .qc_issue
= ata_qc_issue_prot
,
358 .data_xfer
= ata_data_xfer
,
360 .irq_handler
= ata_interrupt
,
361 .irq_clear
= ata_bmdma_irq_clear
,
362 .irq_on
= ata_irq_on
,
364 .port_start
= ata_sff_port_start
,
367 static struct ata_port_operations amd66_port_ops
= {
368 .set_piomode
= amd66_set_piomode
,
369 .set_dmamode
= amd66_set_dmamode
,
370 .mode_filter
= ata_pci_default_filter
,
371 .tf_load
= ata_tf_load
,
372 .tf_read
= ata_tf_read
,
373 .check_status
= ata_check_status
,
374 .exec_command
= ata_exec_command
,
375 .dev_select
= ata_std_dev_select
,
377 .freeze
= ata_bmdma_freeze
,
378 .thaw
= ata_bmdma_thaw
,
379 .error_handler
= amd_error_handler
,
380 .post_internal_cmd
= ata_bmdma_post_internal_cmd
,
381 .cable_detect
= ata_cable_unknown
,
383 .bmdma_setup
= ata_bmdma_setup
,
384 .bmdma_start
= ata_bmdma_start
,
385 .bmdma_stop
= ata_bmdma_stop
,
386 .bmdma_status
= ata_bmdma_status
,
388 .qc_prep
= ata_qc_prep
,
389 .qc_issue
= ata_qc_issue_prot
,
391 .data_xfer
= ata_data_xfer
,
393 .irq_handler
= ata_interrupt
,
394 .irq_clear
= ata_bmdma_irq_clear
,
395 .irq_on
= ata_irq_on
,
397 .port_start
= ata_sff_port_start
,
400 static struct ata_port_operations amd100_port_ops
= {
401 .set_piomode
= amd100_set_piomode
,
402 .set_dmamode
= amd100_set_dmamode
,
403 .mode_filter
= ata_pci_default_filter
,
404 .tf_load
= ata_tf_load
,
405 .tf_read
= ata_tf_read
,
406 .check_status
= ata_check_status
,
407 .exec_command
= ata_exec_command
,
408 .dev_select
= ata_std_dev_select
,
410 .freeze
= ata_bmdma_freeze
,
411 .thaw
= ata_bmdma_thaw
,
412 .error_handler
= amd_error_handler
,
413 .post_internal_cmd
= ata_bmdma_post_internal_cmd
,
414 .cable_detect
= ata_cable_unknown
,
416 .bmdma_setup
= ata_bmdma_setup
,
417 .bmdma_start
= ata_bmdma_start
,
418 .bmdma_stop
= ata_bmdma_stop
,
419 .bmdma_status
= ata_bmdma_status
,
421 .qc_prep
= ata_qc_prep
,
422 .qc_issue
= ata_qc_issue_prot
,
424 .data_xfer
= ata_data_xfer
,
426 .irq_handler
= ata_interrupt
,
427 .irq_clear
= ata_bmdma_irq_clear
,
428 .irq_on
= ata_irq_on
,
430 .port_start
= ata_sff_port_start
,
433 static struct ata_port_operations amd133_port_ops
= {
434 .set_piomode
= amd133_set_piomode
,
435 .set_dmamode
= amd133_set_dmamode
,
436 .mode_filter
= ata_pci_default_filter
,
437 .tf_load
= ata_tf_load
,
438 .tf_read
= ata_tf_read
,
439 .check_status
= ata_check_status
,
440 .exec_command
= ata_exec_command
,
441 .dev_select
= ata_std_dev_select
,
443 .freeze
= ata_bmdma_freeze
,
444 .thaw
= ata_bmdma_thaw
,
445 .error_handler
= amd_error_handler
,
446 .post_internal_cmd
= ata_bmdma_post_internal_cmd
,
447 .cable_detect
= amd_cable_detect
,
449 .bmdma_setup
= ata_bmdma_setup
,
450 .bmdma_start
= ata_bmdma_start
,
451 .bmdma_stop
= ata_bmdma_stop
,
452 .bmdma_status
= ata_bmdma_status
,
454 .qc_prep
= ata_qc_prep
,
455 .qc_issue
= ata_qc_issue_prot
,
457 .data_xfer
= ata_data_xfer
,
459 .irq_handler
= ata_interrupt
,
460 .irq_clear
= ata_bmdma_irq_clear
,
461 .irq_on
= ata_irq_on
,
463 .port_start
= ata_sff_port_start
,
466 static struct ata_port_operations nv100_port_ops
= {
467 .set_piomode
= nv100_set_piomode
,
468 .set_dmamode
= nv100_set_dmamode
,
469 .mode_filter
= ata_pci_default_filter
,
470 .tf_load
= ata_tf_load
,
471 .tf_read
= ata_tf_read
,
472 .check_status
= ata_check_status
,
473 .exec_command
= ata_exec_command
,
474 .dev_select
= ata_std_dev_select
,
476 .freeze
= ata_bmdma_freeze
,
477 .thaw
= ata_bmdma_thaw
,
478 .error_handler
= nv_error_handler
,
479 .post_internal_cmd
= ata_bmdma_post_internal_cmd
,
480 .cable_detect
= nv_cable_detect
,
482 .bmdma_setup
= ata_bmdma_setup
,
483 .bmdma_start
= ata_bmdma_start
,
484 .bmdma_stop
= ata_bmdma_stop
,
485 .bmdma_status
= ata_bmdma_status
,
487 .qc_prep
= ata_qc_prep
,
488 .qc_issue
= ata_qc_issue_prot
,
490 .data_xfer
= ata_data_xfer
,
492 .irq_handler
= ata_interrupt
,
493 .irq_clear
= ata_bmdma_irq_clear
,
494 .irq_on
= ata_irq_on
,
496 .port_start
= ata_sff_port_start
,
499 static struct ata_port_operations nv133_port_ops
= {
500 .set_piomode
= nv133_set_piomode
,
501 .set_dmamode
= nv133_set_dmamode
,
502 .mode_filter
= ata_pci_default_filter
,
503 .tf_load
= ata_tf_load
,
504 .tf_read
= ata_tf_read
,
505 .check_status
= ata_check_status
,
506 .exec_command
= ata_exec_command
,
507 .dev_select
= ata_std_dev_select
,
509 .freeze
= ata_bmdma_freeze
,
510 .thaw
= ata_bmdma_thaw
,
511 .error_handler
= nv_error_handler
,
512 .post_internal_cmd
= ata_bmdma_post_internal_cmd
,
513 .cable_detect
= nv_cable_detect
,
515 .bmdma_setup
= ata_bmdma_setup
,
516 .bmdma_start
= ata_bmdma_start
,
517 .bmdma_stop
= ata_bmdma_stop
,
518 .bmdma_status
= ata_bmdma_status
,
520 .qc_prep
= ata_qc_prep
,
521 .qc_issue
= ata_qc_issue_prot
,
523 .data_xfer
= ata_data_xfer
,
525 .irq_handler
= ata_interrupt
,
526 .irq_clear
= ata_bmdma_irq_clear
,
527 .irq_on
= ata_irq_on
,
529 .port_start
= ata_sff_port_start
,
532 static int amd_init_one(struct pci_dev
*pdev
, const struct pci_device_id
*id
)
534 static const struct ata_port_info info
[10] = {
537 .flags
= ATA_FLAG_SLAVE_POSS
,
539 .mwdma_mask
= 0x07, /* No SWDMA */
540 .udma_mask
= 0x07, /* UDMA 33 */
541 .port_ops
= &amd33_port_ops
543 { /* 1: Early AMD7409 - no swdma */
545 .flags
= ATA_FLAG_SLAVE_POSS
,
548 .udma_mask
= ATA_UDMA4
, /* UDMA 66 */
549 .port_ops
= &amd66_port_ops
551 { /* 2: AMD 7409, no swdma errata */
553 .flags
= ATA_FLAG_SLAVE_POSS
,
556 .udma_mask
= ATA_UDMA4
, /* UDMA 66 */
557 .port_ops
= &amd66_port_ops
561 .flags
= ATA_FLAG_SLAVE_POSS
,
564 .udma_mask
= ATA_UDMA5
, /* UDMA 100 */
565 .port_ops
= &amd100_port_ops
569 .flags
= ATA_FLAG_SLAVE_POSS
,
572 .udma_mask
= ATA_UDMA5
, /* UDMA 100 */
573 .port_ops
= &amd100_port_ops
577 .flags
= ATA_FLAG_SLAVE_POSS
,
580 .udma_mask
= ATA_UDMA6
, /* UDMA 133, no swdma */
581 .port_ops
= &amd133_port_ops
583 { /* 6: AMD 8111 UDMA 100 (Serenade) */
585 .flags
= ATA_FLAG_SLAVE_POSS
,
588 .udma_mask
= ATA_UDMA5
, /* UDMA 100, no swdma */
589 .port_ops
= &amd133_port_ops
591 { /* 7: Nvidia Nforce */
593 .flags
= ATA_FLAG_SLAVE_POSS
,
596 .udma_mask
= ATA_UDMA5
, /* UDMA 100 */
597 .port_ops
= &nv100_port_ops
599 { /* 8: Nvidia Nforce2 and later */
601 .flags
= ATA_FLAG_SLAVE_POSS
,
604 .udma_mask
= ATA_UDMA6
, /* UDMA 133, no swdma */
605 .port_ops
= &nv133_port_ops
607 { /* 9: AMD CS5536 (Geode companion) */
609 .flags
= ATA_FLAG_SLAVE_POSS
,
612 .udma_mask
= ATA_UDMA5
, /* UDMA 100 */
613 .port_ops
= &amd100_port_ops
616 const struct ata_port_info
*ppi
[] = { NULL
, NULL
};
617 static int printed_version
;
618 int type
= id
->driver_data
;
621 if (!printed_version
++)
622 dev_printk(KERN_DEBUG
, &pdev
->dev
, "version " DRV_VERSION
"\n");
624 pci_read_config_byte(pdev
, 0x41, &fifo
);
626 /* Check for AMD7409 without swdma errata and if found adjust type */
627 if (type
== 1 && pdev
->revision
> 0x7)
630 /* Check for AMD7411 */
633 pci_write_config_byte(pdev
, 0x41, fifo
& 0x0F);
635 pci_write_config_byte(pdev
, 0x41, fifo
| 0xF0);
638 if (type
== 5 && pdev
->subsystem_vendor
== PCI_VENDOR_ID_AMD
&&
639 pdev
->subsystem_device
== PCI_DEVICE_ID_AMD_SERENADE
)
640 type
= 6; /* UDMA 100 only */
643 ata_pci_clear_simplex(pdev
);
646 ppi
[0] = &info
[type
];
647 return ata_pci_init_one(pdev
, ppi
);
651 static int amd_reinit_one(struct pci_dev
*pdev
)
653 if (pdev
->vendor
== PCI_VENDOR_ID_AMD
) {
655 pci_read_config_byte(pdev
, 0x41, &fifo
);
656 if (pdev
->device
== PCI_DEVICE_ID_AMD_VIPER_7411
)
658 pci_write_config_byte(pdev
, 0x41, fifo
& 0x0F);
660 pci_write_config_byte(pdev
, 0x41, fifo
| 0xF0);
661 if (pdev
->device
== PCI_DEVICE_ID_AMD_VIPER_7409
||
662 pdev
->device
== PCI_DEVICE_ID_AMD_COBRA_7401
)
663 ata_pci_clear_simplex(pdev
);
665 return ata_pci_device_resume(pdev
);
669 static const struct pci_device_id amd
[] = {
670 { PCI_VDEVICE(AMD
, PCI_DEVICE_ID_AMD_COBRA_7401
), 0 },
671 { PCI_VDEVICE(AMD
, PCI_DEVICE_ID_AMD_VIPER_7409
), 1 },
672 { PCI_VDEVICE(AMD
, PCI_DEVICE_ID_AMD_VIPER_7411
), 3 },
673 { PCI_VDEVICE(AMD
, PCI_DEVICE_ID_AMD_OPUS_7441
), 4 },
674 { PCI_VDEVICE(AMD
, PCI_DEVICE_ID_AMD_8111_IDE
), 5 },
675 { PCI_VDEVICE(NVIDIA
, PCI_DEVICE_ID_NVIDIA_NFORCE_IDE
), 7 },
676 { PCI_VDEVICE(NVIDIA
, PCI_DEVICE_ID_NVIDIA_NFORCE2_IDE
), 8 },
677 { PCI_VDEVICE(NVIDIA
, PCI_DEVICE_ID_NVIDIA_NFORCE2S_IDE
), 8 },
678 { PCI_VDEVICE(NVIDIA
, PCI_DEVICE_ID_NVIDIA_NFORCE3_IDE
), 8 },
679 { PCI_VDEVICE(NVIDIA
, PCI_DEVICE_ID_NVIDIA_NFORCE3S_IDE
), 8 },
680 { PCI_VDEVICE(NVIDIA
, PCI_DEVICE_ID_NVIDIA_NFORCE_CK804_IDE
), 8 },
681 { PCI_VDEVICE(NVIDIA
, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP04_IDE
), 8 },
682 { PCI_VDEVICE(NVIDIA
, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP51_IDE
), 8 },
683 { PCI_VDEVICE(NVIDIA
, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP55_IDE
), 8 },
684 { PCI_VDEVICE(NVIDIA
, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP61_IDE
), 8 },
685 { PCI_VDEVICE(NVIDIA
, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP65_IDE
), 8 },
686 { PCI_VDEVICE(NVIDIA
, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP67_IDE
), 8 },
687 { PCI_VDEVICE(NVIDIA
, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP73_IDE
), 8 },
688 { PCI_VDEVICE(NVIDIA
, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP77_IDE
), 8 },
689 { PCI_VDEVICE(AMD
, PCI_DEVICE_ID_AMD_CS5536_IDE
), 9 },
694 static struct pci_driver amd_pci_driver
= {
697 .probe
= amd_init_one
,
698 .remove
= ata_pci_remove_one
,
700 .suspend
= ata_pci_device_suspend
,
701 .resume
= amd_reinit_one
,
705 static int __init
amd_init(void)
707 return pci_register_driver(&amd_pci_driver
);
710 static void __exit
amd_exit(void)
712 pci_unregister_driver(&amd_pci_driver
);
715 MODULE_AUTHOR("Alan Cox");
716 MODULE_DESCRIPTION("low-level driver for AMD PATA IDE");
717 MODULE_LICENSE("GPL");
718 MODULE_DEVICE_TABLE(pci
, amd
);
719 MODULE_VERSION(DRV_VERSION
);
721 module_init(amd_init
);
722 module_exit(amd_exit
);